1 /* 2 * Q35 chipset based pc system emulator 3 * 4 * Copyright (c) 2003-2004 Fabrice Bellard 5 * Copyright (c) 2009, 2010 6 * Isaku Yamahata <yamahata at valinux co jp> 7 * VA Linux Systems Japan K.K. 8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 9 * 10 * This is based on pc.c, but heavily modified. 11 * 12 * Permission is hereby granted, free of charge, to any person obtaining a copy 13 * of this software and associated documentation files (the "Software"), to deal 14 * in the Software without restriction, including without limitation the rights 15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 16 * copies of the Software, and to permit persons to whom the Software is 17 * furnished to do so, subject to the following conditions: 18 * 19 * The above copyright notice and this permission notice shall be included in 20 * all copies or substantial portions of the Software. 21 * 22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 28 * THE SOFTWARE. 29 */ 30 #include "hw/hw.h" 31 #include "hw/loader.h" 32 #include "sysemu/arch_init.h" 33 #include "hw/i2c/smbus.h" 34 #include "hw/boards.h" 35 #include "hw/timer/mc146818rtc.h" 36 #include "hw/xen/xen.h" 37 #include "sysemu/kvm.h" 38 #include "hw/kvm/clock.h" 39 #include "hw/pci-host/q35.h" 40 #include "exec/address-spaces.h" 41 #include "hw/i386/ich9.h" 42 #include "hw/i386/smbios.h" 43 #include "hw/ide/pci.h" 44 #include "hw/ide/ahci.h" 45 #include "hw/usb.h" 46 #include "hw/cpu/icc_bus.h" 47 #include "qemu/error-report.h" 48 49 /* ICH9 AHCI has 6 ports */ 50 #define MAX_SATA_PORTS 6 51 52 static bool has_acpi_build = true; 53 static bool smbios_defaults = true; 54 static bool smbios_legacy_mode; 55 /* Make sure that guest addresses aligned at 1Gbyte boundaries get mapped to 56 * host addresses aligned at 1Gbyte boundaries. This way we can use 1GByte 57 * pages in the host. 58 */ 59 static bool gigabyte_align = true; 60 static bool has_reserved_memory = true; 61 62 /* PC hardware initialisation */ 63 static void pc_q35_init(MachineState *machine) 64 { 65 PCMachineState *pc_machine = PC_MACHINE(machine); 66 ram_addr_t below_4g_mem_size, above_4g_mem_size; 67 Q35PCIHost *q35_host; 68 PCIHostState *phb; 69 PCIBus *host_bus; 70 PCIDevice *lpc; 71 BusState *idebus[MAX_SATA_PORTS]; 72 ISADevice *rtc_state; 73 ISADevice *floppy; 74 MemoryRegion *pci_memory; 75 MemoryRegion *rom_memory; 76 MemoryRegion *ram_memory; 77 GSIState *gsi_state; 78 ISABus *isa_bus; 79 int pci_enabled = 1; 80 qemu_irq *cpu_irq; 81 qemu_irq *gsi; 82 qemu_irq *i8259; 83 int i; 84 ICH9LPCState *ich9_lpc; 85 PCIDevice *ahci; 86 DeviceState *icc_bridge; 87 PcGuestInfo *guest_info; 88 ram_addr_t lowmem; 89 90 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory 91 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping 92 * also known as MMCFG). 93 * If it doesn't, we need to split it in chunks below and above 4G. 94 * In any case, try to make sure that guest addresses aligned at 95 * 1G boundaries get mapped to host addresses aligned at 1G boundaries. 96 * For old machine types, use whatever split we used historically to avoid 97 * breaking migration. 98 */ 99 if (machine->ram_size >= 0xb0000000) { 100 lowmem = gigabyte_align ? 0x80000000 : 0xb0000000; 101 } else { 102 lowmem = 0xb0000000; 103 } 104 105 /* Handle the machine opt max-ram-below-4g. It is basically doing 106 * min(qemu limit, user limit). 107 */ 108 if (lowmem > pc_machine->max_ram_below_4g) { 109 lowmem = pc_machine->max_ram_below_4g; 110 if (machine->ram_size - lowmem > lowmem && 111 lowmem & ((1ULL << 30) - 1)) { 112 error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64 113 ") not a multiple of 1G; possible bad performance.", 114 pc_machine->max_ram_below_4g); 115 } 116 } 117 118 if (machine->ram_size >= lowmem) { 119 above_4g_mem_size = machine->ram_size - lowmem; 120 below_4g_mem_size = lowmem; 121 } else { 122 above_4g_mem_size = 0; 123 below_4g_mem_size = machine->ram_size; 124 } 125 126 if (xen_enabled() && xen_hvm_init(&below_4g_mem_size, &above_4g_mem_size, 127 &ram_memory) != 0) { 128 fprintf(stderr, "xen hardware virtual machine initialisation failed\n"); 129 exit(1); 130 } 131 132 icc_bridge = qdev_create(NULL, TYPE_ICC_BRIDGE); 133 object_property_add_child(qdev_get_machine(), "icc-bridge", 134 OBJECT(icc_bridge), NULL); 135 136 pc_cpus_init(machine->cpu_model, icc_bridge); 137 pc_acpi_init("q35-acpi-dsdt.aml"); 138 139 kvmclock_create(); 140 141 /* pci enabled */ 142 if (pci_enabled) { 143 pci_memory = g_new(MemoryRegion, 1); 144 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX); 145 rom_memory = pci_memory; 146 } else { 147 pci_memory = NULL; 148 rom_memory = get_system_memory(); 149 } 150 151 guest_info = pc_guest_info_init(below_4g_mem_size, above_4g_mem_size); 152 guest_info->isapc_ram_fw = false; 153 guest_info->has_acpi_build = has_acpi_build; 154 guest_info->has_reserved_memory = has_reserved_memory; 155 156 /* Migration was not supported in 2.0 for Q35, so do not bother 157 * with this hack (see hw/i386/acpi-build.c). 158 */ 159 guest_info->legacy_acpi_table_size = 0; 160 161 if (smbios_defaults) { 162 MachineClass *mc = MACHINE_GET_CLASS(machine); 163 /* These values are guest ABI, do not change */ 164 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)", 165 mc->name, smbios_legacy_mode); 166 } 167 168 /* allocate ram and load rom/bios */ 169 if (!xen_enabled()) { 170 pc_memory_init(machine, get_system_memory(), 171 below_4g_mem_size, above_4g_mem_size, 172 rom_memory, &ram_memory, guest_info); 173 } 174 175 /* irq lines */ 176 gsi_state = g_malloc0(sizeof(*gsi_state)); 177 if (kvm_irqchip_in_kernel()) { 178 kvm_pc_setup_irq_routing(pci_enabled); 179 gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state, 180 GSI_NUM_PINS); 181 } else { 182 gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS); 183 } 184 185 /* create pci host bus */ 186 q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE)); 187 188 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL); 189 q35_host->mch.ram_memory = ram_memory; 190 q35_host->mch.pci_address_space = pci_memory; 191 q35_host->mch.system_memory = get_system_memory(); 192 q35_host->mch.address_space_io = get_system_io(); 193 q35_host->mch.below_4g_mem_size = below_4g_mem_size; 194 q35_host->mch.above_4g_mem_size = above_4g_mem_size; 195 q35_host->mch.guest_info = guest_info; 196 /* pci */ 197 qdev_init_nofail(DEVICE(q35_host)); 198 phb = PCI_HOST_BRIDGE(q35_host); 199 host_bus = phb->bus; 200 /* create ISA bus */ 201 lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV, 202 ICH9_LPC_FUNC), true, 203 TYPE_ICH9_LPC_DEVICE); 204 205 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP, 206 TYPE_HOTPLUG_HANDLER, 207 (Object **)&pc_machine->acpi_dev, 208 object_property_allow_set_link, 209 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); 210 object_property_set_link(OBJECT(machine), OBJECT(lpc), 211 PC_MACHINE_ACPI_DEVICE_PROP, &error_abort); 212 213 ich9_lpc = ICH9_LPC_DEVICE(lpc); 214 ich9_lpc->pic = gsi; 215 ich9_lpc->ioapic = gsi_state->ioapic_irq; 216 pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc, 217 ICH9_LPC_NB_PIRQS); 218 pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq); 219 isa_bus = ich9_lpc->isa_bus; 220 221 /*end early*/ 222 isa_bus_irqs(isa_bus, gsi); 223 224 if (kvm_irqchip_in_kernel()) { 225 i8259 = kvm_i8259_init(isa_bus); 226 } else if (xen_enabled()) { 227 i8259 = xen_interrupt_controller_init(); 228 } else { 229 cpu_irq = pc_allocate_cpu_irq(); 230 i8259 = i8259_init(isa_bus, cpu_irq[0]); 231 } 232 233 for (i = 0; i < ISA_NUM_IRQS; i++) { 234 gsi_state->i8259_irq[i] = i8259[i]; 235 } 236 if (pci_enabled) { 237 ioapic_init_gsi(gsi_state, "q35"); 238 } 239 qdev_init_nofail(icc_bridge); 240 241 pc_register_ferr_irq(gsi[13]); 242 243 /* init basic PC hardware */ 244 pc_basic_device_init(isa_bus, gsi, &rtc_state, &floppy, false, 0xff0104); 245 246 /* connect pm stuff to lpc */ 247 ich9_lpc_pm_init(lpc); 248 249 /* ahci and SATA device, for q35 1 ahci controller is built-in */ 250 ahci = pci_create_simple_multifunction(host_bus, 251 PCI_DEVFN(ICH9_SATA1_DEV, 252 ICH9_SATA1_FUNC), 253 true, "ich9-ahci"); 254 idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0"); 255 idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1"); 256 257 if (usb_enabled(false)) { 258 /* Should we create 6 UHCI according to ich9 spec? */ 259 ehci_create_ich9_with_companions(host_bus, 0x1d); 260 } 261 262 /* TODO: Populate SPD eeprom data. */ 263 smbus_eeprom_init(ich9_smb_init(host_bus, 264 PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC), 265 0xb100), 266 8, NULL, 0); 267 268 pc_cmos_init(below_4g_mem_size, above_4g_mem_size, machine->boot_order, 269 floppy, idebus[0], idebus[1], rtc_state); 270 271 /* the rest devices to which pci devfn is automatically assigned */ 272 pc_vga_init(isa_bus, host_bus); 273 pc_nic_init(isa_bus, host_bus); 274 if (pci_enabled) { 275 pc_pci_device_init(host_bus); 276 } 277 } 278 279 static void pc_compat_2_0(MachineState *machine) 280 { 281 smbios_legacy_mode = true; 282 has_reserved_memory = false; 283 pc_set_legacy_acpi_data_size(); 284 } 285 286 static void pc_compat_1_7(MachineState *machine) 287 { 288 pc_compat_2_0(machine); 289 smbios_defaults = false; 290 gigabyte_align = false; 291 option_rom_has_mr = true; 292 x86_cpu_compat_disable_kvm_features(FEAT_1_ECX, CPUID_EXT_X2APIC); 293 } 294 295 static void pc_compat_1_6(MachineState *machine) 296 { 297 pc_compat_1_7(machine); 298 rom_file_has_mr = false; 299 has_acpi_build = false; 300 } 301 302 static void pc_compat_1_5(MachineState *machine) 303 { 304 pc_compat_1_6(machine); 305 } 306 307 static void pc_compat_1_4(MachineState *machine) 308 { 309 pc_compat_1_5(machine); 310 x86_cpu_compat_set_features("n270", FEAT_1_ECX, 0, CPUID_EXT_MOVBE); 311 x86_cpu_compat_set_features("Westmere", FEAT_1_ECX, 0, CPUID_EXT_PCLMULQDQ); 312 } 313 314 static void pc_q35_init_2_0(MachineState *machine) 315 { 316 pc_compat_2_0(machine); 317 pc_q35_init(machine); 318 } 319 320 static void pc_q35_init_1_7(MachineState *machine) 321 { 322 pc_compat_1_7(machine); 323 pc_q35_init(machine); 324 } 325 326 static void pc_q35_init_1_6(MachineState *machine) 327 { 328 pc_compat_1_6(machine); 329 pc_q35_init(machine); 330 } 331 332 static void pc_q35_init_1_5(MachineState *machine) 333 { 334 pc_compat_1_5(machine); 335 pc_q35_init(machine); 336 } 337 338 static void pc_q35_init_1_4(MachineState *machine) 339 { 340 pc_compat_1_4(machine); 341 pc_q35_init(machine); 342 } 343 344 #define PC_Q35_MACHINE_OPTIONS \ 345 PC_DEFAULT_MACHINE_OPTIONS, \ 346 .desc = "Standard PC (Q35 + ICH9, 2009)", \ 347 .hot_add_cpu = pc_hot_add_cpu 348 349 #define PC_Q35_2_2_MACHINE_OPTIONS \ 350 PC_Q35_MACHINE_OPTIONS, \ 351 .default_machine_opts = "firmware=bios-256k.bin" 352 353 static QEMUMachine pc_q35_machine_v2_2 = { 354 PC_Q35_2_2_MACHINE_OPTIONS, 355 .name = "pc-q35-2.2", 356 .alias = "q35", 357 .init = pc_q35_init, 358 }; 359 360 #define PC_Q35_2_1_MACHINE_OPTIONS PC_Q35_2_2_MACHINE_OPTIONS 361 362 static QEMUMachine pc_q35_machine_v2_1 = { 363 PC_Q35_2_1_MACHINE_OPTIONS, 364 .name = "pc-q35-2.1", 365 .init = pc_q35_init, 366 .compat_props = (GlobalProperty[]) { 367 PC_COMPAT_2_1, 368 { /* end of list */ } 369 }, 370 }; 371 372 #define PC_Q35_2_0_MACHINE_OPTIONS PC_Q35_2_1_MACHINE_OPTIONS 373 374 static QEMUMachine pc_q35_machine_v2_0 = { 375 PC_Q35_2_0_MACHINE_OPTIONS, 376 .name = "pc-q35-2.0", 377 .init = pc_q35_init_2_0, 378 .compat_props = (GlobalProperty[]) { 379 PC_COMPAT_2_0, 380 { /* end of list */ } 381 }, 382 }; 383 384 #define PC_Q35_1_7_MACHINE_OPTIONS PC_Q35_MACHINE_OPTIONS 385 386 static QEMUMachine pc_q35_machine_v1_7 = { 387 PC_Q35_1_7_MACHINE_OPTIONS, 388 .name = "pc-q35-1.7", 389 .init = pc_q35_init_1_7, 390 .compat_props = (GlobalProperty[]) { 391 PC_COMPAT_1_7, 392 { /* end of list */ } 393 }, 394 }; 395 396 #define PC_Q35_1_6_MACHINE_OPTIONS PC_Q35_MACHINE_OPTIONS 397 398 static QEMUMachine pc_q35_machine_v1_6 = { 399 PC_Q35_1_6_MACHINE_OPTIONS, 400 .name = "pc-q35-1.6", 401 .init = pc_q35_init_1_6, 402 .compat_props = (GlobalProperty[]) { 403 PC_COMPAT_1_6, 404 { /* end of list */ } 405 }, 406 }; 407 408 static QEMUMachine pc_q35_machine_v1_5 = { 409 PC_Q35_1_6_MACHINE_OPTIONS, 410 .name = "pc-q35-1.5", 411 .init = pc_q35_init_1_5, 412 .compat_props = (GlobalProperty[]) { 413 PC_COMPAT_1_5, 414 { /* end of list */ } 415 }, 416 }; 417 418 #define PC_Q35_1_4_MACHINE_OPTIONS \ 419 PC_Q35_1_6_MACHINE_OPTIONS, \ 420 .hot_add_cpu = NULL 421 422 static QEMUMachine pc_q35_machine_v1_4 = { 423 PC_Q35_1_4_MACHINE_OPTIONS, 424 .name = "pc-q35-1.4", 425 .init = pc_q35_init_1_4, 426 .compat_props = (GlobalProperty[]) { 427 PC_COMPAT_1_4, 428 { /* end of list */ } 429 }, 430 }; 431 432 static void pc_q35_machine_init(void) 433 { 434 qemu_register_pc_machine(&pc_q35_machine_v2_2); 435 qemu_register_pc_machine(&pc_q35_machine_v2_1); 436 qemu_register_pc_machine(&pc_q35_machine_v2_0); 437 qemu_register_pc_machine(&pc_q35_machine_v1_7); 438 qemu_register_pc_machine(&pc_q35_machine_v1_6); 439 qemu_register_pc_machine(&pc_q35_machine_v1_5); 440 qemu_register_pc_machine(&pc_q35_machine_v1_4); 441 } 442 443 machine_init(pc_q35_machine_init); 444