1 /* 2 * QEMU model of the Xilinx Zynq Devcfg Interface 3 * 4 * (C) 2011 PetaLogix Pty Ltd 5 * (C) 2014 Xilinx Inc. 6 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a copy 9 * of this software and associated documentation files (the "Software"), to deal 10 * in the Software without restriction, including without limitation the rights 11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12 * copies of the Software, and to permit persons to whom the Software is 13 * furnished to do so, subject to the following conditions: 14 * 15 * The above copyright notice and this permission notice shall be included in 16 * all copies or substantial portions of the Software. 17 * 18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24 * THE SOFTWARE. 25 */ 26 27 #include "qemu/osdep.h" 28 #include "hw/dma/xlnx-zynq-devcfg.h" 29 #include "hw/irq.h" 30 #include "migration/vmstate.h" 31 #include "qemu/bitops.h" 32 #include "sysemu/sysemu.h" 33 #include "sysemu/dma.h" 34 #include "qemu/log.h" 35 #include "qemu/module.h" 36 37 #define FREQ_HZ 900000000 38 39 #define BTT_MAX 0x400 40 41 #ifndef XLNX_ZYNQ_DEVCFG_ERR_DEBUG 42 #define XLNX_ZYNQ_DEVCFG_ERR_DEBUG 0 43 #endif 44 45 #define DB_PRINT(fmt, args...) do { \ 46 if (XLNX_ZYNQ_DEVCFG_ERR_DEBUG) { \ 47 qemu_log("%s: " fmt, __func__, ## args); \ 48 } \ 49 } while (0) 50 51 REG32(CTRL, 0x00) 52 FIELD(CTRL, FORCE_RST, 31, 1) /* Not supported, wr ignored */ 53 FIELD(CTRL, PCAP_PR, 27, 1) /* Forced to 0 on bad unlock */ 54 FIELD(CTRL, PCAP_MODE, 26, 1) 55 FIELD(CTRL, MULTIBOOT_EN, 24, 1) 56 FIELD(CTRL, USER_MODE, 15, 1) 57 FIELD(CTRL, PCFG_AES_FUSE, 12, 1) 58 FIELD(CTRL, PCFG_AES_EN, 9, 3) 59 FIELD(CTRL, SEU_EN, 8, 1) 60 FIELD(CTRL, SEC_EN, 7, 1) 61 FIELD(CTRL, SPNIDEN, 6, 1) 62 FIELD(CTRL, SPIDEN, 5, 1) 63 FIELD(CTRL, NIDEN, 4, 1) 64 FIELD(CTRL, DBGEN, 3, 1) 65 FIELD(CTRL, DAP_EN, 0, 3) 66 67 REG32(LOCK, 0x04) 68 #define AES_FUSE_LOCK 4 69 #define AES_EN_LOCK 3 70 #define SEU_LOCK 2 71 #define SEC_LOCK 1 72 #define DBG_LOCK 0 73 74 /* mapping bits in R_LOCK to what they lock in R_CTRL */ 75 static const uint32_t lock_ctrl_map[] = { 76 [AES_FUSE_LOCK] = R_CTRL_PCFG_AES_FUSE_MASK, 77 [AES_EN_LOCK] = R_CTRL_PCFG_AES_EN_MASK, 78 [SEU_LOCK] = R_CTRL_SEU_EN_MASK, 79 [SEC_LOCK] = R_CTRL_SEC_EN_MASK, 80 [DBG_LOCK] = R_CTRL_SPNIDEN_MASK | R_CTRL_SPIDEN_MASK | 81 R_CTRL_NIDEN_MASK | R_CTRL_DBGEN_MASK | 82 R_CTRL_DAP_EN_MASK, 83 }; 84 85 REG32(CFG, 0x08) 86 FIELD(CFG, RFIFO_TH, 10, 2) 87 FIELD(CFG, WFIFO_TH, 8, 2) 88 FIELD(CFG, RCLK_EDGE, 7, 1) 89 FIELD(CFG, WCLK_EDGE, 6, 1) 90 FIELD(CFG, DISABLE_SRC_INC, 5, 1) 91 FIELD(CFG, DISABLE_DST_INC, 4, 1) 92 #define R_CFG_RESET 0x50B 93 94 REG32(INT_STS, 0x0C) 95 FIELD(INT_STS, PSS_GTS_USR_B, 31, 1) 96 FIELD(INT_STS, PSS_FST_CFG_B, 30, 1) 97 FIELD(INT_STS, PSS_CFG_RESET_B, 27, 1) 98 FIELD(INT_STS, RX_FIFO_OV, 18, 1) 99 FIELD(INT_STS, WR_FIFO_LVL, 17, 1) 100 FIELD(INT_STS, RD_FIFO_LVL, 16, 1) 101 FIELD(INT_STS, DMA_CMD_ERR, 15, 1) 102 FIELD(INT_STS, DMA_Q_OV, 14, 1) 103 FIELD(INT_STS, DMA_DONE, 13, 1) 104 FIELD(INT_STS, DMA_P_DONE, 12, 1) 105 FIELD(INT_STS, P2D_LEN_ERR, 11, 1) 106 FIELD(INT_STS, PCFG_DONE, 2, 1) 107 #define R_INT_STS_RSVD ((0x7 << 24) | (0x1 << 19) | (0xF < 7)) 108 109 REG32(INT_MASK, 0x10) 110 111 REG32(STATUS, 0x14) 112 FIELD(STATUS, DMA_CMD_Q_F, 31, 1) 113 FIELD(STATUS, DMA_CMD_Q_E, 30, 1) 114 FIELD(STATUS, DMA_DONE_CNT, 28, 2) 115 FIELD(STATUS, RX_FIFO_LVL, 20, 5) 116 FIELD(STATUS, TX_FIFO_LVL, 12, 7) 117 FIELD(STATUS, PSS_GTS_USR_B, 11, 1) 118 FIELD(STATUS, PSS_FST_CFG_B, 10, 1) 119 FIELD(STATUS, PSS_CFG_RESET_B, 5, 1) 120 121 REG32(DMA_SRC_ADDR, 0x18) 122 REG32(DMA_DST_ADDR, 0x1C) 123 REG32(DMA_SRC_LEN, 0x20) 124 REG32(DMA_DST_LEN, 0x24) 125 REG32(ROM_SHADOW, 0x28) 126 REG32(SW_ID, 0x30) 127 REG32(UNLOCK, 0x34) 128 129 #define R_UNLOCK_MAGIC 0x757BDF0D 130 131 REG32(MCTRL, 0x80) 132 FIELD(MCTRL, PS_VERSION, 28, 4) 133 FIELD(MCTRL, PCFG_POR_B, 8, 1) 134 FIELD(MCTRL, INT_PCAP_LPBK, 4, 1) 135 FIELD(MCTRL, QEMU, 3, 1) 136 137 static void xlnx_zynq_devcfg_update_ixr(XlnxZynqDevcfg *s) 138 { 139 qemu_set_irq(s->irq, ~s->regs[R_INT_MASK] & s->regs[R_INT_STS]); 140 } 141 142 static void xlnx_zynq_devcfg_reset(DeviceState *dev) 143 { 144 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(dev); 145 int i; 146 147 for (i = 0; i < XLNX_ZYNQ_DEVCFG_R_MAX; ++i) { 148 register_reset(&s->regs_info[i]); 149 } 150 } 151 152 static void xlnx_zynq_devcfg_dma_go(XlnxZynqDevcfg *s) 153 { 154 do { 155 uint8_t buf[BTT_MAX]; 156 XlnxZynqDevcfgDMACmd *dmah = s->dma_cmd_fifo; 157 uint32_t btt = BTT_MAX; 158 bool loopback = s->regs[R_MCTRL] & R_MCTRL_INT_PCAP_LPBK_MASK; 159 160 btt = MIN(btt, dmah->src_len); 161 if (loopback) { 162 btt = MIN(btt, dmah->dest_len); 163 } 164 DB_PRINT("reading %x bytes from %x\n", btt, dmah->src_addr); 165 dma_memory_read(&address_space_memory, dmah->src_addr, buf, btt); 166 dmah->src_len -= btt; 167 dmah->src_addr += btt; 168 if (loopback && (dmah->src_len || dmah->dest_len)) { 169 DB_PRINT("writing %x bytes from %x\n", btt, dmah->dest_addr); 170 dma_memory_write(&address_space_memory, dmah->dest_addr, buf, btt); 171 dmah->dest_len -= btt; 172 dmah->dest_addr += btt; 173 } 174 if (!dmah->src_len && !dmah->dest_len) { 175 DB_PRINT("dma operation finished\n"); 176 s->regs[R_INT_STS] |= R_INT_STS_DMA_DONE_MASK | 177 R_INT_STS_DMA_P_DONE_MASK; 178 s->dma_cmd_fifo_num--; 179 memmove(s->dma_cmd_fifo, &s->dma_cmd_fifo[1], 180 sizeof(s->dma_cmd_fifo) - sizeof(s->dma_cmd_fifo[0])); 181 } 182 xlnx_zynq_devcfg_update_ixr(s); 183 } while (s->dma_cmd_fifo_num); 184 } 185 186 static void r_ixr_post_write(RegisterInfo *reg, uint64_t val) 187 { 188 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(reg->opaque); 189 190 xlnx_zynq_devcfg_update_ixr(s); 191 } 192 193 static uint64_t r_ctrl_pre_write(RegisterInfo *reg, uint64_t val) 194 { 195 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(reg->opaque); 196 int i; 197 198 for (i = 0; i < ARRAY_SIZE(lock_ctrl_map); ++i) { 199 if (s->regs[R_LOCK] & 1 << i) { 200 val &= ~lock_ctrl_map[i]; 201 val |= lock_ctrl_map[i] & s->regs[R_CTRL]; 202 } 203 } 204 return val; 205 } 206 207 static void r_ctrl_post_write(RegisterInfo *reg, uint64_t val) 208 { 209 const char *device_prefix = object_get_typename(OBJECT(reg->opaque)); 210 uint32_t aes_en = FIELD_EX32(val, CTRL, PCFG_AES_EN); 211 212 if (aes_en != 0 && aes_en != 7) { 213 qemu_log_mask(LOG_UNIMP, "%s: warning, aes-en bits inconsistent," 214 "unimplemented security reset should happen!\n", 215 device_prefix); 216 } 217 } 218 219 static void r_unlock_post_write(RegisterInfo *reg, uint64_t val) 220 { 221 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(reg->opaque); 222 const char *device_prefix = object_get_typename(OBJECT(s)); 223 224 if (val == R_UNLOCK_MAGIC) { 225 DB_PRINT("successful unlock\n"); 226 s->regs[R_CTRL] |= R_CTRL_PCAP_PR_MASK; 227 s->regs[R_CTRL] |= R_CTRL_PCFG_AES_EN_MASK; 228 memory_region_set_enabled(&s->iomem, true); 229 } else { /* bad unlock attempt */ 230 qemu_log_mask(LOG_GUEST_ERROR, "%s: failed unlock\n", device_prefix); 231 s->regs[R_CTRL] &= ~R_CTRL_PCAP_PR_MASK; 232 s->regs[R_CTRL] &= ~R_CTRL_PCFG_AES_EN_MASK; 233 /* core becomes inaccessible */ 234 memory_region_set_enabled(&s->iomem, false); 235 } 236 } 237 238 static uint64_t r_lock_pre_write(RegisterInfo *reg, uint64_t val) 239 { 240 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(reg->opaque); 241 242 /* once bits are locked they stay locked */ 243 return s->regs[R_LOCK] | val; 244 } 245 246 static void r_dma_dst_len_post_write(RegisterInfo *reg, uint64_t val) 247 { 248 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(reg->opaque); 249 250 s->dma_cmd_fifo[s->dma_cmd_fifo_num] = (XlnxZynqDevcfgDMACmd) { 251 .src_addr = s->regs[R_DMA_SRC_ADDR] & ~0x3UL, 252 .dest_addr = s->regs[R_DMA_DST_ADDR] & ~0x3UL, 253 .src_len = s->regs[R_DMA_SRC_LEN] << 2, 254 .dest_len = s->regs[R_DMA_DST_LEN] << 2, 255 }; 256 s->dma_cmd_fifo_num++; 257 DB_PRINT("dma transfer started; %d total transfers pending\n", 258 s->dma_cmd_fifo_num); 259 xlnx_zynq_devcfg_dma_go(s); 260 } 261 262 static const RegisterAccessInfo xlnx_zynq_devcfg_regs_info[] = { 263 { .name = "CTRL", .addr = A_CTRL, 264 .reset = R_CTRL_PCAP_PR_MASK | R_CTRL_PCAP_MODE_MASK | 0x3 << 13, 265 .rsvd = 0x1 << 28 | 0x3ff << 13 | 0x3 << 13, 266 .pre_write = r_ctrl_pre_write, 267 .post_write = r_ctrl_post_write, 268 }, 269 { .name = "LOCK", .addr = A_LOCK, 270 .rsvd = MAKE_64BIT_MASK(5, 64 - 5), 271 .pre_write = r_lock_pre_write, 272 }, 273 { .name = "CFG", .addr = A_CFG, 274 .reset = R_CFG_RESET, 275 .rsvd = 0xfffff00f, 276 }, 277 { .name = "INT_STS", .addr = A_INT_STS, 278 .w1c = ~R_INT_STS_RSVD, 279 .reset = R_INT_STS_PSS_GTS_USR_B_MASK | 280 R_INT_STS_PSS_CFG_RESET_B_MASK | 281 R_INT_STS_WR_FIFO_LVL_MASK, 282 .rsvd = R_INT_STS_RSVD, 283 .post_write = r_ixr_post_write, 284 }, 285 { .name = "INT_MASK", .addr = A_INT_MASK, 286 .reset = ~0, 287 .rsvd = R_INT_STS_RSVD, 288 .post_write = r_ixr_post_write, 289 }, 290 { .name = "STATUS", .addr = A_STATUS, 291 .reset = R_STATUS_DMA_CMD_Q_E_MASK | 292 R_STATUS_PSS_GTS_USR_B_MASK | 293 R_STATUS_PSS_CFG_RESET_B_MASK, 294 .ro = ~0, 295 }, 296 { .name = "DMA_SRC_ADDR", .addr = A_DMA_SRC_ADDR, }, 297 { .name = "DMA_DST_ADDR", .addr = A_DMA_DST_ADDR, }, 298 { .name = "DMA_SRC_LEN", .addr = A_DMA_SRC_LEN, 299 .ro = MAKE_64BIT_MASK(27, 64 - 27) }, 300 { .name = "DMA_DST_LEN", .addr = A_DMA_DST_LEN, 301 .ro = MAKE_64BIT_MASK(27, 64 - 27), 302 .post_write = r_dma_dst_len_post_write, 303 }, 304 { .name = "ROM_SHADOW", .addr = A_ROM_SHADOW, 305 .rsvd = ~0ull, 306 }, 307 { .name = "SW_ID", .addr = A_SW_ID, }, 308 { .name = "UNLOCK", .addr = A_UNLOCK, 309 .post_write = r_unlock_post_write, 310 }, 311 { .name = "MCTRL", .addr = R_MCTRL * 4, 312 /* Silicon 3.0 for version field, the mysterious reserved bit 23 313 * and QEMU platform identifier. 314 */ 315 .reset = 0x2 << R_MCTRL_PS_VERSION_SHIFT | 1 << 23 | R_MCTRL_QEMU_MASK, 316 .ro = ~R_MCTRL_INT_PCAP_LPBK_MASK, 317 .rsvd = 0x00f00303, 318 }, 319 }; 320 321 static const MemoryRegionOps xlnx_zynq_devcfg_reg_ops = { 322 .read = register_read_memory, 323 .write = register_write_memory, 324 .endianness = DEVICE_LITTLE_ENDIAN, 325 .valid = { 326 .min_access_size = 4, 327 .max_access_size = 4, 328 } 329 }; 330 331 static const VMStateDescription vmstate_xlnx_zynq_devcfg_dma_cmd = { 332 .name = "xlnx_zynq_devcfg_dma_cmd", 333 .version_id = 1, 334 .minimum_version_id = 1, 335 .fields = (VMStateField[]) { 336 VMSTATE_UINT32(src_addr, XlnxZynqDevcfgDMACmd), 337 VMSTATE_UINT32(dest_addr, XlnxZynqDevcfgDMACmd), 338 VMSTATE_UINT32(src_len, XlnxZynqDevcfgDMACmd), 339 VMSTATE_UINT32(dest_len, XlnxZynqDevcfgDMACmd), 340 VMSTATE_END_OF_LIST() 341 } 342 }; 343 344 static const VMStateDescription vmstate_xlnx_zynq_devcfg = { 345 .name = "xlnx_zynq_devcfg", 346 .version_id = 1, 347 .minimum_version_id = 1, 348 .fields = (VMStateField[]) { 349 VMSTATE_STRUCT_ARRAY(dma_cmd_fifo, XlnxZynqDevcfg, 350 XLNX_ZYNQ_DEVCFG_DMA_CMD_FIFO_LEN, 0, 351 vmstate_xlnx_zynq_devcfg_dma_cmd, 352 XlnxZynqDevcfgDMACmd), 353 VMSTATE_UINT8(dma_cmd_fifo_num, XlnxZynqDevcfg), 354 VMSTATE_UINT32_ARRAY(regs, XlnxZynqDevcfg, XLNX_ZYNQ_DEVCFG_R_MAX), 355 VMSTATE_END_OF_LIST() 356 } 357 }; 358 359 static void xlnx_zynq_devcfg_init(Object *obj) 360 { 361 SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 362 XlnxZynqDevcfg *s = XLNX_ZYNQ_DEVCFG(obj); 363 RegisterInfoArray *reg_array; 364 365 sysbus_init_irq(sbd, &s->irq); 366 367 memory_region_init(&s->iomem, obj, "devcfg", XLNX_ZYNQ_DEVCFG_R_MAX * 4); 368 reg_array = 369 register_init_block32(DEVICE(obj), xlnx_zynq_devcfg_regs_info, 370 ARRAY_SIZE(xlnx_zynq_devcfg_regs_info), 371 s->regs_info, s->regs, 372 &xlnx_zynq_devcfg_reg_ops, 373 XLNX_ZYNQ_DEVCFG_ERR_DEBUG, 374 XLNX_ZYNQ_DEVCFG_R_MAX); 375 memory_region_add_subregion(&s->iomem, 376 A_CTRL, 377 ®_array->mem); 378 379 sysbus_init_mmio(sbd, &s->iomem); 380 } 381 382 static void xlnx_zynq_devcfg_class_init(ObjectClass *klass, void *data) 383 { 384 DeviceClass *dc = DEVICE_CLASS(klass); 385 386 dc->reset = xlnx_zynq_devcfg_reset; 387 dc->vmsd = &vmstate_xlnx_zynq_devcfg; 388 } 389 390 static const TypeInfo xlnx_zynq_devcfg_info = { 391 .name = TYPE_XLNX_ZYNQ_DEVCFG, 392 .parent = TYPE_SYS_BUS_DEVICE, 393 .instance_size = sizeof(XlnxZynqDevcfg), 394 .instance_init = xlnx_zynq_devcfg_init, 395 .class_init = xlnx_zynq_devcfg_class_init, 396 }; 397 398 static void xlnx_zynq_devcfg_register_types(void) 399 { 400 type_register_static(&xlnx_zynq_devcfg_info); 401 } 402 403 type_init(xlnx_zynq_devcfg_register_types) 404