xref: /openbmc/qemu/hw/display/tcx.c (revision 0f9668e0)
1fc97bb5bSPaolo Bonzini /*
2fc97bb5bSPaolo Bonzini  * QEMU TCX Frame buffer
3fc97bb5bSPaolo Bonzini  *
4fc97bb5bSPaolo Bonzini  * Copyright (c) 2003-2005 Fabrice Bellard
5fc97bb5bSPaolo Bonzini  *
6fc97bb5bSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
7fc97bb5bSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
8fc97bb5bSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
9fc97bb5bSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10fc97bb5bSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
11fc97bb5bSPaolo Bonzini  * furnished to do so, subject to the following conditions:
12fc97bb5bSPaolo Bonzini  *
13fc97bb5bSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
14fc97bb5bSPaolo Bonzini  * all copies or substantial portions of the Software.
15fc97bb5bSPaolo Bonzini  *
16fc97bb5bSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17fc97bb5bSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18fc97bb5bSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19fc97bb5bSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20fc97bb5bSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21fc97bb5bSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22fc97bb5bSPaolo Bonzini  * THE SOFTWARE.
23fc97bb5bSPaolo Bonzini  */
24fc97bb5bSPaolo Bonzini 
2547df5154SPeter Maydell #include "qemu/osdep.h"
262c65db5eSPaolo Bonzini #include "qemu/datadir.h"
27da34e65cSMarkus Armbruster #include "qapi/error.h"
28fc97bb5bSPaolo Bonzini #include "ui/console.h"
29fc97bb5bSPaolo Bonzini #include "ui/pixel_ops.h"
30da87dd7bSMark Cave-Ayland #include "hw/loader.h"
31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
32fc97bb5bSPaolo Bonzini #include "hw/sysbus.h"
33d6454270SMarkus Armbruster #include "migration/vmstate.h"
34d49b6836SMarkus Armbruster #include "qemu/error-report.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
36db1015e9SEduardo Habkost #include "qom/object.h"
37fc97bb5bSPaolo Bonzini 
38da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
39da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
40da87dd7bSMark Cave-Ayland 
41fc97bb5bSPaolo Bonzini #define MAXX 1024
42fc97bb5bSPaolo Bonzini #define MAXY 768
43fc97bb5bSPaolo Bonzini #define TCX_DAC_NREGS    16
4455d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4555d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
46fc97bb5bSPaolo Bonzini #define TCX_TEC_NREGS    0x1000
4755d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4855d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
4955d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
5055d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
5155d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
5255d7bfe2SMark Cave-Ayland 
5355d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
5455d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5555d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5655d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
57fc97bb5bSPaolo Bonzini 
58*e178113fSMarkus Armbruster #define TYPE_TCX "sun-tcx"
598063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(TCXState, TCX)
6001774ddbSAndreas Färber 
61db1015e9SEduardo Habkost struct TCXState {
6201774ddbSAndreas Färber     SysBusDevice parent_obj;
6301774ddbSAndreas Färber 
64fc97bb5bSPaolo Bonzini     QemuConsole *con;
6555d7bfe2SMark Cave-Ayland     qemu_irq irq;
66fc97bb5bSPaolo Bonzini     uint8_t *vram;
67fc97bb5bSPaolo Bonzini     uint32_t *vram24, *cplane;
68da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
69da87dd7bSMark Cave-Ayland     MemoryRegion rom;
70fc97bb5bSPaolo Bonzini     MemoryRegion vram_mem;
71fc97bb5bSPaolo Bonzini     MemoryRegion vram_8bit;
72fc97bb5bSPaolo Bonzini     MemoryRegion vram_24bit;
7355d7bfe2SMark Cave-Ayland     MemoryRegion stip;
7455d7bfe2SMark Cave-Ayland     MemoryRegion blit;
75fc97bb5bSPaolo Bonzini     MemoryRegion vram_cplane;
7655d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7755d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
78fc97bb5bSPaolo Bonzini     MemoryRegion tec;
7955d7bfe2SMark Cave-Ayland     MemoryRegion dac;
8055d7bfe2SMark Cave-Ayland     MemoryRegion thc;
8155d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
8255d7bfe2SMark Cave-Ayland     MemoryRegion alt;
83fc97bb5bSPaolo Bonzini     MemoryRegion thc24;
8455d7bfe2SMark Cave-Ayland 
85fc97bb5bSPaolo Bonzini     ram_addr_t vram24_offset, cplane_offset;
8655d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
87fc97bb5bSPaolo Bonzini     uint32_t vram_size;
8855d7bfe2SMark Cave-Ayland     uint32_t palette[260];
8955d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
90fc97bb5bSPaolo Bonzini     uint16_t width, height, depth;
91fc97bb5bSPaolo Bonzini     uint8_t dac_index, dac_state;
9255d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
9355d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
9455d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9555d7bfe2SMark Cave-Ayland     uint16_t cursx;
9655d7bfe2SMark Cave-Ayland     uint16_t cursy;
97db1015e9SEduardo Habkost };
98fc97bb5bSPaolo Bonzini 
tcx_set_dirty(TCXState * s,ram_addr_t addr,int len)999800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len)
100fc97bb5bSPaolo Bonzini {
1019800b3c2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, addr, len);
1024b865c28SMark Cave-Ayland 
1034b865c28SMark Cave-Ayland     if (s->depth == 24) {
1044b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4,
1054b865c28SMark Cave-Ayland                                 len * 4);
1064b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4,
1074b865c28SMark Cave-Ayland                                 len * 4);
1084b865c28SMark Cave-Ayland     }
109fc97bb5bSPaolo Bonzini }
110fc97bb5bSPaolo Bonzini 
tcx_check_dirty(TCXState * s,DirtyBitmapSnapshot * snap,ram_addr_t addr,int len)1112dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap,
1122dd285b5SMark Cave-Ayland                            ram_addr_t addr, int len)
113fc97bb5bSPaolo Bonzini {
11455d7bfe2SMark Cave-Ayland     int ret;
11555d7bfe2SMark Cave-Ayland 
1162dd285b5SMark Cave-Ayland     ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len);
117427ee02bSMark Cave-Ayland 
118427ee02bSMark Cave-Ayland     if (s->depth == 24) {
1192dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1202dd285b5SMark Cave-Ayland                                        s->vram24_offset + addr * 4, len * 4);
1212dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1222dd285b5SMark Cave-Ayland                                        s->cplane_offset + addr * 4, len * 4);
123427ee02bSMark Cave-Ayland     }
124427ee02bSMark Cave-Ayland 
12555d7bfe2SMark Cave-Ayland     return ret;
12655d7bfe2SMark Cave-Ayland }
12755d7bfe2SMark Cave-Ayland 
update_palette_entries(TCXState * s,int start,int end)128fc97bb5bSPaolo Bonzini static void update_palette_entries(TCXState *s, int start, int end)
129fc97bb5bSPaolo Bonzini {
130fc97bb5bSPaolo Bonzini     int i;
131fc97bb5bSPaolo Bonzini 
132fc97bb5bSPaolo Bonzini     for (i = start; i < end; i++) {
133fc97bb5bSPaolo Bonzini         s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
134fc97bb5bSPaolo Bonzini     }
1359800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
136fc97bb5bSPaolo Bonzini }
137fc97bb5bSPaolo Bonzini 
tcx_draw_line32(TCXState * s1,uint8_t * d,const uint8_t * s,int width)138fc97bb5bSPaolo Bonzini static void tcx_draw_line32(TCXState *s1, uint8_t *d,
139fc97bb5bSPaolo Bonzini                             const uint8_t *s, int width)
140fc97bb5bSPaolo Bonzini {
141fc97bb5bSPaolo Bonzini     int x;
142fc97bb5bSPaolo Bonzini     uint8_t val;
143fc97bb5bSPaolo Bonzini     uint32_t *p = (uint32_t *)d;
144fc97bb5bSPaolo Bonzini 
145fc97bb5bSPaolo Bonzini     for (x = 0; x < width; x++) {
146fc97bb5bSPaolo Bonzini         val = *s++;
147fc97bb5bSPaolo Bonzini         *p++ = s1->palette[val];
148fc97bb5bSPaolo Bonzini     }
149fc97bb5bSPaolo Bonzini }
150fc97bb5bSPaolo Bonzini 
tcx_draw_cursor32(TCXState * s1,uint8_t * d,int y,int width)15155d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
15255d7bfe2SMark Cave-Ayland                               int y, int width)
15355d7bfe2SMark Cave-Ayland {
15455d7bfe2SMark Cave-Ayland     int x, len;
15555d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
15655d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
15755d7bfe2SMark Cave-Ayland 
15855d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
15955d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
16055d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
16155d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
16255d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
16355d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
16455d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
16555d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
16655d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
16755d7bfe2SMark Cave-Ayland             } else {
16855d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
16955d7bfe2SMark Cave-Ayland             }
17055d7bfe2SMark Cave-Ayland         }
17155d7bfe2SMark Cave-Ayland         p++;
17255d7bfe2SMark Cave-Ayland         mask <<= 1;
17355d7bfe2SMark Cave-Ayland         bits <<= 1;
17455d7bfe2SMark Cave-Ayland     }
17555d7bfe2SMark Cave-Ayland }
17655d7bfe2SMark Cave-Ayland 
177fc97bb5bSPaolo Bonzini /*
1787713fff4SPeter Maydell  * XXX Could be much more optimal:
179fc97bb5bSPaolo Bonzini  * detect if line/page/whole screen is in 24 bit mode
180fc97bb5bSPaolo Bonzini  */
tcx24_draw_line32(TCXState * s1,uint8_t * d,const uint8_t * s,int width,const uint32_t * cplane,const uint32_t * s24)181fc97bb5bSPaolo Bonzini static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
182fc97bb5bSPaolo Bonzini                                      const uint8_t *s, int width,
183fc97bb5bSPaolo Bonzini                                      const uint32_t *cplane,
184fc97bb5bSPaolo Bonzini                                      const uint32_t *s24)
185fc97bb5bSPaolo Bonzini {
1867713fff4SPeter Maydell     int x, r, g, b;
187fc97bb5bSPaolo Bonzini     uint8_t val, *p8;
188fc97bb5bSPaolo Bonzini     uint32_t *p = (uint32_t *)d;
189fc97bb5bSPaolo Bonzini     uint32_t dval;
190fc97bb5bSPaolo Bonzini     for(x = 0; x < width; x++, s++, s24++) {
19155d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
19255d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
193fc97bb5bSPaolo Bonzini             p8 = (uint8_t *)s24;
194fc97bb5bSPaolo Bonzini             p8++;
195fc97bb5bSPaolo Bonzini             b = *p8++;
196fc97bb5bSPaolo Bonzini             g = *p8++;
197fc97bb5bSPaolo Bonzini             r = *p8;
198fc97bb5bSPaolo Bonzini             dval = rgb_to_pixel32(r, g, b);
199fc97bb5bSPaolo Bonzini         } else {
20055d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
201fc97bb5bSPaolo Bonzini             val = *s;
202fc97bb5bSPaolo Bonzini             dval = s1->palette[val];
203fc97bb5bSPaolo Bonzini         }
204fc97bb5bSPaolo Bonzini         *p++ = dval;
20555d7bfe2SMark Cave-Ayland         cplane++;
206fc97bb5bSPaolo Bonzini     }
207fc97bb5bSPaolo Bonzini }
208fc97bb5bSPaolo Bonzini 
209fc97bb5bSPaolo Bonzini /* Fixed line length 1024 allows us to do nice tricks not possible on
210fc97bb5bSPaolo Bonzini    VGA... */
21155d7bfe2SMark Cave-Ayland 
tcx_update_display(void * opaque)212fc97bb5bSPaolo Bonzini static void tcx_update_display(void *opaque)
213fc97bb5bSPaolo Bonzini {
214fc97bb5bSPaolo Bonzini     TCXState *ts = opaque;
215fc97bb5bSPaolo Bonzini     DisplaySurface *surface = qemu_console_surface(ts->con);
2162dd285b5SMark Cave-Ayland     ram_addr_t page;
2172dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
218fc97bb5bSPaolo Bonzini     int y, y_start, dd, ds;
219fc97bb5bSPaolo Bonzini     uint8_t *d, *s;
220fc97bb5bSPaolo Bonzini 
2217713fff4SPeter Maydell     assert(surface_bits_per_pixel(surface) == 32);
222fc97bb5bSPaolo Bonzini 
223fc97bb5bSPaolo Bonzini     page = 0;
224fc97bb5bSPaolo Bonzini     y_start = -1;
225fc97bb5bSPaolo Bonzini     d = surface_data(surface);
226fc97bb5bSPaolo Bonzini     s = ts->vram;
227fc97bb5bSPaolo Bonzini     dd = surface_stride(surface);
228fc97bb5bSPaolo Bonzini     ds = 1024;
229fc97bb5bSPaolo Bonzini 
2302dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2312dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2322dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2332dd285b5SMark Cave-Ayland 
2340a97c6c4SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2352dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
236fc97bb5bSPaolo Bonzini             if (y_start < 0)
237fc97bb5bSPaolo Bonzini                 y_start = y;
23855d7bfe2SMark Cave-Ayland 
239ee72bed0SMark Cave-Ayland             tcx_draw_line32(ts, d, s, ts->width);
24055d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
241ee72bed0SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
24255d7bfe2SMark Cave-Ayland             }
243fc97bb5bSPaolo Bonzini         } else {
244fc97bb5bSPaolo Bonzini             if (y_start >= 0) {
245fc97bb5bSPaolo Bonzini                 /* flush to display */
246fc97bb5bSPaolo Bonzini                 dpy_gfx_update(ts->con, 0, y_start,
247fc97bb5bSPaolo Bonzini                                ts->width, y - y_start);
248fc97bb5bSPaolo Bonzini                 y_start = -1;
249fc97bb5bSPaolo Bonzini             }
250fc97bb5bSPaolo Bonzini         }
2510a97c6c4SMark Cave-Ayland         s += ds;
2520a97c6c4SMark Cave-Ayland         d += dd;
253fc97bb5bSPaolo Bonzini     }
254fc97bb5bSPaolo Bonzini     if (y_start >= 0) {
255fc97bb5bSPaolo Bonzini         /* flush to display */
256fc97bb5bSPaolo Bonzini         dpy_gfx_update(ts->con, 0, y_start,
257fc97bb5bSPaolo Bonzini                        ts->width, y - y_start);
258fc97bb5bSPaolo Bonzini     }
2592dd285b5SMark Cave-Ayland     g_free(snap);
260fc97bb5bSPaolo Bonzini }
261fc97bb5bSPaolo Bonzini 
tcx24_update_display(void * opaque)262fc97bb5bSPaolo Bonzini static void tcx24_update_display(void *opaque)
263fc97bb5bSPaolo Bonzini {
264fc97bb5bSPaolo Bonzini     TCXState *ts = opaque;
265fc97bb5bSPaolo Bonzini     DisplaySurface *surface = qemu_console_surface(ts->con);
2662dd285b5SMark Cave-Ayland     ram_addr_t page;
2672dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
268fc97bb5bSPaolo Bonzini     int y, y_start, dd, ds;
269fc97bb5bSPaolo Bonzini     uint8_t *d, *s;
270fc97bb5bSPaolo Bonzini     uint32_t *cptr, *s24;
271fc97bb5bSPaolo Bonzini 
2727713fff4SPeter Maydell     assert(surface_bits_per_pixel(surface) == 32);
273fc97bb5bSPaolo Bonzini 
274fc97bb5bSPaolo Bonzini     page = 0;
275fc97bb5bSPaolo Bonzini     y_start = -1;
276fc97bb5bSPaolo Bonzini     d = surface_data(surface);
277fc97bb5bSPaolo Bonzini     s = ts->vram;
278fc97bb5bSPaolo Bonzini     s24 = ts->vram24;
279fc97bb5bSPaolo Bonzini     cptr = ts->cplane;
280fc97bb5bSPaolo Bonzini     dd = surface_stride(surface);
281fc97bb5bSPaolo Bonzini     ds = 1024;
282fc97bb5bSPaolo Bonzini 
2832dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2842dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2852dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2862dd285b5SMark Cave-Ayland 
287d18e1012SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2882dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
289fc97bb5bSPaolo Bonzini             if (y_start < 0)
290fc97bb5bSPaolo Bonzini                 y_start = y;
2912dd285b5SMark Cave-Ayland 
292fc97bb5bSPaolo Bonzini             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
29355d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
29455d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
29555d7bfe2SMark Cave-Ayland             }
296fc97bb5bSPaolo Bonzini         } else {
297fc97bb5bSPaolo Bonzini             if (y_start >= 0) {
298fc97bb5bSPaolo Bonzini                 /* flush to display */
299fc97bb5bSPaolo Bonzini                 dpy_gfx_update(ts->con, 0, y_start,
300fc97bb5bSPaolo Bonzini                                ts->width, y - y_start);
301fc97bb5bSPaolo Bonzini                 y_start = -1;
302fc97bb5bSPaolo Bonzini             }
303fc97bb5bSPaolo Bonzini         }
304d18e1012SMark Cave-Ayland         d += dd;
305d18e1012SMark Cave-Ayland         s += ds;
306d18e1012SMark Cave-Ayland         cptr += ds;
307d18e1012SMark Cave-Ayland         s24 += ds;
308fc97bb5bSPaolo Bonzini     }
309fc97bb5bSPaolo Bonzini     if (y_start >= 0) {
310fc97bb5bSPaolo Bonzini         /* flush to display */
311fc97bb5bSPaolo Bonzini         dpy_gfx_update(ts->con, 0, y_start,
312fc97bb5bSPaolo Bonzini                        ts->width, y - y_start);
313fc97bb5bSPaolo Bonzini     }
3142dd285b5SMark Cave-Ayland     g_free(snap);
315fc97bb5bSPaolo Bonzini }
316fc97bb5bSPaolo Bonzini 
tcx_invalidate_display(void * opaque)317fc97bb5bSPaolo Bonzini static void tcx_invalidate_display(void *opaque)
318fc97bb5bSPaolo Bonzini {
319fc97bb5bSPaolo Bonzini     TCXState *s = opaque;
320fc97bb5bSPaolo Bonzini 
3219800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
322fc97bb5bSPaolo Bonzini     qemu_console_resize(s->con, s->width, s->height);
323fc97bb5bSPaolo Bonzini }
324fc97bb5bSPaolo Bonzini 
tcx24_invalidate_display(void * opaque)325fc97bb5bSPaolo Bonzini static void tcx24_invalidate_display(void *opaque)
326fc97bb5bSPaolo Bonzini {
327fc97bb5bSPaolo Bonzini     TCXState *s = opaque;
328fc97bb5bSPaolo Bonzini 
3299800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
330fc97bb5bSPaolo Bonzini     qemu_console_resize(s->con, s->width, s->height);
331fc97bb5bSPaolo Bonzini }
332fc97bb5bSPaolo Bonzini 
vmstate_tcx_post_load(void * opaque,int version_id)333fc97bb5bSPaolo Bonzini static int vmstate_tcx_post_load(void *opaque, int version_id)
334fc97bb5bSPaolo Bonzini {
335fc97bb5bSPaolo Bonzini     TCXState *s = opaque;
336fc97bb5bSPaolo Bonzini 
337fc97bb5bSPaolo Bonzini     update_palette_entries(s, 0, 256);
3389800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
339fc97bb5bSPaolo Bonzini     return 0;
340fc97bb5bSPaolo Bonzini }
341fc97bb5bSPaolo Bonzini 
342fc97bb5bSPaolo Bonzini static const VMStateDescription vmstate_tcx = {
343fc97bb5bSPaolo Bonzini     .name ="tcx",
344fc97bb5bSPaolo Bonzini     .version_id = 4,
345fc97bb5bSPaolo Bonzini     .minimum_version_id = 4,
346fc97bb5bSPaolo Bonzini     .post_load = vmstate_tcx_post_load,
347fc97bb5bSPaolo Bonzini     .fields = (VMStateField[]) {
348fc97bb5bSPaolo Bonzini         VMSTATE_UINT16(height, TCXState),
349fc97bb5bSPaolo Bonzini         VMSTATE_UINT16(width, TCXState),
350fc97bb5bSPaolo Bonzini         VMSTATE_UINT16(depth, TCXState),
351fc97bb5bSPaolo Bonzini         VMSTATE_BUFFER(r, TCXState),
352fc97bb5bSPaolo Bonzini         VMSTATE_BUFFER(g, TCXState),
353fc97bb5bSPaolo Bonzini         VMSTATE_BUFFER(b, TCXState),
354fc97bb5bSPaolo Bonzini         VMSTATE_UINT8(dac_index, TCXState),
355fc97bb5bSPaolo Bonzini         VMSTATE_UINT8(dac_state, TCXState),
356fc97bb5bSPaolo Bonzini         VMSTATE_END_OF_LIST()
357fc97bb5bSPaolo Bonzini     }
358fc97bb5bSPaolo Bonzini };
359fc97bb5bSPaolo Bonzini 
tcx_reset(DeviceState * d)360fc97bb5bSPaolo Bonzini static void tcx_reset(DeviceState *d)
361fc97bb5bSPaolo Bonzini {
36201774ddbSAndreas Färber     TCXState *s = TCX(d);
363fc97bb5bSPaolo Bonzini 
364fc97bb5bSPaolo Bonzini     /* Initialize palette */
36555d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
36655d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
36755d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
368fc97bb5bSPaolo Bonzini     s->r[255] = s->g[255] = s->b[255] = 255;
36955d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
37055d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
37155d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
372fc97bb5bSPaolo Bonzini     memset(s->vram, 0, MAXX*MAXY);
373fc97bb5bSPaolo Bonzini     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
374fc97bb5bSPaolo Bonzini                               DIRTY_MEMORY_VGA);
375fc97bb5bSPaolo Bonzini     s->dac_index = 0;
376fc97bb5bSPaolo Bonzini     s->dac_state = 0;
37755d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
37855d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
379fc97bb5bSPaolo Bonzini }
380fc97bb5bSPaolo Bonzini 
tcx_dac_readl(void * opaque,hwaddr addr,unsigned size)381fc97bb5bSPaolo Bonzini static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
382fc97bb5bSPaolo Bonzini                               unsigned size)
383fc97bb5bSPaolo Bonzini {
38455d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
38555d7bfe2SMark Cave-Ayland     uint32_t val = 0;
38655d7bfe2SMark Cave-Ayland 
38755d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
38855d7bfe2SMark Cave-Ayland     case 0:
38955d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
39055d7bfe2SMark Cave-Ayland         s->dac_state++;
39155d7bfe2SMark Cave-Ayland         break;
39255d7bfe2SMark Cave-Ayland     case 1:
39355d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
39455d7bfe2SMark Cave-Ayland         s->dac_state++;
39555d7bfe2SMark Cave-Ayland         break;
39655d7bfe2SMark Cave-Ayland     case 2:
39755d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
39855d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
399ada44065SPhilippe Mathieu-Daudé         /* fall through */
40055d7bfe2SMark Cave-Ayland     default:
40155d7bfe2SMark Cave-Ayland         s->dac_state = 0;
40255d7bfe2SMark Cave-Ayland         break;
40355d7bfe2SMark Cave-Ayland     }
40455d7bfe2SMark Cave-Ayland 
40555d7bfe2SMark Cave-Ayland     return val;
406fc97bb5bSPaolo Bonzini }
407fc97bb5bSPaolo Bonzini 
tcx_dac_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)408fc97bb5bSPaolo Bonzini static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
409fc97bb5bSPaolo Bonzini                            unsigned size)
410fc97bb5bSPaolo Bonzini {
411fc97bb5bSPaolo Bonzini     TCXState *s = opaque;
41255d7bfe2SMark Cave-Ayland     unsigned index;
413fc97bb5bSPaolo Bonzini 
414fc97bb5bSPaolo Bonzini     switch (addr) {
41555d7bfe2SMark Cave-Ayland     case 0: /* Address */
416fc97bb5bSPaolo Bonzini         s->dac_index = val >> 24;
417fc97bb5bSPaolo Bonzini         s->dac_state = 0;
418fc97bb5bSPaolo Bonzini         break;
41955d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
42055d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
42155d7bfe2SMark Cave-Ayland         if (addr & 8) {
42255d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
42355d7bfe2SMark Cave-Ayland         } else {
42455d7bfe2SMark Cave-Ayland             index = s->dac_index;
42555d7bfe2SMark Cave-Ayland         }
426fc97bb5bSPaolo Bonzini         switch (s->dac_state) {
427fc97bb5bSPaolo Bonzini         case 0:
42855d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
42955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
430fc97bb5bSPaolo Bonzini             s->dac_state++;
431fc97bb5bSPaolo Bonzini             break;
432fc97bb5bSPaolo Bonzini         case 1:
43355d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
43455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
435fc97bb5bSPaolo Bonzini             s->dac_state++;
436fc97bb5bSPaolo Bonzini             break;
437fc97bb5bSPaolo Bonzini         case 2:
43855d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
43955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
44055d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
441ada44065SPhilippe Mathieu-Daudé             /* fall through */
442fc97bb5bSPaolo Bonzini         default:
443fc97bb5bSPaolo Bonzini             s->dac_state = 0;
444fc97bb5bSPaolo Bonzini             break;
445fc97bb5bSPaolo Bonzini         }
446fc97bb5bSPaolo Bonzini         break;
44755d7bfe2SMark Cave-Ayland     default: /* Control registers */
448fc97bb5bSPaolo Bonzini         break;
449fc97bb5bSPaolo Bonzini     }
450fc97bb5bSPaolo Bonzini }
451fc97bb5bSPaolo Bonzini 
452fc97bb5bSPaolo Bonzini static const MemoryRegionOps tcx_dac_ops = {
453fc97bb5bSPaolo Bonzini     .read = tcx_dac_readl,
454fc97bb5bSPaolo Bonzini     .write = tcx_dac_writel,
455fc97bb5bSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
456fc97bb5bSPaolo Bonzini     .valid = {
457fc97bb5bSPaolo Bonzini         .min_access_size = 4,
458fc97bb5bSPaolo Bonzini         .max_access_size = 4,
459fc97bb5bSPaolo Bonzini     },
460fc97bb5bSPaolo Bonzini };
461fc97bb5bSPaolo Bonzini 
tcx_stip_readl(void * opaque,hwaddr addr,unsigned size)46255d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
463fc97bb5bSPaolo Bonzini                                unsigned size)
464fc97bb5bSPaolo Bonzini {
465fc97bb5bSPaolo Bonzini     return 0;
466fc97bb5bSPaolo Bonzini }
467fc97bb5bSPaolo Bonzini 
tcx_stip_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)46855d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
469fc97bb5bSPaolo Bonzini                             uint64_t val, unsigned size)
470fc97bb5bSPaolo Bonzini {
47155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
47255d7bfe2SMark Cave-Ayland     int i;
47355d7bfe2SMark Cave-Ayland     uint32_t col;
47455d7bfe2SMark Cave-Ayland 
47555d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
47655d7bfe2SMark Cave-Ayland         s->tmpblit = val;
47755d7bfe2SMark Cave-Ayland     } else {
47855d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
47955d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
48055d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
48155d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
48255d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
48355d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
48455d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
48555d7bfe2SMark Cave-Ayland                 }
48655d7bfe2SMark Cave-Ayland                 val <<= 1;
48755d7bfe2SMark Cave-Ayland             }
48855d7bfe2SMark Cave-Ayland         } else {
48955d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
49055d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
49155d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
49255d7bfe2SMark Cave-Ayland                 }
49355d7bfe2SMark Cave-Ayland                 val <<= 1;
49455d7bfe2SMark Cave-Ayland             }
49555d7bfe2SMark Cave-Ayland         }
49697394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
49755d7bfe2SMark Cave-Ayland     }
498fc97bb5bSPaolo Bonzini }
499fc97bb5bSPaolo Bonzini 
tcx_rstip_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)50055d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
50155d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
50255d7bfe2SMark Cave-Ayland {
50355d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
50455d7bfe2SMark Cave-Ayland     int i;
50555d7bfe2SMark Cave-Ayland     uint32_t col;
50655d7bfe2SMark Cave-Ayland 
50755d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
50855d7bfe2SMark Cave-Ayland         s->tmpblit = val;
50955d7bfe2SMark Cave-Ayland     } else {
51055d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
51155d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
51255d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
51355d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
51455d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
51555d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
51655d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
51755d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
51855d7bfe2SMark Cave-Ayland                 }
51955d7bfe2SMark Cave-Ayland                 val <<= 1;
52055d7bfe2SMark Cave-Ayland             }
52155d7bfe2SMark Cave-Ayland         } else {
52255d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
52355d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
52455d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
52555d7bfe2SMark Cave-Ayland                 }
52655d7bfe2SMark Cave-Ayland                 val <<= 1;
52755d7bfe2SMark Cave-Ayland             }
52855d7bfe2SMark Cave-Ayland         }
52997394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
53055d7bfe2SMark Cave-Ayland     }
53155d7bfe2SMark Cave-Ayland }
53255d7bfe2SMark Cave-Ayland 
53355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
53455d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
53555d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
53655d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
537ae5643ecSPhilippe Mathieu-Daudé     .impl = {
53855d7bfe2SMark Cave-Ayland         .min_access_size = 4,
53955d7bfe2SMark Cave-Ayland         .max_access_size = 4,
54055d7bfe2SMark Cave-Ayland     },
541ae5643ecSPhilippe Mathieu-Daudé     .valid = {
542ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
543ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
544ae5643ecSPhilippe Mathieu-Daudé     },
54555d7bfe2SMark Cave-Ayland };
54655d7bfe2SMark Cave-Ayland 
54755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
54855d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
54955d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
55055d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
551ae5643ecSPhilippe Mathieu-Daudé     .impl = {
55255d7bfe2SMark Cave-Ayland         .min_access_size = 4,
55355d7bfe2SMark Cave-Ayland         .max_access_size = 4,
55455d7bfe2SMark Cave-Ayland     },
555ae5643ecSPhilippe Mathieu-Daudé     .valid = {
556ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
557ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
558ae5643ecSPhilippe Mathieu-Daudé     },
55955d7bfe2SMark Cave-Ayland };
56055d7bfe2SMark Cave-Ayland 
tcx_blit_readl(void * opaque,hwaddr addr,unsigned size)56155d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
56255d7bfe2SMark Cave-Ayland                                unsigned size)
56355d7bfe2SMark Cave-Ayland {
56455d7bfe2SMark Cave-Ayland     return 0;
56555d7bfe2SMark Cave-Ayland }
56655d7bfe2SMark Cave-Ayland 
tcx_blit_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)56755d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
56855d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
56955d7bfe2SMark Cave-Ayland {
57055d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
57155d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
57255d7bfe2SMark Cave-Ayland     int i;
57355d7bfe2SMark Cave-Ayland 
57455d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
57555d7bfe2SMark Cave-Ayland         s->tmpblit = val;
57655d7bfe2SMark Cave-Ayland     } else {
57755d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
57855d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
57955d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
58055d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
58155d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
58255d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
58355d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
58455d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
58555d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
58655d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
58755d7bfe2SMark Cave-Ayland                 }
58855d7bfe2SMark Cave-Ayland             }
58955d7bfe2SMark Cave-Ayland         } else {
59055d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
59155d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
59255d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
59355d7bfe2SMark Cave-Ayland             }
59455d7bfe2SMark Cave-Ayland         }
59597394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
59655d7bfe2SMark Cave-Ayland     }
59755d7bfe2SMark Cave-Ayland }
59855d7bfe2SMark Cave-Ayland 
tcx_rblit_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)59955d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
60055d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
60155d7bfe2SMark Cave-Ayland {
60255d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
60355d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
60455d7bfe2SMark Cave-Ayland     int i;
60555d7bfe2SMark Cave-Ayland 
60655d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
60755d7bfe2SMark Cave-Ayland         s->tmpblit = val;
60855d7bfe2SMark Cave-Ayland     } else {
60955d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
61055d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
61155d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
61255d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
61355d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
61455d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
61555d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
61655d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
61755d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
61855d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
61955d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
62055d7bfe2SMark Cave-Ayland                 }
62155d7bfe2SMark Cave-Ayland             }
62255d7bfe2SMark Cave-Ayland         } else {
62355d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
62455d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
62555d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
62655d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
62755d7bfe2SMark Cave-Ayland             }
62855d7bfe2SMark Cave-Ayland         }
62997394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
63055d7bfe2SMark Cave-Ayland     }
63155d7bfe2SMark Cave-Ayland }
63255d7bfe2SMark Cave-Ayland 
63355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
63455d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
63555d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
63655d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
63748e5c7f3SMark Cave-Ayland     .impl = {
63855d7bfe2SMark Cave-Ayland         .min_access_size = 4,
63955d7bfe2SMark Cave-Ayland         .max_access_size = 4,
64055d7bfe2SMark Cave-Ayland     },
64148e5c7f3SMark Cave-Ayland     .valid = {
64248e5c7f3SMark Cave-Ayland         .min_access_size = 4,
64348e5c7f3SMark Cave-Ayland         .max_access_size = 8,
64448e5c7f3SMark Cave-Ayland     },
64555d7bfe2SMark Cave-Ayland };
64655d7bfe2SMark Cave-Ayland 
64755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
64855d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
64955d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
65055d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
651ae5643ecSPhilippe Mathieu-Daudé     .impl = {
65255d7bfe2SMark Cave-Ayland         .min_access_size = 4,
65355d7bfe2SMark Cave-Ayland         .max_access_size = 4,
65455d7bfe2SMark Cave-Ayland     },
655ae5643ecSPhilippe Mathieu-Daudé     .valid = {
656ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
657ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
658ae5643ecSPhilippe Mathieu-Daudé     },
65955d7bfe2SMark Cave-Ayland };
66055d7bfe2SMark Cave-Ayland 
tcx_invalidate_cursor_position(TCXState * s)66155d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
66255d7bfe2SMark Cave-Ayland {
66355d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
66455d7bfe2SMark Cave-Ayland 
66555d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
66655d7bfe2SMark Cave-Ayland     ymin = s->cursy;
66755d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
66855d7bfe2SMark Cave-Ayland         return;
66955d7bfe2SMark Cave-Ayland     }
67055d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
67155d7bfe2SMark Cave-Ayland     start = ymin * 1024;
67255d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
67355d7bfe2SMark Cave-Ayland 
67497394580SMark Cave-Ayland     tcx_set_dirty(s, start, end - start);
67555d7bfe2SMark Cave-Ayland }
67655d7bfe2SMark Cave-Ayland 
tcx_thc_readl(void * opaque,hwaddr addr,unsigned size)67755d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
67855d7bfe2SMark Cave-Ayland                             unsigned size)
67955d7bfe2SMark Cave-Ayland {
68055d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
68155d7bfe2SMark Cave-Ayland     uint64_t val;
68255d7bfe2SMark Cave-Ayland 
68355d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
68455d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
68555d7bfe2SMark Cave-Ayland     } else {
68655d7bfe2SMark Cave-Ayland         val = 0;
68755d7bfe2SMark Cave-Ayland     }
68855d7bfe2SMark Cave-Ayland     return val;
68955d7bfe2SMark Cave-Ayland }
69055d7bfe2SMark Cave-Ayland 
tcx_thc_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)69155d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
69255d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
69355d7bfe2SMark Cave-Ayland {
69455d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
69555d7bfe2SMark Cave-Ayland 
69655d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
69755d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
69855d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
69955d7bfe2SMark Cave-Ayland         s->cursy = val;
70055d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70155d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
70255d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
70355d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70455d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
70555d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
70655d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70755d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
70855d7bfe2SMark Cave-Ayland         s->thcmisc = val;
70955d7bfe2SMark Cave-Ayland     }
71055d7bfe2SMark Cave-Ayland 
71155d7bfe2SMark Cave-Ayland }
71255d7bfe2SMark Cave-Ayland 
71355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
71455d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
71555d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
71655d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
71755d7bfe2SMark Cave-Ayland     .valid = {
71855d7bfe2SMark Cave-Ayland         .min_access_size = 4,
71955d7bfe2SMark Cave-Ayland         .max_access_size = 4,
72055d7bfe2SMark Cave-Ayland     },
72155d7bfe2SMark Cave-Ayland };
72255d7bfe2SMark Cave-Ayland 
tcx_dummy_readl(void * opaque,hwaddr addr,unsigned size)72355d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
72455d7bfe2SMark Cave-Ayland                             unsigned size)
72555d7bfe2SMark Cave-Ayland {
72655d7bfe2SMark Cave-Ayland     return 0;
72755d7bfe2SMark Cave-Ayland }
72855d7bfe2SMark Cave-Ayland 
tcx_dummy_writel(void * opaque,hwaddr addr,uint64_t val,unsigned size)72955d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
73055d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
73155d7bfe2SMark Cave-Ayland {
73255d7bfe2SMark Cave-Ayland     return;
73355d7bfe2SMark Cave-Ayland }
73455d7bfe2SMark Cave-Ayland 
73555d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
73655d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
73755d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
738fc97bb5bSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
739fc97bb5bSPaolo Bonzini     .valid = {
740fc97bb5bSPaolo Bonzini         .min_access_size = 4,
741fc97bb5bSPaolo Bonzini         .max_access_size = 4,
742fc97bb5bSPaolo Bonzini     },
743fc97bb5bSPaolo Bonzini };
744fc97bb5bSPaolo Bonzini 
745380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
746380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
747380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
748380cd056SGerd Hoffmann };
749380cd056SGerd Hoffmann 
750380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
751380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
752380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
753380cd056SGerd Hoffmann };
754380cd056SGerd Hoffmann 
tcx_initfn(Object * obj)75501b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
75601b91ac2SMark Cave-Ayland {
75701b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
75801b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
75901b91ac2SMark Cave-Ayland 
76052013bceSPhilippe Mathieu-Daudé     memory_region_init_rom_nomigrate(&s->rom, obj, "tcx.prom",
76152013bceSPhilippe Mathieu-Daudé                                      FCODE_MAX_ROM_SIZE, &error_fatal);
76201b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
76301b91ac2SMark Cave-Ayland 
76455d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
765b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
76655d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
76755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
76855d7bfe2SMark Cave-Ayland 
76955d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
770b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
77155d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
77255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
77355d7bfe2SMark Cave-Ayland 
77455d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
775b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
77655d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
77755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
77855d7bfe2SMark Cave-Ayland 
77955d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
780b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
78155d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
78255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
78355d7bfe2SMark Cave-Ayland 
78455d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
785b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
786b21de199SThomas Huth                           TCX_TEC_NREGS);
78755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
78855d7bfe2SMark Cave-Ayland 
78955d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
790b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
791b21de199SThomas Huth                           TCX_DAC_NREGS);
79201b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
79301b91ac2SMark Cave-Ayland 
79455d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
795b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
79655d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
79755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
79801b91ac2SMark Cave-Ayland 
79955d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
800b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
80155d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
80255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
80355d7bfe2SMark Cave-Ayland 
80455d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
805b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
80655d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
80755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
80801b91ac2SMark Cave-Ayland }
80901b91ac2SMark Cave-Ayland 
tcx_realizefn(DeviceState * dev,Error ** errp)810d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
811fc97bb5bSPaolo Bonzini {
812d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
81301774ddbSAndreas Färber     TCXState *s = TCX(dev);
814fc97bb5bSPaolo Bonzini     ram_addr_t vram_offset = 0;
815da87dd7bSMark Cave-Ayland     int size, ret;
816fc97bb5bSPaolo Bonzini     uint8_t *vram_base;
817da87dd7bSMark Cave-Ayland     char *fcode_filename;
818fc97bb5bSPaolo Bonzini 
8191cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram",
820f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
821fc97bb5bSPaolo Bonzini     vmstate_register_ram_global(&s->vram_mem);
82274259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
823fc97bb5bSPaolo Bonzini     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
824fc97bb5bSPaolo Bonzini 
82555d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
826da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
827da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
828da87dd7bSMark Cave-Ayland     if (fcode_filename) {
82974976386SMark Cave-Ayland         ret = load_image_mr(fcode_filename, &s->rom);
8308684e85cSShannon Zhao         g_free(fcode_filename);
831da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
8320765691eSMarkus Armbruster             warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
833da87dd7bSMark Cave-Ayland         }
834da87dd7bSMark Cave-Ayland     }
835da87dd7bSMark Cave-Ayland 
83655d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
837fc97bb5bSPaolo Bonzini     s->vram = vram_base;
838fc97bb5bSPaolo Bonzini     size = s->vram_size;
8393eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
840fc97bb5bSPaolo Bonzini                              &s->vram_mem, vram_offset, size);
841d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
842fc97bb5bSPaolo Bonzini     vram_offset += size;
843fc97bb5bSPaolo Bonzini     vram_base += size;
844fc97bb5bSPaolo Bonzini 
84555d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
846fc97bb5bSPaolo Bonzini     size = s->vram_size * 4;
847fc97bb5bSPaolo Bonzini     s->vram24 = (uint32_t *)vram_base;
848fc97bb5bSPaolo Bonzini     s->vram24_offset = vram_offset;
8493eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
850fc97bb5bSPaolo Bonzini                              &s->vram_mem, vram_offset, size);
851d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
852fc97bb5bSPaolo Bonzini     vram_offset += size;
853fc97bb5bSPaolo Bonzini     vram_base += size;
854fc97bb5bSPaolo Bonzini 
85555d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
856fc97bb5bSPaolo Bonzini     size = s->vram_size * 4;
857fc97bb5bSPaolo Bonzini     s->cplane = (uint32_t *)vram_base;
858fc97bb5bSPaolo Bonzini     s->cplane_offset = vram_offset;
8593eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
860fc97bb5bSPaolo Bonzini                              &s->vram_mem, vram_offset, size);
861d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
862fc97bb5bSPaolo Bonzini 
86355d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
86455d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
86555d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
86655d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
86755d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
868fc97bb5bSPaolo Bonzini     }
869fc97bb5bSPaolo Bonzini 
87055d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
87155d7bfe2SMark Cave-Ayland 
87255d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
8738e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx_ops, s);
87455d7bfe2SMark Cave-Ayland     } else {
8758e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx24_ops, s);
87655d7bfe2SMark Cave-Ayland     }
87755d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
87855d7bfe2SMark Cave-Ayland 
879fc97bb5bSPaolo Bonzini     qemu_console_resize(s->con, s->width, s->height);
880fc97bb5bSPaolo Bonzini }
881fc97bb5bSPaolo Bonzini 
882fc97bb5bSPaolo Bonzini static Property tcx_properties[] = {
883c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
884fc97bb5bSPaolo Bonzini     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
885fc97bb5bSPaolo Bonzini     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
886fc97bb5bSPaolo Bonzini     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
887fc97bb5bSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
888fc97bb5bSPaolo Bonzini };
889fc97bb5bSPaolo Bonzini 
tcx_class_init(ObjectClass * klass,void * data)890fc97bb5bSPaolo Bonzini static void tcx_class_init(ObjectClass *klass, void *data)
891fc97bb5bSPaolo Bonzini {
892fc97bb5bSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
893fc97bb5bSPaolo Bonzini 
894d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
895fc97bb5bSPaolo Bonzini     dc->reset = tcx_reset;
896fc97bb5bSPaolo Bonzini     dc->vmsd = &vmstate_tcx;
8974f67d30bSMarc-André Lureau     device_class_set_props(dc, tcx_properties);
898fc97bb5bSPaolo Bonzini }
899fc97bb5bSPaolo Bonzini 
900fc97bb5bSPaolo Bonzini static const TypeInfo tcx_info = {
90101774ddbSAndreas Färber     .name          = TYPE_TCX,
902fc97bb5bSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
903fc97bb5bSPaolo Bonzini     .instance_size = sizeof(TCXState),
90401b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
905fc97bb5bSPaolo Bonzini     .class_init    = tcx_class_init,
906fc97bb5bSPaolo Bonzini };
907fc97bb5bSPaolo Bonzini 
tcx_register_types(void)908fc97bb5bSPaolo Bonzini static void tcx_register_types(void)
909fc97bb5bSPaolo Bonzini {
910fc97bb5bSPaolo Bonzini     type_register_static(&tcx_info);
911fc97bb5bSPaolo Bonzini }
912fc97bb5bSPaolo Bonzini 
913fc97bb5bSPaolo Bonzini type_init(tcx_register_types)
914