xref: /openbmc/qemu/hw/cpu/realview_mpcore.c (revision 3c4b89c3)
1 /*
2  * RealView ARM11MPCore internal peripheral emulation
3  *
4  * Copyright (c) 2006-2007 CodeSourcery.
5  * Copyright (c) 2013 SUSE LINUX Products GmbH
6  * Written by Paul Brook and Andreas Färber
7  *
8  * This code is licensed under the GPL.
9  */
10 
11 #include "qemu/osdep.h"
12 #include "qapi/error.h"
13 #include "qemu/module.h"
14 #include "hw/cpu/arm11mpcore.h"
15 #include "hw/intc/realview_gic.h"
16 #include "hw/irq.h"
17 #include "hw/qdev-properties.h"
18 
19 #define TYPE_REALVIEW_MPCORE_RIRQ "realview_mpcore"
20 #define REALVIEW_MPCORE_RIRQ(obj) \
21     OBJECT_CHECK(mpcore_rirq_state, (obj), TYPE_REALVIEW_MPCORE_RIRQ)
22 
23 /* Dummy PIC to route IRQ lines.  The baseboard has 4 independent IRQ
24    controllers.  The output of these, plus some of the raw input lines
25    are fed into a single SMP-aware interrupt controller on the CPU.  */
26 typedef struct {
27     SysBusDevice parent_obj;
28 
29     qemu_irq cpuic[32];
30     qemu_irq rvic[4][64];
31     uint32_t num_cpu;
32 
33     ARM11MPCorePriveState priv;
34     RealViewGICState gic[4];
35 } mpcore_rirq_state;
36 
37 /* Map baseboard IRQs onto CPU IRQ lines.  */
38 static const int mpcore_irq_map[32] = {
39     -1, -1, -1, -1,  1,  2, -1, -1,
40     -1, -1,  6, -1,  4,  5, -1, -1,
41     -1, 14, 15,  0,  7,  8, -1, -1,
42     -1, -1, -1, -1,  9,  3, -1, -1,
43 };
44 
45 static void mpcore_rirq_set_irq(void *opaque, int irq, int level)
46 {
47     mpcore_rirq_state *s = (mpcore_rirq_state *)opaque;
48     int i;
49 
50     for (i = 0; i < 4; i++) {
51         qemu_set_irq(s->rvic[i][irq], level);
52     }
53     if (irq < 32) {
54         irq = mpcore_irq_map[irq];
55         if (irq >= 0) {
56             qemu_set_irq(s->cpuic[irq], level);
57         }
58     }
59 }
60 
61 static void realview_mpcore_realize(DeviceState *dev, Error **errp)
62 {
63     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
64     mpcore_rirq_state *s = REALVIEW_MPCORE_RIRQ(dev);
65     DeviceState *priv = DEVICE(&s->priv);
66     DeviceState *gic;
67     SysBusDevice *gicbusdev;
68     Error *err = NULL;
69     int n;
70     int i;
71 
72     qdev_prop_set_uint32(priv, "num-cpu", s->num_cpu);
73     if (!sysbus_realize(SYS_BUS_DEVICE(&s->priv), &err)) {
74         error_propagate(errp, err);
75         return;
76     }
77     sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->priv));
78     for (i = 0; i < 32; i++) {
79         s->cpuic[i] = qdev_get_gpio_in(priv, i);
80     }
81     /* ??? IRQ routing is hardcoded to "normal" mode.  */
82     for (n = 0; n < 4; n++) {
83         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic[n]), &err)) {
84             error_propagate(errp, err);
85             return;
86         }
87         gic = DEVICE(&s->gic[n]);
88         gicbusdev = SYS_BUS_DEVICE(&s->gic[n]);
89         sysbus_mmio_map(gicbusdev, 0, 0x10040000 + n * 0x10000);
90         sysbus_connect_irq(gicbusdev, 0, s->cpuic[10 + n]);
91         for (i = 0; i < 64; i++) {
92             s->rvic[n][i] = qdev_get_gpio_in(gic, i);
93         }
94     }
95     qdev_init_gpio_in(dev, mpcore_rirq_set_irq, 64);
96 }
97 
98 static void mpcore_rirq_init(Object *obj)
99 {
100     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
101     mpcore_rirq_state *s = REALVIEW_MPCORE_RIRQ(obj);
102     SysBusDevice *privbusdev;
103     int i;
104 
105     object_initialize_child(obj, "a11priv", &s->priv, TYPE_ARM11MPCORE_PRIV);
106     privbusdev = SYS_BUS_DEVICE(&s->priv);
107     sysbus_init_mmio(sbd, sysbus_mmio_get_region(privbusdev, 0));
108 
109     for (i = 0; i < 4; i++) {
110         object_initialize_child(obj, "gic[*]", &s->gic[i], TYPE_REALVIEW_GIC);
111     }
112 }
113 
114 static Property mpcore_rirq_properties[] = {
115     DEFINE_PROP_UINT32("num-cpu", mpcore_rirq_state, num_cpu, 1),
116     DEFINE_PROP_END_OF_LIST(),
117 };
118 
119 static void mpcore_rirq_class_init(ObjectClass *klass, void *data)
120 {
121     DeviceClass *dc = DEVICE_CLASS(klass);
122 
123     dc->realize = realview_mpcore_realize;
124     device_class_set_props(dc, mpcore_rirq_properties);
125 }
126 
127 static const TypeInfo mpcore_rirq_info = {
128     .name          = TYPE_REALVIEW_MPCORE_RIRQ,
129     .parent        = TYPE_SYS_BUS_DEVICE,
130     .instance_size = sizeof(mpcore_rirq_state),
131     .instance_init = mpcore_rirq_init,
132     .class_init    = mpcore_rirq_class_init,
133 };
134 
135 static void realview_mpcore_register_types(void)
136 {
137     type_register_static(&mpcore_rirq_info);
138 }
139 
140 type_init(realview_mpcore_register_types)
141