xref: /openbmc/qemu/hw/cpu/a9mpcore.c (revision da34e65c)
10434e30aSPaolo Bonzini /*
20434e30aSPaolo Bonzini  * Cortex-A9MPCore internal peripheral emulation.
30434e30aSPaolo Bonzini  *
40434e30aSPaolo Bonzini  * Copyright (c) 2009 CodeSourcery.
50434e30aSPaolo Bonzini  * Copyright (c) 2011 Linaro Limited.
60434e30aSPaolo Bonzini  * Written by Paul Brook, Peter Maydell.
70434e30aSPaolo Bonzini  *
80434e30aSPaolo Bonzini  * This code is licensed under the GPL.
90434e30aSPaolo Bonzini  */
100434e30aSPaolo Bonzini 
1117b7f2dbSPeter Maydell #include "qemu/osdep.h"
12*da34e65cSMarkus Armbruster #include "qapi/error.h"
13de4c2dcfSAndreas Färber #include "hw/cpu/a9mpcore.h"
140434e30aSPaolo Bonzini 
150434e30aSPaolo Bonzini static void a9mp_priv_set_irq(void *opaque, int irq, int level)
160434e30aSPaolo Bonzini {
170434e30aSPaolo Bonzini     A9MPPrivState *s = (A9MPPrivState *)opaque;
189b5f952bSAndreas Färber 
199b5f952bSAndreas Färber     qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
200434e30aSPaolo Bonzini }
210434e30aSPaolo Bonzini 
22753bc6e9SAndreas Färber static void a9mp_priv_initfn(Object *obj)
23753bc6e9SAndreas Färber {
24753bc6e9SAndreas Färber     A9MPPrivState *s = A9MPCORE_PRIV(obj);
25753bc6e9SAndreas Färber 
26753bc6e9SAndreas Färber     memory_region_init(&s->container, obj, "a9mp-priv-container", 0x2000);
27753bc6e9SAndreas Färber     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->container);
289b5f952bSAndreas Färber 
29fc719d77SAndreas Färber     object_initialize(&s->scu, sizeof(s->scu), TYPE_A9_SCU);
30fc719d77SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
31eb110bd8SAndreas Färber 
324c25f365SPeter Crosthwaite     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
334c25f365SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
344c25f365SPeter Crosthwaite 
3557e72f2aSFrançois LEGAL     object_initialize(&s->gtimer, sizeof(s->gtimer), TYPE_A9_GTIMER);
3657e72f2aSFrançois LEGAL     qdev_set_parent_bus(DEVICE(&s->gtimer), sysbus_get_default());
3757e72f2aSFrançois LEGAL 
38eb110bd8SAndreas Färber     object_initialize(&s->mptimer, sizeof(s->mptimer), TYPE_ARM_MPTIMER);
39eb110bd8SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->mptimer), sysbus_get_default());
40eb110bd8SAndreas Färber 
41eb110bd8SAndreas Färber     object_initialize(&s->wdt, sizeof(s->wdt), TYPE_ARM_MPTIMER);
42eb110bd8SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->wdt), sysbus_get_default());
43753bc6e9SAndreas Färber }
44753bc6e9SAndreas Färber 
45837cf101SAndreas Färber static void a9mp_priv_realize(DeviceState *dev, Error **errp)
460434e30aSPaolo Bonzini {
47837cf101SAndreas Färber     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
485126fec7SAndreas Färber     A9MPPrivState *s = A9MPCORE_PRIV(dev);
4957e72f2aSFrançois LEGAL     DeviceState *scudev, *gicdev, *gtimerdev, *mptimerdev, *wdtdev;
5057e72f2aSFrançois LEGAL     SysBusDevice *scubusdev, *gicbusdev, *gtimerbusdev, *mptimerbusdev,
5157e72f2aSFrançois LEGAL                  *wdtbusdev;
52837cf101SAndreas Färber     Error *err = NULL;
530434e30aSPaolo Bonzini     int i;
544182bbb1SPeter Maydell     bool has_el3;
554182bbb1SPeter Maydell     Object *cpuobj;
560434e30aSPaolo Bonzini 
574c25f365SPeter Crosthwaite     scudev = DEVICE(&s->scu);
584c25f365SPeter Crosthwaite     qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu);
594c25f365SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
604c25f365SPeter Crosthwaite     if (err != NULL) {
614c25f365SPeter Crosthwaite         error_propagate(errp, err);
624c25f365SPeter Crosthwaite         return;
634c25f365SPeter Crosthwaite     }
644c25f365SPeter Crosthwaite     scubusdev = SYS_BUS_DEVICE(&s->scu);
654c25f365SPeter Crosthwaite 
669b5f952bSAndreas Färber     gicdev = DEVICE(&s->gic);
679b5f952bSAndreas Färber     qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
689b5f952bSAndreas Färber     qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
694182bbb1SPeter Maydell 
704182bbb1SPeter Maydell     /* Make the GIC's TZ support match the CPUs. We assume that
714182bbb1SPeter Maydell      * either all the CPUs have TZ, or none do.
724182bbb1SPeter Maydell      */
734182bbb1SPeter Maydell     cpuobj = OBJECT(qemu_get_cpu(0));
746533a1fcSEdgar E. Iglesias     has_el3 = object_property_find(cpuobj, "has_el3", NULL) &&
754182bbb1SPeter Maydell         object_property_get_bool(cpuobj, "has_el3", &error_abort);
764182bbb1SPeter Maydell     qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3);
774182bbb1SPeter Maydell 
78837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
79837cf101SAndreas Färber     if (err != NULL) {
80837cf101SAndreas Färber         error_propagate(errp, err);
81837cf101SAndreas Färber         return;
82837cf101SAndreas Färber     }
839b5f952bSAndreas Färber     gicbusdev = SYS_BUS_DEVICE(&s->gic);
840434e30aSPaolo Bonzini 
850434e30aSPaolo Bonzini     /* Pass through outbound IRQ lines from the GIC */
86837cf101SAndreas Färber     sysbus_pass_irq(sbd, gicbusdev);
870434e30aSPaolo Bonzini 
880434e30aSPaolo Bonzini     /* Pass through inbound GPIO lines to the GIC */
89837cf101SAndreas Färber     qdev_init_gpio_in(dev, a9mp_priv_set_irq, s->num_irq - 32);
900434e30aSPaolo Bonzini 
9157e72f2aSFrançois LEGAL     gtimerdev = DEVICE(&s->gtimer);
9257e72f2aSFrançois LEGAL     qdev_prop_set_uint32(gtimerdev, "num-cpu", s->num_cpu);
9357e72f2aSFrançois LEGAL     object_property_set_bool(OBJECT(&s->gtimer), true, "realized", &err);
9457e72f2aSFrançois LEGAL     if (err != NULL) {
9557e72f2aSFrançois LEGAL         error_propagate(errp, err);
9657e72f2aSFrançois LEGAL         return;
9757e72f2aSFrançois LEGAL     }
9857e72f2aSFrançois LEGAL     gtimerbusdev = SYS_BUS_DEVICE(&s->gtimer);
9957e72f2aSFrançois LEGAL 
100eb110bd8SAndreas Färber     mptimerdev = DEVICE(&s->mptimer);
101eb110bd8SAndreas Färber     qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu);
102837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err);
103837cf101SAndreas Färber     if (err != NULL) {
104837cf101SAndreas Färber         error_propagate(errp, err);
105837cf101SAndreas Färber         return;
106837cf101SAndreas Färber     }
107d3053e6bSPeter Crosthwaite     mptimerbusdev = SYS_BUS_DEVICE(&s->mptimer);
1080434e30aSPaolo Bonzini 
109eb110bd8SAndreas Färber     wdtdev = DEVICE(&s->wdt);
110eb110bd8SAndreas Färber     qdev_prop_set_uint32(wdtdev, "num-cpu", s->num_cpu);
111837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err);
112837cf101SAndreas Färber     if (err != NULL) {
113837cf101SAndreas Färber         error_propagate(errp, err);
114837cf101SAndreas Färber         return;
115837cf101SAndreas Färber     }
116eb110bd8SAndreas Färber     wdtbusdev = SYS_BUS_DEVICE(&s->wdt);
1170434e30aSPaolo Bonzini 
1180434e30aSPaolo Bonzini     /* Memory map (addresses are offsets from PERIPHBASE):
1190434e30aSPaolo Bonzini      *  0x0000-0x00ff -- Snoop Control Unit
1200434e30aSPaolo Bonzini      *  0x0100-0x01ff -- GIC CPU interface
1210434e30aSPaolo Bonzini      *  0x0200-0x02ff -- Global Timer
1220434e30aSPaolo Bonzini      *  0x0300-0x05ff -- nothing
1230434e30aSPaolo Bonzini      *  0x0600-0x06ff -- private timers and watchdogs
1240434e30aSPaolo Bonzini      *  0x0700-0x0fff -- nothing
1250434e30aSPaolo Bonzini      *  0x1000-0x1fff -- GIC Distributor
1260434e30aSPaolo Bonzini      */
1270434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0,
1280434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(scubusdev, 0));
1290434e30aSPaolo Bonzini     /* GIC CPU interface */
1300434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x100,
1310434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(gicbusdev, 1));
13257e72f2aSFrançois LEGAL     memory_region_add_subregion(&s->container, 0x200,
13357e72f2aSFrançois LEGAL                                 sysbus_mmio_get_region(gtimerbusdev, 0));
1340434e30aSPaolo Bonzini     /* Note that the A9 exposes only the "timer/watchdog for this core"
1350434e30aSPaolo Bonzini      * memory region, not the "timer/watchdog for core X" ones 11MPcore has.
1360434e30aSPaolo Bonzini      */
1370434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x600,
138d3053e6bSPeter Crosthwaite                                 sysbus_mmio_get_region(mptimerbusdev, 0));
1390434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x620,
1400434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(wdtbusdev, 0));
1410434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x1000,
1420434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(gicbusdev, 0));
1430434e30aSPaolo Bonzini 
1440434e30aSPaolo Bonzini     /* Wire up the interrupt from each watchdog and timer.
14557e72f2aSFrançois LEGAL      * For each core the global timer is PPI 27, the private
14657e72f2aSFrançois LEGAL      * timer is PPI 29 and the watchdog PPI 30.
1470434e30aSPaolo Bonzini      */
1480434e30aSPaolo Bonzini     for (i = 0; i < s->num_cpu; i++) {
1490434e30aSPaolo Bonzini         int ppibase = (s->num_irq - 32) + i * 32;
15057e72f2aSFrançois LEGAL         sysbus_connect_irq(gtimerbusdev, i,
15157e72f2aSFrançois LEGAL                            qdev_get_gpio_in(gicdev, ppibase + 27));
152d3053e6bSPeter Crosthwaite         sysbus_connect_irq(mptimerbusdev, i,
1539b5f952bSAndreas Färber                            qdev_get_gpio_in(gicdev, ppibase + 29));
1540434e30aSPaolo Bonzini         sysbus_connect_irq(wdtbusdev, i,
1559b5f952bSAndreas Färber                            qdev_get_gpio_in(gicdev, ppibase + 30));
1560434e30aSPaolo Bonzini     }
1570434e30aSPaolo Bonzini }
1580434e30aSPaolo Bonzini 
1590434e30aSPaolo Bonzini static Property a9mp_priv_properties[] = {
1600434e30aSPaolo Bonzini     DEFINE_PROP_UINT32("num-cpu", A9MPPrivState, num_cpu, 1),
1610434e30aSPaolo Bonzini     /* The Cortex-A9MP may have anything from 0 to 224 external interrupt
1620434e30aSPaolo Bonzini      * IRQ lines (with another 32 internal). We default to 64+32, which
1630434e30aSPaolo Bonzini      * is the number provided by the Cortex-A9MP test chip in the
1640434e30aSPaolo Bonzini      * Realview PBX-A9 and Versatile Express A9 development boards.
1650434e30aSPaolo Bonzini      * Other boards may differ and should set this property appropriately.
1660434e30aSPaolo Bonzini      */
1670434e30aSPaolo Bonzini     DEFINE_PROP_UINT32("num-irq", A9MPPrivState, num_irq, 96),
1680434e30aSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
1690434e30aSPaolo Bonzini };
1700434e30aSPaolo Bonzini 
1710434e30aSPaolo Bonzini static void a9mp_priv_class_init(ObjectClass *klass, void *data)
1720434e30aSPaolo Bonzini {
1730434e30aSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
1740434e30aSPaolo Bonzini 
175837cf101SAndreas Färber     dc->realize = a9mp_priv_realize;
1760434e30aSPaolo Bonzini     dc->props = a9mp_priv_properties;
1770434e30aSPaolo Bonzini }
1780434e30aSPaolo Bonzini 
1790434e30aSPaolo Bonzini static const TypeInfo a9mp_priv_info = {
1805126fec7SAndreas Färber     .name          = TYPE_A9MPCORE_PRIV,
1810434e30aSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
1820434e30aSPaolo Bonzini     .instance_size = sizeof(A9MPPrivState),
183753bc6e9SAndreas Färber     .instance_init = a9mp_priv_initfn,
1840434e30aSPaolo Bonzini     .class_init    = a9mp_priv_class_init,
1850434e30aSPaolo Bonzini };
1860434e30aSPaolo Bonzini 
1870434e30aSPaolo Bonzini static void a9mp_register_types(void)
1880434e30aSPaolo Bonzini {
1890434e30aSPaolo Bonzini     type_register_static(&a9mp_priv_info);
1900434e30aSPaolo Bonzini }
1910434e30aSPaolo Bonzini 
1920434e30aSPaolo Bonzini type_init(a9mp_register_types)
193