xref: /openbmc/qemu/hw/cpu/a9mpcore.c (revision 4182bbb1)
10434e30aSPaolo Bonzini /*
20434e30aSPaolo Bonzini  * Cortex-A9MPCore internal peripheral emulation.
30434e30aSPaolo Bonzini  *
40434e30aSPaolo Bonzini  * Copyright (c) 2009 CodeSourcery.
50434e30aSPaolo Bonzini  * Copyright (c) 2011 Linaro Limited.
60434e30aSPaolo Bonzini  * Written by Paul Brook, Peter Maydell.
70434e30aSPaolo Bonzini  *
80434e30aSPaolo Bonzini  * This code is licensed under the GPL.
90434e30aSPaolo Bonzini  */
100434e30aSPaolo Bonzini 
11de4c2dcfSAndreas Färber #include "hw/cpu/a9mpcore.h"
120434e30aSPaolo Bonzini 
130434e30aSPaolo Bonzini static void a9mp_priv_set_irq(void *opaque, int irq, int level)
140434e30aSPaolo Bonzini {
150434e30aSPaolo Bonzini     A9MPPrivState *s = (A9MPPrivState *)opaque;
169b5f952bSAndreas Färber 
179b5f952bSAndreas Färber     qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
180434e30aSPaolo Bonzini }
190434e30aSPaolo Bonzini 
20753bc6e9SAndreas Färber static void a9mp_priv_initfn(Object *obj)
21753bc6e9SAndreas Färber {
22753bc6e9SAndreas Färber     A9MPPrivState *s = A9MPCORE_PRIV(obj);
23753bc6e9SAndreas Färber 
24753bc6e9SAndreas Färber     memory_region_init(&s->container, obj, "a9mp-priv-container", 0x2000);
25753bc6e9SAndreas Färber     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->container);
269b5f952bSAndreas Färber 
27fc719d77SAndreas Färber     object_initialize(&s->scu, sizeof(s->scu), TYPE_A9_SCU);
28fc719d77SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
29eb110bd8SAndreas Färber 
304c25f365SPeter Crosthwaite     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
314c25f365SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
324c25f365SPeter Crosthwaite 
3357e72f2aSFrançois LEGAL     object_initialize(&s->gtimer, sizeof(s->gtimer), TYPE_A9_GTIMER);
3457e72f2aSFrançois LEGAL     qdev_set_parent_bus(DEVICE(&s->gtimer), sysbus_get_default());
3557e72f2aSFrançois LEGAL 
36eb110bd8SAndreas Färber     object_initialize(&s->mptimer, sizeof(s->mptimer), TYPE_ARM_MPTIMER);
37eb110bd8SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->mptimer), sysbus_get_default());
38eb110bd8SAndreas Färber 
39eb110bd8SAndreas Färber     object_initialize(&s->wdt, sizeof(s->wdt), TYPE_ARM_MPTIMER);
40eb110bd8SAndreas Färber     qdev_set_parent_bus(DEVICE(&s->wdt), sysbus_get_default());
41753bc6e9SAndreas Färber }
42753bc6e9SAndreas Färber 
43837cf101SAndreas Färber static void a9mp_priv_realize(DeviceState *dev, Error **errp)
440434e30aSPaolo Bonzini {
45837cf101SAndreas Färber     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
465126fec7SAndreas Färber     A9MPPrivState *s = A9MPCORE_PRIV(dev);
4757e72f2aSFrançois LEGAL     DeviceState *scudev, *gicdev, *gtimerdev, *mptimerdev, *wdtdev;
4857e72f2aSFrançois LEGAL     SysBusDevice *scubusdev, *gicbusdev, *gtimerbusdev, *mptimerbusdev,
4957e72f2aSFrançois LEGAL                  *wdtbusdev;
50837cf101SAndreas Färber     Error *err = NULL;
510434e30aSPaolo Bonzini     int i;
52*4182bbb1SPeter Maydell     bool has_el3;
53*4182bbb1SPeter Maydell     Object *cpuobj;
540434e30aSPaolo Bonzini 
554c25f365SPeter Crosthwaite     scudev = DEVICE(&s->scu);
564c25f365SPeter Crosthwaite     qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu);
574c25f365SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
584c25f365SPeter Crosthwaite     if (err != NULL) {
594c25f365SPeter Crosthwaite         error_propagate(errp, err);
604c25f365SPeter Crosthwaite         return;
614c25f365SPeter Crosthwaite     }
624c25f365SPeter Crosthwaite     scubusdev = SYS_BUS_DEVICE(&s->scu);
634c25f365SPeter Crosthwaite 
649b5f952bSAndreas Färber     gicdev = DEVICE(&s->gic);
659b5f952bSAndreas Färber     qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
669b5f952bSAndreas Färber     qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
67*4182bbb1SPeter Maydell 
68*4182bbb1SPeter Maydell     /* Make the GIC's TZ support match the CPUs. We assume that
69*4182bbb1SPeter Maydell      * either all the CPUs have TZ, or none do.
70*4182bbb1SPeter Maydell      */
71*4182bbb1SPeter Maydell     cpuobj = OBJECT(qemu_get_cpu(0));
72*4182bbb1SPeter Maydell     has_el3 = object_property_find(cpuobj, "has_el3", &error_abort) &&
73*4182bbb1SPeter Maydell         object_property_get_bool(cpuobj, "has_el3", &error_abort);
74*4182bbb1SPeter Maydell     qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3);
75*4182bbb1SPeter Maydell 
76837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
77837cf101SAndreas Färber     if (err != NULL) {
78837cf101SAndreas Färber         error_propagate(errp, err);
79837cf101SAndreas Färber         return;
80837cf101SAndreas Färber     }
819b5f952bSAndreas Färber     gicbusdev = SYS_BUS_DEVICE(&s->gic);
820434e30aSPaolo Bonzini 
830434e30aSPaolo Bonzini     /* Pass through outbound IRQ lines from the GIC */
84837cf101SAndreas Färber     sysbus_pass_irq(sbd, gicbusdev);
850434e30aSPaolo Bonzini 
860434e30aSPaolo Bonzini     /* Pass through inbound GPIO lines to the GIC */
87837cf101SAndreas Färber     qdev_init_gpio_in(dev, a9mp_priv_set_irq, s->num_irq - 32);
880434e30aSPaolo Bonzini 
8957e72f2aSFrançois LEGAL     gtimerdev = DEVICE(&s->gtimer);
9057e72f2aSFrançois LEGAL     qdev_prop_set_uint32(gtimerdev, "num-cpu", s->num_cpu);
9157e72f2aSFrançois LEGAL     object_property_set_bool(OBJECT(&s->gtimer), true, "realized", &err);
9257e72f2aSFrançois LEGAL     if (err != NULL) {
9357e72f2aSFrançois LEGAL         error_propagate(errp, err);
9457e72f2aSFrançois LEGAL         return;
9557e72f2aSFrançois LEGAL     }
9657e72f2aSFrançois LEGAL     gtimerbusdev = SYS_BUS_DEVICE(&s->gtimer);
9757e72f2aSFrançois LEGAL 
98eb110bd8SAndreas Färber     mptimerdev = DEVICE(&s->mptimer);
99eb110bd8SAndreas Färber     qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu);
100837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err);
101837cf101SAndreas Färber     if (err != NULL) {
102837cf101SAndreas Färber         error_propagate(errp, err);
103837cf101SAndreas Färber         return;
104837cf101SAndreas Färber     }
105d3053e6bSPeter Crosthwaite     mptimerbusdev = SYS_BUS_DEVICE(&s->mptimer);
1060434e30aSPaolo Bonzini 
107eb110bd8SAndreas Färber     wdtdev = DEVICE(&s->wdt);
108eb110bd8SAndreas Färber     qdev_prop_set_uint32(wdtdev, "num-cpu", s->num_cpu);
109837cf101SAndreas Färber     object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err);
110837cf101SAndreas Färber     if (err != NULL) {
111837cf101SAndreas Färber         error_propagate(errp, err);
112837cf101SAndreas Färber         return;
113837cf101SAndreas Färber     }
114eb110bd8SAndreas Färber     wdtbusdev = SYS_BUS_DEVICE(&s->wdt);
1150434e30aSPaolo Bonzini 
1160434e30aSPaolo Bonzini     /* Memory map (addresses are offsets from PERIPHBASE):
1170434e30aSPaolo Bonzini      *  0x0000-0x00ff -- Snoop Control Unit
1180434e30aSPaolo Bonzini      *  0x0100-0x01ff -- GIC CPU interface
1190434e30aSPaolo Bonzini      *  0x0200-0x02ff -- Global Timer
1200434e30aSPaolo Bonzini      *  0x0300-0x05ff -- nothing
1210434e30aSPaolo Bonzini      *  0x0600-0x06ff -- private timers and watchdogs
1220434e30aSPaolo Bonzini      *  0x0700-0x0fff -- nothing
1230434e30aSPaolo Bonzini      *  0x1000-0x1fff -- GIC Distributor
1240434e30aSPaolo Bonzini      */
1250434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0,
1260434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(scubusdev, 0));
1270434e30aSPaolo Bonzini     /* GIC CPU interface */
1280434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x100,
1290434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(gicbusdev, 1));
13057e72f2aSFrançois LEGAL     memory_region_add_subregion(&s->container, 0x200,
13157e72f2aSFrançois LEGAL                                 sysbus_mmio_get_region(gtimerbusdev, 0));
1320434e30aSPaolo Bonzini     /* Note that the A9 exposes only the "timer/watchdog for this core"
1330434e30aSPaolo Bonzini      * memory region, not the "timer/watchdog for core X" ones 11MPcore has.
1340434e30aSPaolo Bonzini      */
1350434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x600,
136d3053e6bSPeter Crosthwaite                                 sysbus_mmio_get_region(mptimerbusdev, 0));
1370434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x620,
1380434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(wdtbusdev, 0));
1390434e30aSPaolo Bonzini     memory_region_add_subregion(&s->container, 0x1000,
1400434e30aSPaolo Bonzini                                 sysbus_mmio_get_region(gicbusdev, 0));
1410434e30aSPaolo Bonzini 
1420434e30aSPaolo Bonzini     /* Wire up the interrupt from each watchdog and timer.
14357e72f2aSFrançois LEGAL      * For each core the global timer is PPI 27, the private
14457e72f2aSFrançois LEGAL      * timer is PPI 29 and the watchdog PPI 30.
1450434e30aSPaolo Bonzini      */
1460434e30aSPaolo Bonzini     for (i = 0; i < s->num_cpu; i++) {
1470434e30aSPaolo Bonzini         int ppibase = (s->num_irq - 32) + i * 32;
14857e72f2aSFrançois LEGAL         sysbus_connect_irq(gtimerbusdev, i,
14957e72f2aSFrançois LEGAL                            qdev_get_gpio_in(gicdev, ppibase + 27));
150d3053e6bSPeter Crosthwaite         sysbus_connect_irq(mptimerbusdev, i,
1519b5f952bSAndreas Färber                            qdev_get_gpio_in(gicdev, ppibase + 29));
1520434e30aSPaolo Bonzini         sysbus_connect_irq(wdtbusdev, i,
1539b5f952bSAndreas Färber                            qdev_get_gpio_in(gicdev, ppibase + 30));
1540434e30aSPaolo Bonzini     }
1550434e30aSPaolo Bonzini }
1560434e30aSPaolo Bonzini 
1570434e30aSPaolo Bonzini static Property a9mp_priv_properties[] = {
1580434e30aSPaolo Bonzini     DEFINE_PROP_UINT32("num-cpu", A9MPPrivState, num_cpu, 1),
1590434e30aSPaolo Bonzini     /* The Cortex-A9MP may have anything from 0 to 224 external interrupt
1600434e30aSPaolo Bonzini      * IRQ lines (with another 32 internal). We default to 64+32, which
1610434e30aSPaolo Bonzini      * is the number provided by the Cortex-A9MP test chip in the
1620434e30aSPaolo Bonzini      * Realview PBX-A9 and Versatile Express A9 development boards.
1630434e30aSPaolo Bonzini      * Other boards may differ and should set this property appropriately.
1640434e30aSPaolo Bonzini      */
1650434e30aSPaolo Bonzini     DEFINE_PROP_UINT32("num-irq", A9MPPrivState, num_irq, 96),
1660434e30aSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
1670434e30aSPaolo Bonzini };
1680434e30aSPaolo Bonzini 
1690434e30aSPaolo Bonzini static void a9mp_priv_class_init(ObjectClass *klass, void *data)
1700434e30aSPaolo Bonzini {
1710434e30aSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
1720434e30aSPaolo Bonzini 
173837cf101SAndreas Färber     dc->realize = a9mp_priv_realize;
1740434e30aSPaolo Bonzini     dc->props = a9mp_priv_properties;
1750434e30aSPaolo Bonzini }
1760434e30aSPaolo Bonzini 
1770434e30aSPaolo Bonzini static const TypeInfo a9mp_priv_info = {
1785126fec7SAndreas Färber     .name          = TYPE_A9MPCORE_PRIV,
1790434e30aSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
1800434e30aSPaolo Bonzini     .instance_size = sizeof(A9MPPrivState),
181753bc6e9SAndreas Färber     .instance_init = a9mp_priv_initfn,
1820434e30aSPaolo Bonzini     .class_init    = a9mp_priv_class_init,
1830434e30aSPaolo Bonzini };
1840434e30aSPaolo Bonzini 
1850434e30aSPaolo Bonzini static void a9mp_register_types(void)
1860434e30aSPaolo Bonzini {
1870434e30aSPaolo Bonzini     type_register_static(&a9mp_priv_info);
1880434e30aSPaolo Bonzini }
1890434e30aSPaolo Bonzini 
1900434e30aSPaolo Bonzini type_init(a9mp_register_types)
191