1 /* 2 * QEMU Machine 3 * 4 * Copyright (C) 2014 Red Hat Inc 5 * 6 * Authors: 7 * Marcel Apfelbaum <marcel.a@redhat.com> 8 * 9 * This work is licensed under the terms of the GNU GPL, version 2 or later. 10 * See the COPYING file in the top-level directory. 11 */ 12 13 #include "qemu/osdep.h" 14 #include "qemu/accel.h" 15 #include "sysemu/replay.h" 16 #include "hw/boards.h" 17 #include "hw/loader.h" 18 #include "qapi/error.h" 19 #include "qapi/qapi-visit-machine.h" 20 #include "qemu/madvise.h" 21 #include "qom/object_interfaces.h" 22 #include "sysemu/cpus.h" 23 #include "sysemu/sysemu.h" 24 #include "sysemu/reset.h" 25 #include "sysemu/runstate.h" 26 #include "sysemu/xen.h" 27 #include "sysemu/qtest.h" 28 #include "hw/pci/pci_bridge.h" 29 #include "hw/mem/nvdimm.h" 30 #include "migration/global_state.h" 31 #include "exec/confidential-guest-support.h" 32 #include "hw/virtio/virtio-pci.h" 33 #include "hw/virtio/virtio-net.h" 34 #include "hw/virtio/virtio-iommu.h" 35 #include "audio/audio.h" 36 37 GlobalProperty hw_compat_9_1[] = {}; 38 const size_t hw_compat_9_1_len = G_N_ELEMENTS(hw_compat_9_1); 39 40 GlobalProperty hw_compat_9_0[] = { 41 {"arm-cpu", "backcompat-cntfrq", "true" }, 42 { "scsi-hd", "migrate-emulated-scsi-request", "false" }, 43 { "scsi-cd", "migrate-emulated-scsi-request", "false" }, 44 {"vfio-pci", "skip-vsc-check", "false" }, 45 { "virtio-pci", "x-pcie-pm-no-soft-reset", "off" }, 46 {"sd-card", "spec_version", "2" }, 47 }; 48 const size_t hw_compat_9_0_len = G_N_ELEMENTS(hw_compat_9_0); 49 50 GlobalProperty hw_compat_8_2[] = { 51 { "migration", "zero-page-detection", "legacy"}, 52 { TYPE_VIRTIO_IOMMU_PCI, "granule", "4k" }, 53 { TYPE_VIRTIO_IOMMU_PCI, "aw-bits", "64" }, 54 { "virtio-gpu-device", "x-scanout-vmstate-version", "1" }, 55 }; 56 const size_t hw_compat_8_2_len = G_N_ELEMENTS(hw_compat_8_2); 57 58 GlobalProperty hw_compat_8_1[] = { 59 { TYPE_PCI_BRIDGE, "x-pci-express-writeable-slt-bug", "true" }, 60 { "ramfb", "x-migrate", "off" }, 61 { "vfio-pci-nohotplug", "x-ramfb-migrate", "off" }, 62 { "igb", "x-pcie-flr-init", "off" }, 63 { TYPE_VIRTIO_NET, "host_uso", "off"}, 64 { TYPE_VIRTIO_NET, "guest_uso4", "off"}, 65 { TYPE_VIRTIO_NET, "guest_uso6", "off"}, 66 }; 67 const size_t hw_compat_8_1_len = G_N_ELEMENTS(hw_compat_8_1); 68 69 GlobalProperty hw_compat_8_0[] = { 70 { "migration", "multifd-flush-after-each-section", "on"}, 71 { TYPE_PCI_DEVICE, "x-pcie-ari-nextfn-1", "on" }, 72 }; 73 const size_t hw_compat_8_0_len = G_N_ELEMENTS(hw_compat_8_0); 74 75 GlobalProperty hw_compat_7_2[] = { 76 { "e1000e", "migrate-timadj", "off" }, 77 { "virtio-mem", "x-early-migration", "false" }, 78 { "migration", "x-preempt-pre-7-2", "true" }, 79 { TYPE_PCI_DEVICE, "x-pcie-err-unc-mask", "off" }, 80 }; 81 const size_t hw_compat_7_2_len = G_N_ELEMENTS(hw_compat_7_2); 82 83 GlobalProperty hw_compat_7_1[] = { 84 { "virtio-device", "queue_reset", "false" }, 85 { "virtio-rng-pci", "vectors", "0" }, 86 { "virtio-rng-pci-transitional", "vectors", "0" }, 87 { "virtio-rng-pci-non-transitional", "vectors", "0" }, 88 }; 89 const size_t hw_compat_7_1_len = G_N_ELEMENTS(hw_compat_7_1); 90 91 GlobalProperty hw_compat_7_0[] = { 92 { "arm-gicv3-common", "force-8-bit-prio", "on" }, 93 { "nvme-ns", "eui64-default", "on"}, 94 }; 95 const size_t hw_compat_7_0_len = G_N_ELEMENTS(hw_compat_7_0); 96 97 GlobalProperty hw_compat_6_2[] = { 98 { "PIIX4_PM", "x-not-migrate-acpi-index", "on"}, 99 }; 100 const size_t hw_compat_6_2_len = G_N_ELEMENTS(hw_compat_6_2); 101 102 GlobalProperty hw_compat_6_1[] = { 103 { "vhost-user-vsock-device", "seqpacket", "off" }, 104 { "nvme-ns", "shared", "off" }, 105 }; 106 const size_t hw_compat_6_1_len = G_N_ELEMENTS(hw_compat_6_1); 107 108 GlobalProperty hw_compat_6_0[] = { 109 { "gpex-pcihost", "allow-unmapped-accesses", "false" }, 110 { "i8042", "extended-state", "false"}, 111 { "nvme-ns", "eui64-default", "off"}, 112 { "e1000", "init-vet", "off" }, 113 { "e1000e", "init-vet", "off" }, 114 { "vhost-vsock-device", "seqpacket", "off" }, 115 }; 116 const size_t hw_compat_6_0_len = G_N_ELEMENTS(hw_compat_6_0); 117 118 GlobalProperty hw_compat_5_2[] = { 119 { "ICH9-LPC", "smm-compat", "on"}, 120 { "PIIX4_PM", "smm-compat", "on"}, 121 { "virtio-blk-device", "report-discard-granularity", "off" }, 122 { "virtio-net-pci-base", "vectors", "3"}, 123 { "nvme", "msix-exclusive-bar", "on"}, 124 }; 125 const size_t hw_compat_5_2_len = G_N_ELEMENTS(hw_compat_5_2); 126 127 GlobalProperty hw_compat_5_1[] = { 128 { "vhost-scsi", "num_queues", "1"}, 129 { "vhost-user-blk", "num-queues", "1"}, 130 { "vhost-user-scsi", "num_queues", "1"}, 131 { "virtio-blk-device", "num-queues", "1"}, 132 { "virtio-scsi-device", "num_queues", "1"}, 133 { "nvme", "use-intel-id", "on"}, 134 { "pvpanic", "events", "1"}, /* PVPANIC_PANICKED */ 135 { "pl011", "migrate-clk", "off" }, 136 { "virtio-pci", "x-ats-page-aligned", "off"}, 137 }; 138 const size_t hw_compat_5_1_len = G_N_ELEMENTS(hw_compat_5_1); 139 140 GlobalProperty hw_compat_5_0[] = { 141 { "pci-host-bridge", "x-config-reg-migration-enabled", "off" }, 142 { "virtio-balloon-device", "page-poison", "false" }, 143 { "vmport", "x-read-set-eax", "off" }, 144 { "vmport", "x-signal-unsupported-cmd", "off" }, 145 { "vmport", "x-report-vmx-type", "off" }, 146 { "vmport", "x-cmds-v2", "off" }, 147 { "virtio-device", "x-disable-legacy-check", "true" }, 148 }; 149 const size_t hw_compat_5_0_len = G_N_ELEMENTS(hw_compat_5_0); 150 151 GlobalProperty hw_compat_4_2[] = { 152 { "virtio-blk-device", "queue-size", "128"}, 153 { "virtio-scsi-device", "virtqueue_size", "128"}, 154 { "virtio-blk-device", "x-enable-wce-if-config-wce", "off" }, 155 { "virtio-blk-device", "seg-max-adjust", "off"}, 156 { "virtio-scsi-device", "seg_max_adjust", "off"}, 157 { "vhost-blk-device", "seg_max_adjust", "off"}, 158 { "usb-host", "suppress-remote-wake", "off" }, 159 { "usb-redir", "suppress-remote-wake", "off" }, 160 { "qxl", "revision", "4" }, 161 { "qxl-vga", "revision", "4" }, 162 { "fw_cfg", "acpi-mr-restore", "false" }, 163 { "virtio-device", "use-disabled-flag", "false" }, 164 }; 165 const size_t hw_compat_4_2_len = G_N_ELEMENTS(hw_compat_4_2); 166 167 GlobalProperty hw_compat_4_1[] = { 168 { "virtio-pci", "x-pcie-flr-init", "off" }, 169 }; 170 const size_t hw_compat_4_1_len = G_N_ELEMENTS(hw_compat_4_1); 171 172 GlobalProperty hw_compat_4_0[] = { 173 { "VGA", "edid", "false" }, 174 { "secondary-vga", "edid", "false" }, 175 { "bochs-display", "edid", "false" }, 176 { "virtio-vga", "edid", "false" }, 177 { "virtio-gpu-device", "edid", "false" }, 178 { "virtio-device", "use-started", "false" }, 179 { "virtio-balloon-device", "qemu-4-0-config-size", "true" }, 180 { "pl031", "migrate-tick-offset", "false" }, 181 }; 182 const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0); 183 184 GlobalProperty hw_compat_3_1[] = { 185 { "pcie-root-port", "x-speed", "2_5" }, 186 { "pcie-root-port", "x-width", "1" }, 187 { "memory-backend-file", "x-use-canonical-path-for-ramblock-id", "true" }, 188 { "memory-backend-memfd", "x-use-canonical-path-for-ramblock-id", "true" }, 189 { "tpm-crb", "ppi", "false" }, 190 { "tpm-tis", "ppi", "false" }, 191 { "usb-kbd", "serial", "42" }, 192 { "usb-mouse", "serial", "42" }, 193 { "usb-tablet", "serial", "42" }, 194 { "virtio-blk-device", "discard", "false" }, 195 { "virtio-blk-device", "write-zeroes", "false" }, 196 { "virtio-balloon-device", "qemu-4-0-config-size", "false" }, 197 { "pcie-root-port-base", "disable-acs", "true" }, /* Added in 4.1 */ 198 }; 199 const size_t hw_compat_3_1_len = G_N_ELEMENTS(hw_compat_3_1); 200 201 GlobalProperty hw_compat_3_0[] = {}; 202 const size_t hw_compat_3_0_len = G_N_ELEMENTS(hw_compat_3_0); 203 204 GlobalProperty hw_compat_2_12[] = { 205 { "hda-audio", "use-timer", "false" }, 206 { "cirrus-vga", "global-vmstate", "true" }, 207 { "VGA", "global-vmstate", "true" }, 208 { "vmware-svga", "global-vmstate", "true" }, 209 { "qxl-vga", "global-vmstate", "true" }, 210 }; 211 const size_t hw_compat_2_12_len = G_N_ELEMENTS(hw_compat_2_12); 212 213 GlobalProperty hw_compat_2_11[] = { 214 { "hpet", "hpet-offset-saved", "false" }, 215 { "virtio-blk-pci", "vectors", "2" }, 216 { "vhost-user-blk-pci", "vectors", "2" }, 217 { "e1000", "migrate_tso_props", "off" }, 218 }; 219 const size_t hw_compat_2_11_len = G_N_ELEMENTS(hw_compat_2_11); 220 221 GlobalProperty hw_compat_2_10[] = { 222 { "virtio-mouse-device", "wheel-axis", "false" }, 223 { "virtio-tablet-device", "wheel-axis", "false" }, 224 }; 225 const size_t hw_compat_2_10_len = G_N_ELEMENTS(hw_compat_2_10); 226 227 GlobalProperty hw_compat_2_9[] = { 228 { "pci-bridge", "shpc", "off" }, 229 { "intel-iommu", "pt", "off" }, 230 { "virtio-net-device", "x-mtu-bypass-backend", "off" }, 231 { "pcie-root-port", "x-migrate-msix", "false" }, 232 }; 233 const size_t hw_compat_2_9_len = G_N_ELEMENTS(hw_compat_2_9); 234 235 GlobalProperty hw_compat_2_8[] = { 236 { "fw_cfg_mem", "x-file-slots", "0x10" }, 237 { "fw_cfg_io", "x-file-slots", "0x10" }, 238 { "pflash_cfi01", "old-multiple-chip-handling", "on" }, 239 { "pci-bridge", "shpc", "on" }, 240 { TYPE_PCI_DEVICE, "x-pcie-extcap-init", "off" }, 241 { "virtio-pci", "x-pcie-deverr-init", "off" }, 242 { "virtio-pci", "x-pcie-lnkctl-init", "off" }, 243 { "virtio-pci", "x-pcie-pm-init", "off" }, 244 { "cirrus-vga", "vgamem_mb", "8" }, 245 { "isa-cirrus-vga", "vgamem_mb", "8" }, 246 }; 247 const size_t hw_compat_2_8_len = G_N_ELEMENTS(hw_compat_2_8); 248 249 GlobalProperty hw_compat_2_7[] = { 250 { "virtio-pci", "page-per-vq", "on" }, 251 { "virtio-serial-device", "emergency-write", "off" }, 252 { "ioapic", "version", "0x11" }, 253 { "intel-iommu", "x-buggy-eim", "true" }, 254 { "virtio-pci", "x-ignore-backend-features", "on" }, 255 }; 256 const size_t hw_compat_2_7_len = G_N_ELEMENTS(hw_compat_2_7); 257 258 GlobalProperty hw_compat_2_6[] = { 259 { "virtio-mmio", "format_transport_address", "off" }, 260 /* Optional because not all virtio-pci devices support legacy mode */ 261 { "virtio-pci", "disable-modern", "on", .optional = true }, 262 { "virtio-pci", "disable-legacy", "off", .optional = true }, 263 }; 264 const size_t hw_compat_2_6_len = G_N_ELEMENTS(hw_compat_2_6); 265 266 GlobalProperty hw_compat_2_5[] = { 267 { "isa-fdc", "fallback", "144" }, 268 { "pvscsi", "x-old-pci-configuration", "on" }, 269 { "pvscsi", "x-disable-pcie", "on" }, 270 { "vmxnet3", "x-old-msi-offsets", "on" }, 271 { "vmxnet3", "x-disable-pcie", "on" }, 272 }; 273 const size_t hw_compat_2_5_len = G_N_ELEMENTS(hw_compat_2_5); 274 275 GlobalProperty hw_compat_2_4[] = { 276 { "e1000", "extra_mac_registers", "off" }, 277 { "virtio-pci", "x-disable-pcie", "on" }, 278 { "virtio-pci", "migrate-extra", "off" }, 279 { "fw_cfg_mem", "dma_enabled", "off" }, 280 { "fw_cfg_io", "dma_enabled", "off" } 281 }; 282 const size_t hw_compat_2_4_len = G_N_ELEMENTS(hw_compat_2_4); 283 284 GlobalProperty hw_compat_2_3[] = { 285 { "virtio-blk-pci", "any_layout", "off" }, 286 { "virtio-balloon-pci", "any_layout", "off" }, 287 { "virtio-serial-pci", "any_layout", "off" }, 288 { "virtio-9p-pci", "any_layout", "off" }, 289 { "virtio-rng-pci", "any_layout", "off" }, 290 { TYPE_PCI_DEVICE, "x-pcie-lnksta-dllla", "off" }, 291 { "migration", "send-configuration", "off" }, 292 { "migration", "send-section-footer", "off" }, 293 { "migration", "store-global-state", "off" }, 294 }; 295 const size_t hw_compat_2_3_len = G_N_ELEMENTS(hw_compat_2_3); 296 297 GlobalProperty hw_compat_2_2[] = {}; 298 const size_t hw_compat_2_2_len = G_N_ELEMENTS(hw_compat_2_2); 299 300 MachineState *current_machine; 301 302 static char *machine_get_kernel(Object *obj, Error **errp) 303 { 304 MachineState *ms = MACHINE(obj); 305 306 return g_strdup(ms->kernel_filename); 307 } 308 309 static void machine_set_kernel(Object *obj, const char *value, Error **errp) 310 { 311 MachineState *ms = MACHINE(obj); 312 313 g_free(ms->kernel_filename); 314 ms->kernel_filename = g_strdup(value); 315 } 316 317 static char *machine_get_initrd(Object *obj, Error **errp) 318 { 319 MachineState *ms = MACHINE(obj); 320 321 return g_strdup(ms->initrd_filename); 322 } 323 324 static void machine_set_initrd(Object *obj, const char *value, Error **errp) 325 { 326 MachineState *ms = MACHINE(obj); 327 328 g_free(ms->initrd_filename); 329 ms->initrd_filename = g_strdup(value); 330 } 331 332 static char *machine_get_append(Object *obj, Error **errp) 333 { 334 MachineState *ms = MACHINE(obj); 335 336 return g_strdup(ms->kernel_cmdline); 337 } 338 339 static void machine_set_append(Object *obj, const char *value, Error **errp) 340 { 341 MachineState *ms = MACHINE(obj); 342 343 g_free(ms->kernel_cmdline); 344 ms->kernel_cmdline = g_strdup(value); 345 } 346 347 static char *machine_get_dtb(Object *obj, Error **errp) 348 { 349 MachineState *ms = MACHINE(obj); 350 351 return g_strdup(ms->dtb); 352 } 353 354 static void machine_set_dtb(Object *obj, const char *value, Error **errp) 355 { 356 MachineState *ms = MACHINE(obj); 357 358 g_free(ms->dtb); 359 ms->dtb = g_strdup(value); 360 } 361 362 static char *machine_get_dumpdtb(Object *obj, Error **errp) 363 { 364 MachineState *ms = MACHINE(obj); 365 366 return g_strdup(ms->dumpdtb); 367 } 368 369 static void machine_set_dumpdtb(Object *obj, const char *value, Error **errp) 370 { 371 MachineState *ms = MACHINE(obj); 372 373 g_free(ms->dumpdtb); 374 ms->dumpdtb = g_strdup(value); 375 } 376 377 static void machine_get_phandle_start(Object *obj, Visitor *v, 378 const char *name, void *opaque, 379 Error **errp) 380 { 381 MachineState *ms = MACHINE(obj); 382 int64_t value = ms->phandle_start; 383 384 visit_type_int(v, name, &value, errp); 385 } 386 387 static void machine_set_phandle_start(Object *obj, Visitor *v, 388 const char *name, void *opaque, 389 Error **errp) 390 { 391 MachineState *ms = MACHINE(obj); 392 int64_t value; 393 394 if (!visit_type_int(v, name, &value, errp)) { 395 return; 396 } 397 398 ms->phandle_start = value; 399 } 400 401 static char *machine_get_dt_compatible(Object *obj, Error **errp) 402 { 403 MachineState *ms = MACHINE(obj); 404 405 return g_strdup(ms->dt_compatible); 406 } 407 408 static void machine_set_dt_compatible(Object *obj, const char *value, Error **errp) 409 { 410 MachineState *ms = MACHINE(obj); 411 412 g_free(ms->dt_compatible); 413 ms->dt_compatible = g_strdup(value); 414 } 415 416 static bool machine_get_dump_guest_core(Object *obj, Error **errp) 417 { 418 MachineState *ms = MACHINE(obj); 419 420 return ms->dump_guest_core; 421 } 422 423 static void machine_set_dump_guest_core(Object *obj, bool value, Error **errp) 424 { 425 MachineState *ms = MACHINE(obj); 426 427 if (!value && QEMU_MADV_DONTDUMP == QEMU_MADV_INVALID) { 428 error_setg(errp, "Dumping guest memory cannot be disabled on this host"); 429 return; 430 } 431 ms->dump_guest_core = value; 432 } 433 434 static bool machine_get_mem_merge(Object *obj, Error **errp) 435 { 436 MachineState *ms = MACHINE(obj); 437 438 return ms->mem_merge; 439 } 440 441 static void machine_set_mem_merge(Object *obj, bool value, Error **errp) 442 { 443 MachineState *ms = MACHINE(obj); 444 445 if (value && QEMU_MADV_MERGEABLE == QEMU_MADV_INVALID) { 446 error_setg(errp, "Memory merging is not supported on this host"); 447 return; 448 } 449 ms->mem_merge = value; 450 } 451 452 static bool machine_get_usb(Object *obj, Error **errp) 453 { 454 MachineState *ms = MACHINE(obj); 455 456 return ms->usb; 457 } 458 459 static void machine_set_usb(Object *obj, bool value, Error **errp) 460 { 461 MachineState *ms = MACHINE(obj); 462 463 ms->usb = value; 464 ms->usb_disabled = !value; 465 } 466 467 static bool machine_get_graphics(Object *obj, Error **errp) 468 { 469 MachineState *ms = MACHINE(obj); 470 471 return ms->enable_graphics; 472 } 473 474 static void machine_set_graphics(Object *obj, bool value, Error **errp) 475 { 476 MachineState *ms = MACHINE(obj); 477 478 ms->enable_graphics = value; 479 } 480 481 static char *machine_get_firmware(Object *obj, Error **errp) 482 { 483 MachineState *ms = MACHINE(obj); 484 485 return g_strdup(ms->firmware); 486 } 487 488 static void machine_set_firmware(Object *obj, const char *value, Error **errp) 489 { 490 MachineState *ms = MACHINE(obj); 491 492 g_free(ms->firmware); 493 ms->firmware = g_strdup(value); 494 } 495 496 static void machine_set_suppress_vmdesc(Object *obj, bool value, Error **errp) 497 { 498 MachineState *ms = MACHINE(obj); 499 500 ms->suppress_vmdesc = value; 501 } 502 503 static bool machine_get_suppress_vmdesc(Object *obj, Error **errp) 504 { 505 MachineState *ms = MACHINE(obj); 506 507 return ms->suppress_vmdesc; 508 } 509 510 static char *machine_get_memory_encryption(Object *obj, Error **errp) 511 { 512 MachineState *ms = MACHINE(obj); 513 514 if (ms->cgs) { 515 return g_strdup(object_get_canonical_path_component(OBJECT(ms->cgs))); 516 } 517 518 return NULL; 519 } 520 521 static void machine_set_memory_encryption(Object *obj, const char *value, 522 Error **errp) 523 { 524 Object *cgs = 525 object_resolve_path_component(object_get_objects_root(), value); 526 527 if (!cgs) { 528 error_setg(errp, "No such memory encryption object '%s'", value); 529 return; 530 } 531 532 object_property_set_link(obj, "confidential-guest-support", cgs, errp); 533 } 534 535 static void machine_check_confidential_guest_support(const Object *obj, 536 const char *name, 537 Object *new_target, 538 Error **errp) 539 { 540 /* 541 * So far the only constraint is that the target has the 542 * TYPE_CONFIDENTIAL_GUEST_SUPPORT interface, and that's checked 543 * by the QOM core 544 */ 545 } 546 547 static bool machine_get_nvdimm(Object *obj, Error **errp) 548 { 549 MachineState *ms = MACHINE(obj); 550 551 return ms->nvdimms_state->is_enabled; 552 } 553 554 static void machine_set_nvdimm(Object *obj, bool value, Error **errp) 555 { 556 MachineState *ms = MACHINE(obj); 557 558 ms->nvdimms_state->is_enabled = value; 559 } 560 561 static bool machine_get_hmat(Object *obj, Error **errp) 562 { 563 MachineState *ms = MACHINE(obj); 564 565 return ms->numa_state->hmat_enabled; 566 } 567 568 static void machine_set_hmat(Object *obj, bool value, Error **errp) 569 { 570 MachineState *ms = MACHINE(obj); 571 572 ms->numa_state->hmat_enabled = value; 573 } 574 575 static void machine_get_mem(Object *obj, Visitor *v, const char *name, 576 void *opaque, Error **errp) 577 { 578 MachineState *ms = MACHINE(obj); 579 MemorySizeConfiguration mem = { 580 .has_size = true, 581 .size = ms->ram_size, 582 .has_max_size = !!ms->ram_slots, 583 .max_size = ms->maxram_size, 584 .has_slots = !!ms->ram_slots, 585 .slots = ms->ram_slots, 586 }; 587 MemorySizeConfiguration *p_mem = &mem; 588 589 visit_type_MemorySizeConfiguration(v, name, &p_mem, &error_abort); 590 } 591 592 static void machine_set_mem(Object *obj, Visitor *v, const char *name, 593 void *opaque, Error **errp) 594 { 595 ERRP_GUARD(); 596 MachineState *ms = MACHINE(obj); 597 MachineClass *mc = MACHINE_GET_CLASS(obj); 598 MemorySizeConfiguration *mem; 599 600 if (!visit_type_MemorySizeConfiguration(v, name, &mem, errp)) { 601 return; 602 } 603 604 if (!mem->has_size) { 605 mem->has_size = true; 606 mem->size = mc->default_ram_size; 607 } 608 mem->size = QEMU_ALIGN_UP(mem->size, 8192); 609 if (mc->fixup_ram_size) { 610 mem->size = mc->fixup_ram_size(mem->size); 611 } 612 if ((ram_addr_t)mem->size != mem->size) { 613 error_setg(errp, "ram size too large"); 614 goto out_free; 615 } 616 617 if (mem->has_max_size) { 618 if (mem->max_size < mem->size) { 619 error_setg(errp, "invalid value of maxmem: " 620 "maximum memory size (0x%" PRIx64 ") must be at least " 621 "the initial memory size (0x%" PRIx64 ")", 622 mem->max_size, mem->size); 623 goto out_free; 624 } 625 if (mem->has_slots && mem->slots && mem->max_size == mem->size) { 626 error_setg(errp, "invalid value of maxmem: " 627 "memory slots were specified but maximum memory size " 628 "(0x%" PRIx64 ") is equal to the initial memory size " 629 "(0x%" PRIx64 ")", mem->max_size, mem->size); 630 goto out_free; 631 } 632 ms->maxram_size = mem->max_size; 633 } else { 634 if (mem->has_slots) { 635 error_setg(errp, "slots specified but no max-size"); 636 goto out_free; 637 } 638 ms->maxram_size = mem->size; 639 } 640 ms->ram_size = mem->size; 641 ms->ram_slots = mem->has_slots ? mem->slots : 0; 642 out_free: 643 qapi_free_MemorySizeConfiguration(mem); 644 } 645 646 static char *machine_get_nvdimm_persistence(Object *obj, Error **errp) 647 { 648 MachineState *ms = MACHINE(obj); 649 650 return g_strdup(ms->nvdimms_state->persistence_string); 651 } 652 653 static void machine_set_nvdimm_persistence(Object *obj, const char *value, 654 Error **errp) 655 { 656 MachineState *ms = MACHINE(obj); 657 NVDIMMState *nvdimms_state = ms->nvdimms_state; 658 659 if (strcmp(value, "cpu") == 0) { 660 nvdimms_state->persistence = 3; 661 } else if (strcmp(value, "mem-ctrl") == 0) { 662 nvdimms_state->persistence = 2; 663 } else { 664 error_setg(errp, "-machine nvdimm-persistence=%s: unsupported option", 665 value); 666 return; 667 } 668 669 g_free(nvdimms_state->persistence_string); 670 nvdimms_state->persistence_string = g_strdup(value); 671 } 672 673 void machine_class_allow_dynamic_sysbus_dev(MachineClass *mc, const char *type) 674 { 675 QAPI_LIST_PREPEND(mc->allowed_dynamic_sysbus_devices, g_strdup(type)); 676 } 677 678 bool device_is_dynamic_sysbus(MachineClass *mc, DeviceState *dev) 679 { 680 Object *obj = OBJECT(dev); 681 682 if (!object_dynamic_cast(obj, TYPE_SYS_BUS_DEVICE)) { 683 return false; 684 } 685 686 return device_type_is_dynamic_sysbus(mc, object_get_typename(obj)); 687 } 688 689 bool device_type_is_dynamic_sysbus(MachineClass *mc, const char *type) 690 { 691 bool allowed = false; 692 strList *wl; 693 ObjectClass *klass = object_class_by_name(type); 694 695 for (wl = mc->allowed_dynamic_sysbus_devices; 696 !allowed && wl; 697 wl = wl->next) { 698 allowed |= !!object_class_dynamic_cast(klass, wl->value); 699 } 700 701 return allowed; 702 } 703 704 static char *machine_get_audiodev(Object *obj, Error **errp) 705 { 706 MachineState *ms = MACHINE(obj); 707 708 return g_strdup(ms->audiodev); 709 } 710 711 static void machine_set_audiodev(Object *obj, const char *value, 712 Error **errp) 713 { 714 MachineState *ms = MACHINE(obj); 715 716 if (!audio_state_by_name(value, errp)) { 717 return; 718 } 719 720 g_free(ms->audiodev); 721 ms->audiodev = g_strdup(value); 722 } 723 724 HotpluggableCPUList *machine_query_hotpluggable_cpus(MachineState *machine) 725 { 726 int i; 727 HotpluggableCPUList *head = NULL; 728 MachineClass *mc = MACHINE_GET_CLASS(machine); 729 730 /* force board to initialize possible_cpus if it hasn't been done yet */ 731 mc->possible_cpu_arch_ids(machine); 732 733 for (i = 0; i < machine->possible_cpus->len; i++) { 734 CPUState *cpu; 735 HotpluggableCPU *cpu_item = g_new0(typeof(*cpu_item), 1); 736 737 cpu_item->type = g_strdup(machine->possible_cpus->cpus[i].type); 738 cpu_item->vcpus_count = machine->possible_cpus->cpus[i].vcpus_count; 739 cpu_item->props = g_memdup(&machine->possible_cpus->cpus[i].props, 740 sizeof(*cpu_item->props)); 741 742 cpu = machine->possible_cpus->cpus[i].cpu; 743 if (cpu) { 744 cpu_item->qom_path = object_get_canonical_path(OBJECT(cpu)); 745 } 746 QAPI_LIST_PREPEND(head, cpu_item); 747 } 748 return head; 749 } 750 751 /** 752 * machine_set_cpu_numa_node: 753 * @machine: machine object to modify 754 * @props: specifies which cpu objects to assign to 755 * numa node specified by @props.node_id 756 * @errp: if an error occurs, a pointer to an area to store the error 757 * 758 * Associate NUMA node specified by @props.node_id with cpu slots that 759 * match socket/core/thread-ids specified by @props. It's recommended to use 760 * query-hotpluggable-cpus.props values to specify affected cpu slots, 761 * which would lead to exact 1:1 mapping of cpu slots to NUMA node. 762 * 763 * However for CLI convenience it's possible to pass in subset of properties, 764 * which would affect all cpu slots that match it. 765 * Ex for pc machine: 766 * -smp 4,cores=2,sockets=2 -numa node,nodeid=0 -numa node,nodeid=1 \ 767 * -numa cpu,node-id=0,socket_id=0 \ 768 * -numa cpu,node-id=1,socket_id=1 769 * will assign all child cores of socket 0 to node 0 and 770 * of socket 1 to node 1. 771 * 772 * On attempt of reassigning (already assigned) cpu slot to another NUMA node, 773 * return error. 774 * Empty subset is disallowed and function will return with error in this case. 775 */ 776 void machine_set_cpu_numa_node(MachineState *machine, 777 const CpuInstanceProperties *props, Error **errp) 778 { 779 MachineClass *mc = MACHINE_GET_CLASS(machine); 780 NodeInfo *numa_info = machine->numa_state->nodes; 781 bool match = false; 782 int i; 783 784 if (!mc->possible_cpu_arch_ids) { 785 error_setg(errp, "mapping of CPUs to NUMA node is not supported"); 786 return; 787 } 788 789 /* disabling node mapping is not supported, forbid it */ 790 assert(props->has_node_id); 791 792 /* force board to initialize possible_cpus if it hasn't been done yet */ 793 mc->possible_cpu_arch_ids(machine); 794 795 for (i = 0; i < machine->possible_cpus->len; i++) { 796 CPUArchId *slot = &machine->possible_cpus->cpus[i]; 797 798 /* reject unsupported by board properties */ 799 if (props->has_thread_id && !slot->props.has_thread_id) { 800 error_setg(errp, "thread-id is not supported"); 801 return; 802 } 803 804 if (props->has_core_id && !slot->props.has_core_id) { 805 error_setg(errp, "core-id is not supported"); 806 return; 807 } 808 809 if (props->has_module_id && !slot->props.has_module_id) { 810 error_setg(errp, "module-id is not supported"); 811 return; 812 } 813 814 if (props->has_cluster_id && !slot->props.has_cluster_id) { 815 error_setg(errp, "cluster-id is not supported"); 816 return; 817 } 818 819 if (props->has_socket_id && !slot->props.has_socket_id) { 820 error_setg(errp, "socket-id is not supported"); 821 return; 822 } 823 824 if (props->has_die_id && !slot->props.has_die_id) { 825 error_setg(errp, "die-id is not supported"); 826 return; 827 } 828 829 /* skip slots with explicit mismatch */ 830 if (props->has_thread_id && props->thread_id != slot->props.thread_id) { 831 continue; 832 } 833 834 if (props->has_core_id && props->core_id != slot->props.core_id) { 835 continue; 836 } 837 838 if (props->has_module_id && 839 props->module_id != slot->props.module_id) { 840 continue; 841 } 842 843 if (props->has_cluster_id && 844 props->cluster_id != slot->props.cluster_id) { 845 continue; 846 } 847 848 if (props->has_die_id && props->die_id != slot->props.die_id) { 849 continue; 850 } 851 852 if (props->has_socket_id && props->socket_id != slot->props.socket_id) { 853 continue; 854 } 855 856 /* reject assignment if slot is already assigned, for compatibility 857 * of legacy cpu_index mapping with SPAPR core based mapping do not 858 * error out if cpu thread and matched core have the same node-id */ 859 if (slot->props.has_node_id && 860 slot->props.node_id != props->node_id) { 861 error_setg(errp, "CPU is already assigned to node-id: %" PRId64, 862 slot->props.node_id); 863 return; 864 } 865 866 /* assign slot to node as it's matched '-numa cpu' key */ 867 match = true; 868 slot->props.node_id = props->node_id; 869 slot->props.has_node_id = props->has_node_id; 870 871 if (machine->numa_state->hmat_enabled) { 872 if ((numa_info[props->node_id].initiator < MAX_NODES) && 873 (props->node_id != numa_info[props->node_id].initiator)) { 874 error_setg(errp, "The initiator of CPU NUMA node %" PRId64 875 " should be itself (got %" PRIu16 ")", 876 props->node_id, numa_info[props->node_id].initiator); 877 return; 878 } 879 numa_info[props->node_id].has_cpu = true; 880 numa_info[props->node_id].initiator = props->node_id; 881 } 882 } 883 884 if (!match) { 885 error_setg(errp, "no match found"); 886 } 887 } 888 889 static void machine_get_smp(Object *obj, Visitor *v, const char *name, 890 void *opaque, Error **errp) 891 { 892 MachineState *ms = MACHINE(obj); 893 SMPConfiguration *config = &(SMPConfiguration){ 894 .has_cpus = true, .cpus = ms->smp.cpus, 895 .has_drawers = true, .drawers = ms->smp.drawers, 896 .has_books = true, .books = ms->smp.books, 897 .has_sockets = true, .sockets = ms->smp.sockets, 898 .has_dies = true, .dies = ms->smp.dies, 899 .has_clusters = true, .clusters = ms->smp.clusters, 900 .has_modules = true, .modules = ms->smp.modules, 901 .has_cores = true, .cores = ms->smp.cores, 902 .has_threads = true, .threads = ms->smp.threads, 903 .has_maxcpus = true, .maxcpus = ms->smp.max_cpus, 904 }; 905 906 if (!visit_type_SMPConfiguration(v, name, &config, &error_abort)) { 907 return; 908 } 909 } 910 911 static void machine_set_smp(Object *obj, Visitor *v, const char *name, 912 void *opaque, Error **errp) 913 { 914 MachineState *ms = MACHINE(obj); 915 g_autoptr(SMPConfiguration) config = NULL; 916 917 if (!visit_type_SMPConfiguration(v, name, &config, errp)) { 918 return; 919 } 920 921 machine_parse_smp_config(ms, config, errp); 922 } 923 924 static void machine_get_boot(Object *obj, Visitor *v, const char *name, 925 void *opaque, Error **errp) 926 { 927 MachineState *ms = MACHINE(obj); 928 BootConfiguration *config = &ms->boot_config; 929 visit_type_BootConfiguration(v, name, &config, &error_abort); 930 } 931 932 static void machine_free_boot_config(MachineState *ms) 933 { 934 g_free(ms->boot_config.order); 935 g_free(ms->boot_config.once); 936 g_free(ms->boot_config.splash); 937 } 938 939 static void machine_copy_boot_config(MachineState *ms, BootConfiguration *config) 940 { 941 MachineClass *machine_class = MACHINE_GET_CLASS(ms); 942 943 machine_free_boot_config(ms); 944 ms->boot_config = *config; 945 if (!config->order) { 946 ms->boot_config.order = g_strdup(machine_class->default_boot_order); 947 } 948 } 949 950 static void machine_set_boot(Object *obj, Visitor *v, const char *name, 951 void *opaque, Error **errp) 952 { 953 ERRP_GUARD(); 954 MachineState *ms = MACHINE(obj); 955 BootConfiguration *config = NULL; 956 957 if (!visit_type_BootConfiguration(v, name, &config, errp)) { 958 return; 959 } 960 if (config->order) { 961 validate_bootdevices(config->order, errp); 962 if (*errp) { 963 goto out_free; 964 } 965 } 966 if (config->once) { 967 validate_bootdevices(config->once, errp); 968 if (*errp) { 969 goto out_free; 970 } 971 } 972 973 machine_copy_boot_config(ms, config); 974 /* Strings live in ms->boot_config. */ 975 free(config); 976 return; 977 978 out_free: 979 qapi_free_BootConfiguration(config); 980 } 981 982 void machine_add_audiodev_property(MachineClass *mc) 983 { 984 ObjectClass *oc = OBJECT_CLASS(mc); 985 986 object_class_property_add_str(oc, "audiodev", 987 machine_get_audiodev, 988 machine_set_audiodev); 989 object_class_property_set_description(oc, "audiodev", 990 "Audiodev to use for default machine devices"); 991 } 992 993 static void machine_class_init(ObjectClass *oc, void *data) 994 { 995 MachineClass *mc = MACHINE_CLASS(oc); 996 997 /* Default 128 MB as guest ram size */ 998 mc->default_ram_size = 128 * MiB; 999 mc->rom_file_has_mr = true; 1000 /* 1001 * SMBIOS 3.1.0 7.18.5 Memory Device — Extended Size 1002 * use max possible value that could be encoded into 1003 * 'Extended Size' field (2047Tb). 1004 */ 1005 mc->smbios_memory_device_size = 2047 * TiB; 1006 1007 /* numa node memory size aligned on 8MB by default. 1008 * On Linux, each node's border has to be 8MB aligned 1009 */ 1010 mc->numa_mem_align_shift = 23; 1011 1012 object_class_property_add_str(oc, "kernel", 1013 machine_get_kernel, machine_set_kernel); 1014 object_class_property_set_description(oc, "kernel", 1015 "Linux kernel image file"); 1016 1017 object_class_property_add_str(oc, "initrd", 1018 machine_get_initrd, machine_set_initrd); 1019 object_class_property_set_description(oc, "initrd", 1020 "Linux initial ramdisk file"); 1021 1022 object_class_property_add_str(oc, "append", 1023 machine_get_append, machine_set_append); 1024 object_class_property_set_description(oc, "append", 1025 "Linux kernel command line"); 1026 1027 object_class_property_add_str(oc, "dtb", 1028 machine_get_dtb, machine_set_dtb); 1029 object_class_property_set_description(oc, "dtb", 1030 "Linux kernel device tree file"); 1031 1032 object_class_property_add_str(oc, "dumpdtb", 1033 machine_get_dumpdtb, machine_set_dumpdtb); 1034 object_class_property_set_description(oc, "dumpdtb", 1035 "Dump current dtb to a file and quit"); 1036 1037 object_class_property_add(oc, "boot", "BootConfiguration", 1038 machine_get_boot, machine_set_boot, 1039 NULL, NULL); 1040 object_class_property_set_description(oc, "boot", 1041 "Boot configuration"); 1042 1043 object_class_property_add(oc, "smp", "SMPConfiguration", 1044 machine_get_smp, machine_set_smp, 1045 NULL, NULL); 1046 object_class_property_set_description(oc, "smp", 1047 "CPU topology"); 1048 1049 object_class_property_add(oc, "phandle-start", "int", 1050 machine_get_phandle_start, machine_set_phandle_start, 1051 NULL, NULL); 1052 object_class_property_set_description(oc, "phandle-start", 1053 "The first phandle ID we may generate dynamically"); 1054 1055 object_class_property_add_str(oc, "dt-compatible", 1056 machine_get_dt_compatible, machine_set_dt_compatible); 1057 object_class_property_set_description(oc, "dt-compatible", 1058 "Overrides the \"compatible\" property of the dt root node"); 1059 1060 object_class_property_add_bool(oc, "dump-guest-core", 1061 machine_get_dump_guest_core, machine_set_dump_guest_core); 1062 object_class_property_set_description(oc, "dump-guest-core", 1063 "Include guest memory in a core dump"); 1064 1065 object_class_property_add_bool(oc, "mem-merge", 1066 machine_get_mem_merge, machine_set_mem_merge); 1067 object_class_property_set_description(oc, "mem-merge", 1068 "Enable/disable memory merge support"); 1069 1070 object_class_property_add_bool(oc, "usb", 1071 machine_get_usb, machine_set_usb); 1072 object_class_property_set_description(oc, "usb", 1073 "Set on/off to enable/disable usb"); 1074 1075 object_class_property_add_bool(oc, "graphics", 1076 machine_get_graphics, machine_set_graphics); 1077 object_class_property_set_description(oc, "graphics", 1078 "Set on/off to enable/disable graphics emulation"); 1079 1080 object_class_property_add_str(oc, "firmware", 1081 machine_get_firmware, machine_set_firmware); 1082 object_class_property_set_description(oc, "firmware", 1083 "Firmware image"); 1084 1085 object_class_property_add_bool(oc, "suppress-vmdesc", 1086 machine_get_suppress_vmdesc, machine_set_suppress_vmdesc); 1087 object_class_property_set_description(oc, "suppress-vmdesc", 1088 "Set on to disable self-describing migration"); 1089 1090 object_class_property_add_link(oc, "confidential-guest-support", 1091 TYPE_CONFIDENTIAL_GUEST_SUPPORT, 1092 offsetof(MachineState, cgs), 1093 machine_check_confidential_guest_support, 1094 OBJ_PROP_LINK_STRONG); 1095 object_class_property_set_description(oc, "confidential-guest-support", 1096 "Set confidential guest scheme to support"); 1097 1098 /* For compatibility */ 1099 object_class_property_add_str(oc, "memory-encryption", 1100 machine_get_memory_encryption, machine_set_memory_encryption); 1101 object_class_property_set_description(oc, "memory-encryption", 1102 "Set memory encryption object to use"); 1103 1104 object_class_property_add_link(oc, "memory-backend", TYPE_MEMORY_BACKEND, 1105 offsetof(MachineState, memdev), object_property_allow_set_link, 1106 OBJ_PROP_LINK_STRONG); 1107 object_class_property_set_description(oc, "memory-backend", 1108 "Set RAM backend" 1109 "Valid value is ID of hostmem based backend"); 1110 1111 object_class_property_add(oc, "memory", "MemorySizeConfiguration", 1112 machine_get_mem, machine_set_mem, 1113 NULL, NULL); 1114 object_class_property_set_description(oc, "memory", 1115 "Memory size configuration"); 1116 } 1117 1118 static void machine_class_base_init(ObjectClass *oc, void *data) 1119 { 1120 MachineClass *mc = MACHINE_CLASS(oc); 1121 mc->max_cpus = mc->max_cpus ?: 1; 1122 mc->min_cpus = mc->min_cpus ?: 1; 1123 mc->default_cpus = mc->default_cpus ?: 1; 1124 1125 if (!object_class_is_abstract(oc)) { 1126 const char *cname = object_class_get_name(oc); 1127 assert(g_str_has_suffix(cname, TYPE_MACHINE_SUFFIX)); 1128 mc->name = g_strndup(cname, 1129 strlen(cname) - strlen(TYPE_MACHINE_SUFFIX)); 1130 mc->compat_props = g_ptr_array_new(); 1131 } 1132 } 1133 1134 static void machine_initfn(Object *obj) 1135 { 1136 MachineState *ms = MACHINE(obj); 1137 MachineClass *mc = MACHINE_GET_CLASS(obj); 1138 1139 container_get(obj, "/peripheral"); 1140 container_get(obj, "/peripheral-anon"); 1141 1142 ms->dump_guest_core = true; 1143 ms->mem_merge = (QEMU_MADV_MERGEABLE != QEMU_MADV_INVALID); 1144 ms->enable_graphics = true; 1145 ms->kernel_cmdline = g_strdup(""); 1146 ms->ram_size = mc->default_ram_size; 1147 ms->maxram_size = mc->default_ram_size; 1148 1149 if (mc->nvdimm_supported) { 1150 ms->nvdimms_state = g_new0(NVDIMMState, 1); 1151 object_property_add_bool(obj, "nvdimm", 1152 machine_get_nvdimm, machine_set_nvdimm); 1153 object_property_set_description(obj, "nvdimm", 1154 "Set on/off to enable/disable " 1155 "NVDIMM instantiation"); 1156 1157 object_property_add_str(obj, "nvdimm-persistence", 1158 machine_get_nvdimm_persistence, 1159 machine_set_nvdimm_persistence); 1160 object_property_set_description(obj, "nvdimm-persistence", 1161 "Set NVDIMM persistence" 1162 "Valid values are cpu, mem-ctrl"); 1163 } 1164 1165 if (mc->cpu_index_to_instance_props && mc->get_default_cpu_node_id) { 1166 ms->numa_state = g_new0(NumaState, 1); 1167 object_property_add_bool(obj, "hmat", 1168 machine_get_hmat, machine_set_hmat); 1169 object_property_set_description(obj, "hmat", 1170 "Set on/off to enable/disable " 1171 "ACPI Heterogeneous Memory Attribute " 1172 "Table (HMAT)"); 1173 } 1174 1175 /* default to mc->default_cpus */ 1176 ms->smp.cpus = mc->default_cpus; 1177 ms->smp.max_cpus = mc->default_cpus; 1178 ms->smp.drawers = 1; 1179 ms->smp.books = 1; 1180 ms->smp.sockets = 1; 1181 ms->smp.dies = 1; 1182 ms->smp.clusters = 1; 1183 ms->smp.modules = 1; 1184 ms->smp.cores = 1; 1185 ms->smp.threads = 1; 1186 1187 machine_copy_boot_config(ms, &(BootConfiguration){ 0 }); 1188 } 1189 1190 static void machine_finalize(Object *obj) 1191 { 1192 MachineState *ms = MACHINE(obj); 1193 1194 machine_free_boot_config(ms); 1195 g_free(ms->kernel_filename); 1196 g_free(ms->initrd_filename); 1197 g_free(ms->kernel_cmdline); 1198 g_free(ms->dtb); 1199 g_free(ms->dumpdtb); 1200 g_free(ms->dt_compatible); 1201 g_free(ms->firmware); 1202 g_free(ms->device_memory); 1203 g_free(ms->nvdimms_state); 1204 g_free(ms->numa_state); 1205 g_free(ms->audiodev); 1206 } 1207 1208 bool machine_usb(MachineState *machine) 1209 { 1210 return machine->usb; 1211 } 1212 1213 int machine_phandle_start(MachineState *machine) 1214 { 1215 return machine->phandle_start; 1216 } 1217 1218 bool machine_dump_guest_core(MachineState *machine) 1219 { 1220 return machine->dump_guest_core; 1221 } 1222 1223 bool machine_mem_merge(MachineState *machine) 1224 { 1225 return machine->mem_merge; 1226 } 1227 1228 bool machine_require_guest_memfd(MachineState *machine) 1229 { 1230 return machine->cgs && machine->cgs->require_guest_memfd; 1231 } 1232 1233 static char *cpu_slot_to_string(const CPUArchId *cpu) 1234 { 1235 GString *s = g_string_new(NULL); 1236 if (cpu->props.has_socket_id) { 1237 g_string_append_printf(s, "socket-id: %"PRId64, cpu->props.socket_id); 1238 } 1239 if (cpu->props.has_die_id) { 1240 if (s->len) { 1241 g_string_append_printf(s, ", "); 1242 } 1243 g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); 1244 } 1245 if (cpu->props.has_cluster_id) { 1246 if (s->len) { 1247 g_string_append_printf(s, ", "); 1248 } 1249 g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); 1250 } 1251 if (cpu->props.has_module_id) { 1252 if (s->len) { 1253 g_string_append_printf(s, ", "); 1254 } 1255 g_string_append_printf(s, "module-id: %"PRId64, cpu->props.module_id); 1256 } 1257 if (cpu->props.has_core_id) { 1258 if (s->len) { 1259 g_string_append_printf(s, ", "); 1260 } 1261 g_string_append_printf(s, "core-id: %"PRId64, cpu->props.core_id); 1262 } 1263 if (cpu->props.has_thread_id) { 1264 if (s->len) { 1265 g_string_append_printf(s, ", "); 1266 } 1267 g_string_append_printf(s, "thread-id: %"PRId64, cpu->props.thread_id); 1268 } 1269 return g_string_free(s, false); 1270 } 1271 1272 static void numa_validate_initiator(NumaState *numa_state) 1273 { 1274 int i; 1275 NodeInfo *numa_info = numa_state->nodes; 1276 1277 for (i = 0; i < numa_state->num_nodes; i++) { 1278 if (numa_info[i].initiator == MAX_NODES) { 1279 continue; 1280 } 1281 1282 if (!numa_info[numa_info[i].initiator].present) { 1283 error_report("NUMA node %" PRIu16 " is missing, use " 1284 "'-numa node' option to declare it first", 1285 numa_info[i].initiator); 1286 exit(1); 1287 } 1288 1289 if (!numa_info[numa_info[i].initiator].has_cpu) { 1290 error_report("The initiator of NUMA node %d is invalid", i); 1291 exit(1); 1292 } 1293 } 1294 } 1295 1296 static void machine_numa_finish_cpu_init(MachineState *machine) 1297 { 1298 int i; 1299 bool default_mapping; 1300 GString *s = g_string_new(NULL); 1301 MachineClass *mc = MACHINE_GET_CLASS(machine); 1302 const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(machine); 1303 1304 assert(machine->numa_state->num_nodes); 1305 for (i = 0; i < possible_cpus->len; i++) { 1306 if (possible_cpus->cpus[i].props.has_node_id) { 1307 break; 1308 } 1309 } 1310 default_mapping = (i == possible_cpus->len); 1311 1312 for (i = 0; i < possible_cpus->len; i++) { 1313 const CPUArchId *cpu_slot = &possible_cpus->cpus[i]; 1314 1315 if (!cpu_slot->props.has_node_id) { 1316 /* fetch default mapping from board and enable it */ 1317 CpuInstanceProperties props = cpu_slot->props; 1318 1319 props.node_id = mc->get_default_cpu_node_id(machine, i); 1320 if (!default_mapping) { 1321 /* record slots with not set mapping, 1322 * TODO: make it hard error in future */ 1323 char *cpu_str = cpu_slot_to_string(cpu_slot); 1324 g_string_append_printf(s, "%sCPU %d [%s]", 1325 s->len ? ", " : "", i, cpu_str); 1326 g_free(cpu_str); 1327 1328 /* non mapped cpus used to fallback to node 0 */ 1329 props.node_id = 0; 1330 } 1331 1332 props.has_node_id = true; 1333 machine_set_cpu_numa_node(machine, &props, &error_fatal); 1334 } 1335 } 1336 1337 if (machine->numa_state->hmat_enabled) { 1338 numa_validate_initiator(machine->numa_state); 1339 } 1340 1341 if (s->len && !qtest_enabled()) { 1342 warn_report("CPU(s) not present in any NUMA nodes: %s", 1343 s->str); 1344 warn_report("All CPU(s) up to maxcpus should be described " 1345 "in NUMA config, ability to start up with partial NUMA " 1346 "mappings is obsoleted and will be removed in future"); 1347 } 1348 g_string_free(s, true); 1349 } 1350 1351 static void validate_cpu_cluster_to_numa_boundary(MachineState *ms) 1352 { 1353 MachineClass *mc = MACHINE_GET_CLASS(ms); 1354 NumaState *state = ms->numa_state; 1355 const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 1356 const CPUArchId *cpus = possible_cpus->cpus; 1357 int i, j; 1358 1359 if (qtest_enabled() || state->num_nodes <= 1 || possible_cpus->len <= 1) { 1360 return; 1361 } 1362 1363 /* 1364 * The Linux scheduling domain can't be parsed when the multiple CPUs 1365 * in one cluster have been associated with different NUMA nodes. However, 1366 * it's fine to associate one NUMA node with CPUs in different clusters. 1367 */ 1368 for (i = 0; i < possible_cpus->len; i++) { 1369 for (j = i + 1; j < possible_cpus->len; j++) { 1370 if (cpus[i].props.has_socket_id && 1371 cpus[i].props.has_cluster_id && 1372 cpus[i].props.has_node_id && 1373 cpus[j].props.has_socket_id && 1374 cpus[j].props.has_cluster_id && 1375 cpus[j].props.has_node_id && 1376 cpus[i].props.socket_id == cpus[j].props.socket_id && 1377 cpus[i].props.cluster_id == cpus[j].props.cluster_id && 1378 cpus[i].props.node_id != cpus[j].props.node_id) { 1379 warn_report("CPU-%d and CPU-%d in socket-%" PRId64 "-cluster-%" PRId64 1380 " have been associated with node-%" PRId64 " and node-%" PRId64 1381 " respectively. It can cause OSes like Linux to" 1382 " misbehave", i, j, cpus[i].props.socket_id, 1383 cpus[i].props.cluster_id, cpus[i].props.node_id, 1384 cpus[j].props.node_id); 1385 } 1386 } 1387 } 1388 } 1389 1390 MemoryRegion *machine_consume_memdev(MachineState *machine, 1391 HostMemoryBackend *backend) 1392 { 1393 MemoryRegion *ret = host_memory_backend_get_memory(backend); 1394 1395 if (host_memory_backend_is_mapped(backend)) { 1396 error_report("memory backend %s can't be used multiple times.", 1397 object_get_canonical_path_component(OBJECT(backend))); 1398 exit(EXIT_FAILURE); 1399 } 1400 host_memory_backend_set_mapped(backend, true); 1401 vmstate_register_ram_global(ret); 1402 return ret; 1403 } 1404 1405 static bool create_default_memdev(MachineState *ms, const char *path, Error **errp) 1406 { 1407 Object *obj; 1408 MachineClass *mc = MACHINE_GET_CLASS(ms); 1409 bool r = false; 1410 1411 obj = object_new(path ? TYPE_MEMORY_BACKEND_FILE : TYPE_MEMORY_BACKEND_RAM); 1412 if (path) { 1413 if (!object_property_set_str(obj, "mem-path", path, errp)) { 1414 goto out; 1415 } 1416 } 1417 if (!object_property_set_int(obj, "size", ms->ram_size, errp)) { 1418 goto out; 1419 } 1420 object_property_add_child(object_get_objects_root(), mc->default_ram_id, 1421 obj); 1422 /* Ensure backend's memory region name is equal to mc->default_ram_id */ 1423 if (!object_property_set_bool(obj, "x-use-canonical-path-for-ramblock-id", 1424 false, errp)) { 1425 goto out; 1426 } 1427 if (!user_creatable_complete(USER_CREATABLE(obj), errp)) { 1428 goto out; 1429 } 1430 r = object_property_set_link(OBJECT(ms), "memory-backend", obj, errp); 1431 1432 out: 1433 object_unref(obj); 1434 return r; 1435 } 1436 1437 const char *machine_class_default_cpu_type(MachineClass *mc) 1438 { 1439 if (mc->valid_cpu_types && !mc->valid_cpu_types[1]) { 1440 /* Only a single CPU type allowed: use it as default. */ 1441 return mc->valid_cpu_types[0]; 1442 } 1443 return mc->default_cpu_type; 1444 } 1445 1446 static bool is_cpu_type_supported(const MachineState *machine, Error **errp) 1447 { 1448 MachineClass *mc = MACHINE_GET_CLASS(machine); 1449 ObjectClass *oc = object_class_by_name(machine->cpu_type); 1450 CPUClass *cc; 1451 int i; 1452 1453 /* 1454 * Check if the user specified CPU type is supported when the valid 1455 * CPU types have been determined. Note that the user specified CPU 1456 * type is provided through '-cpu' option. 1457 */ 1458 if (mc->valid_cpu_types) { 1459 assert(mc->valid_cpu_types[0] != NULL); 1460 for (i = 0; mc->valid_cpu_types[i]; i++) { 1461 if (object_class_dynamic_cast(oc, mc->valid_cpu_types[i])) { 1462 break; 1463 } 1464 } 1465 1466 /* The user specified CPU type isn't valid */ 1467 if (!mc->valid_cpu_types[i]) { 1468 g_autofree char *requested = cpu_model_from_type(machine->cpu_type); 1469 error_setg(errp, "Invalid CPU model: %s", requested); 1470 if (!mc->valid_cpu_types[1]) { 1471 g_autofree char *model = cpu_model_from_type( 1472 mc->valid_cpu_types[0]); 1473 error_append_hint(errp, "The only valid type is: %s\n", model); 1474 } else { 1475 error_append_hint(errp, "The valid models are: "); 1476 for (i = 0; mc->valid_cpu_types[i]; i++) { 1477 g_autofree char *model = cpu_model_from_type( 1478 mc->valid_cpu_types[i]); 1479 error_append_hint(errp, "%s%s", 1480 model, 1481 mc->valid_cpu_types[i + 1] ? ", " : ""); 1482 } 1483 error_append_hint(errp, "\n"); 1484 } 1485 1486 return false; 1487 } 1488 } 1489 1490 /* Check if CPU type is deprecated and warn if so */ 1491 cc = CPU_CLASS(oc); 1492 assert(cc != NULL); 1493 if (cc->deprecation_note) { 1494 warn_report("CPU model %s is deprecated -- %s", 1495 machine->cpu_type, cc->deprecation_note); 1496 } 1497 1498 return true; 1499 } 1500 1501 void machine_run_board_init(MachineState *machine, const char *mem_path, Error **errp) 1502 { 1503 ERRP_GUARD(); 1504 MachineClass *machine_class = MACHINE_GET_CLASS(machine); 1505 1506 /* This checkpoint is required by replay to separate prior clock 1507 reading from the other reads, because timer polling functions query 1508 clock values from the log. */ 1509 replay_checkpoint(CHECKPOINT_INIT); 1510 1511 if (!xen_enabled()) { 1512 /* On 32-bit hosts, QEMU is limited by virtual address space */ 1513 if (machine->ram_size > (2047 << 20) && HOST_LONG_BITS == 32) { 1514 error_setg(errp, "at most 2047 MB RAM can be simulated"); 1515 return; 1516 } 1517 } 1518 1519 if (machine->memdev) { 1520 ram_addr_t backend_size = object_property_get_uint(OBJECT(machine->memdev), 1521 "size", &error_abort); 1522 if (backend_size != machine->ram_size) { 1523 error_setg(errp, "Machine memory size does not match the size of the memory backend"); 1524 return; 1525 } 1526 } else if (machine_class->default_ram_id && machine->ram_size && 1527 numa_uses_legacy_mem()) { 1528 if (object_property_find(object_get_objects_root(), 1529 machine_class->default_ram_id)) { 1530 error_setg(errp, "object's id '%s' is reserved for the default" 1531 " RAM backend, it can't be used for any other purposes", 1532 machine_class->default_ram_id); 1533 error_append_hint(errp, 1534 "Change the object's 'id' to something else or disable" 1535 " automatic creation of the default RAM backend by setting" 1536 " 'memory-backend=%s' with '-machine'.\n", 1537 machine_class->default_ram_id); 1538 return; 1539 } 1540 if (!create_default_memdev(current_machine, mem_path, errp)) { 1541 return; 1542 } 1543 } 1544 1545 if (machine->numa_state) { 1546 numa_complete_configuration(machine); 1547 if (machine->numa_state->num_nodes) { 1548 machine_numa_finish_cpu_init(machine); 1549 if (machine_class->cpu_cluster_has_numa_boundary) { 1550 validate_cpu_cluster_to_numa_boundary(machine); 1551 } 1552 } 1553 } 1554 1555 if (!machine->ram && machine->memdev) { 1556 machine->ram = machine_consume_memdev(machine, machine->memdev); 1557 } 1558 1559 /* Check if the CPU type is supported */ 1560 if (machine->cpu_type && !is_cpu_type_supported(machine, errp)) { 1561 return; 1562 } 1563 1564 if (machine->cgs) { 1565 /* 1566 * With confidential guests, the host can't see the real 1567 * contents of RAM, so there's no point in it trying to merge 1568 * areas. 1569 */ 1570 machine_set_mem_merge(OBJECT(machine), false, &error_abort); 1571 1572 /* 1573 * Virtio devices can't count on directly accessing guest 1574 * memory, so they need iommu_platform=on to use normal DMA 1575 * mechanisms. That requires also disabling legacy virtio 1576 * support for those virtio pci devices which allow it. 1577 */ 1578 object_register_sugar_prop(TYPE_VIRTIO_PCI, "disable-legacy", 1579 "on", true); 1580 object_register_sugar_prop(TYPE_VIRTIO_DEVICE, "iommu_platform", 1581 "on", false); 1582 } 1583 1584 accel_init_interfaces(ACCEL_GET_CLASS(machine->accelerator)); 1585 machine_class->init(machine); 1586 phase_advance(PHASE_MACHINE_INITIALIZED); 1587 } 1588 1589 static NotifierList machine_init_done_notifiers = 1590 NOTIFIER_LIST_INITIALIZER(machine_init_done_notifiers); 1591 1592 void qemu_add_machine_init_done_notifier(Notifier *notify) 1593 { 1594 notifier_list_add(&machine_init_done_notifiers, notify); 1595 if (phase_check(PHASE_MACHINE_READY)) { 1596 notify->notify(notify, NULL); 1597 } 1598 } 1599 1600 void qemu_remove_machine_init_done_notifier(Notifier *notify) 1601 { 1602 notifier_remove(notify); 1603 } 1604 1605 void qdev_machine_creation_done(void) 1606 { 1607 cpu_synchronize_all_post_init(); 1608 1609 if (current_machine->boot_config.once) { 1610 qemu_boot_set(current_machine->boot_config.once, &error_fatal); 1611 qemu_register_reset(restore_boot_order, g_strdup(current_machine->boot_config.order)); 1612 } 1613 1614 /* 1615 * ok, initial machine setup is done, starting from now we can 1616 * only create hotpluggable devices 1617 */ 1618 phase_advance(PHASE_MACHINE_READY); 1619 qdev_assert_realized_properly(); 1620 1621 /* TODO: once all bus devices are qdevified, this should be done 1622 * when bus is created by qdev.c */ 1623 /* 1624 * This is where we arrange for the sysbus to be reset when the 1625 * whole simulation is reset. In turn, resetting the sysbus will cause 1626 * all devices hanging off it (and all their child buses, recursively) 1627 * to be reset. Note that this will *not* reset any Device objects 1628 * which are not attached to some part of the qbus tree! 1629 */ 1630 qemu_register_resettable(OBJECT(sysbus_get_default())); 1631 1632 notifier_list_notify(&machine_init_done_notifiers, NULL); 1633 1634 if (rom_check_and_register_reset() != 0) { 1635 exit(1); 1636 } 1637 1638 replay_start(); 1639 1640 /* This checkpoint is required by replay to separate prior clock 1641 reading from the other reads, because timer polling functions query 1642 clock values from the log. */ 1643 replay_checkpoint(CHECKPOINT_RESET); 1644 qemu_system_reset(SHUTDOWN_CAUSE_NONE); 1645 register_global_state(); 1646 } 1647 1648 static const TypeInfo machine_info = { 1649 .name = TYPE_MACHINE, 1650 .parent = TYPE_OBJECT, 1651 .abstract = true, 1652 .class_size = sizeof(MachineClass), 1653 .class_init = machine_class_init, 1654 .class_base_init = machine_class_base_init, 1655 .instance_size = sizeof(MachineState), 1656 .instance_init = machine_initfn, 1657 .instance_finalize = machine_finalize, 1658 }; 1659 1660 static void machine_register_types(void) 1661 { 1662 type_register_static(&machine_info); 1663 } 1664 1665 type_init(machine_register_types) 1666