1 /* 2 * QEMU CPU model 3 * 4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH 5 * 6 * This program is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU General Public License 8 * as published by the Free Software Foundation; either version 2 9 * of the License, or (at your option) any later version. 10 * 11 * This program is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14 * GNU General Public License for more details. 15 * 16 * You should have received a copy of the GNU General Public License 17 * along with this program; if not, see 18 * <http://www.gnu.org/licenses/gpl-2.0.html> 19 */ 20 21 #include "qemu/osdep.h" 22 #include "qapi/error.h" 23 #include "hw/core/cpu.h" 24 #include "sysemu/hw_accel.h" 25 #include "qemu/notify.h" 26 #include "qemu/log.h" 27 #include "qemu/main-loop.h" 28 #include "exec/log.h" 29 #include "exec/cpu-common.h" 30 #include "exec/tb-flush.h" 31 #include "qemu/error-report.h" 32 #include "qemu/qemu-print.h" 33 #include "sysemu/tcg.h" 34 #include "hw/boards.h" 35 #include "hw/qdev-properties.h" 36 #include "trace.h" 37 #include "qemu/plugin.h" 38 39 CPUState *cpu_by_arch_id(int64_t id) 40 { 41 CPUState *cpu; 42 43 CPU_FOREACH(cpu) { 44 CPUClass *cc = CPU_GET_CLASS(cpu); 45 46 if (cc->get_arch_id(cpu) == id) { 47 return cpu; 48 } 49 } 50 return NULL; 51 } 52 53 bool cpu_exists(int64_t id) 54 { 55 return !!cpu_by_arch_id(id); 56 } 57 58 CPUState *cpu_create(const char *typename) 59 { 60 Error *err = NULL; 61 CPUState *cpu = CPU(object_new(typename)); 62 if (!qdev_realize(DEVICE(cpu), NULL, &err)) { 63 error_report_err(err); 64 object_unref(OBJECT(cpu)); 65 exit(EXIT_FAILURE); 66 } 67 return cpu; 68 } 69 70 /* Resetting the IRQ comes from across the code base so we take the 71 * BQL here if we need to. cpu_interrupt assumes it is held.*/ 72 void cpu_reset_interrupt(CPUState *cpu, int mask) 73 { 74 bool need_lock = !qemu_mutex_iothread_locked(); 75 76 if (need_lock) { 77 qemu_mutex_lock_iothread(); 78 } 79 cpu->interrupt_request &= ~mask; 80 if (need_lock) { 81 qemu_mutex_unlock_iothread(); 82 } 83 } 84 85 void cpu_exit(CPUState *cpu) 86 { 87 qatomic_set(&cpu->exit_request, 1); 88 /* Ensure cpu_exec will see the exit request after TCG has exited. */ 89 smp_wmb(); 90 qatomic_set(&cpu->neg.icount_decr.u16.high, -1); 91 } 92 93 static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg) 94 { 95 return 0; 96 } 97 98 static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg) 99 { 100 return 0; 101 } 102 103 void cpu_dump_state(CPUState *cpu, FILE *f, int flags) 104 { 105 CPUClass *cc = CPU_GET_CLASS(cpu); 106 107 if (cc->dump_state) { 108 cpu_synchronize_state(cpu); 109 cc->dump_state(cpu, f, flags); 110 } 111 } 112 113 void cpu_reset(CPUState *cpu) 114 { 115 device_cold_reset(DEVICE(cpu)); 116 117 trace_cpu_reset(cpu->cpu_index); 118 } 119 120 static void cpu_common_reset_hold(Object *obj) 121 { 122 CPUState *cpu = CPU(obj); 123 CPUClass *cc = CPU_GET_CLASS(cpu); 124 125 if (qemu_loglevel_mask(CPU_LOG_RESET)) { 126 qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index); 127 log_cpu_state(cpu, cc->reset_dump_flags); 128 } 129 130 cpu->interrupt_request = 0; 131 cpu->halted = cpu->start_powered_off; 132 cpu->mem_io_pc = 0; 133 cpu->icount_extra = 0; 134 qatomic_set(&cpu->neg.icount_decr.u32, 0); 135 cpu->neg.can_do_io = true; 136 cpu->exception_index = -1; 137 cpu->crash_occurred = false; 138 cpu->cflags_next_tb = -1; 139 140 if (tcg_enabled()) { 141 tcg_flush_jmp_cache(cpu); 142 tcg_flush_softmmu_tlb(cpu); 143 } 144 } 145 146 static bool cpu_common_has_work(CPUState *cs) 147 { 148 return false; 149 } 150 151 ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model) 152 { 153 CPUClass *cc = CPU_CLASS(object_class_by_name(typename)); 154 155 assert(cpu_model && cc->class_by_name); 156 return cc->class_by_name(cpu_model); 157 } 158 159 static void cpu_common_parse_features(const char *typename, char *features, 160 Error **errp) 161 { 162 char *val; 163 static bool cpu_globals_initialized; 164 /* Single "key=value" string being parsed */ 165 char *featurestr = features ? strtok(features, ",") : NULL; 166 167 /* should be called only once, catch invalid users */ 168 assert(!cpu_globals_initialized); 169 cpu_globals_initialized = true; 170 171 while (featurestr) { 172 val = strchr(featurestr, '='); 173 if (val) { 174 GlobalProperty *prop = g_new0(typeof(*prop), 1); 175 *val = 0; 176 val++; 177 prop->driver = typename; 178 prop->property = g_strdup(featurestr); 179 prop->value = g_strdup(val); 180 qdev_prop_register_global(prop); 181 } else { 182 error_setg(errp, "Expected key=value format, found %s.", 183 featurestr); 184 return; 185 } 186 featurestr = strtok(NULL, ","); 187 } 188 } 189 190 static void cpu_common_realizefn(DeviceState *dev, Error **errp) 191 { 192 CPUState *cpu = CPU(dev); 193 Object *machine = qdev_get_machine(); 194 195 /* qdev_get_machine() can return something that's not TYPE_MACHINE 196 * if this is one of the user-only emulators; in that case there's 197 * no need to check the ignore_memory_transaction_failures board flag. 198 */ 199 if (object_dynamic_cast(machine, TYPE_MACHINE)) { 200 MachineClass *mc = MACHINE_GET_CLASS(machine); 201 202 if (mc) { 203 cpu->ignore_memory_transaction_failures = 204 mc->ignore_memory_transaction_failures; 205 } 206 } 207 208 if (dev->hotplugged) { 209 cpu_synchronize_post_init(cpu); 210 cpu_resume(cpu); 211 } 212 213 /* NOTE: latest generic point where the cpu is fully realized */ 214 } 215 216 static void cpu_common_unrealizefn(DeviceState *dev) 217 { 218 CPUState *cpu = CPU(dev); 219 220 /* NOTE: latest generic point before the cpu is fully unrealized */ 221 cpu_exec_unrealizefn(cpu); 222 } 223 224 static void cpu_common_initfn(Object *obj) 225 { 226 CPUState *cpu = CPU(obj); 227 CPUClass *cc = CPU_GET_CLASS(obj); 228 229 cpu->cpu_index = UNASSIGNED_CPU_INDEX; 230 cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX; 231 cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs; 232 /* user-mode doesn't have configurable SMP topology */ 233 /* the default value is changed by qemu_init_vcpu() for system-mode */ 234 cpu->nr_cores = 1; 235 cpu->nr_threads = 1; 236 cpu->cflags_next_tb = -1; 237 238 qemu_mutex_init(&cpu->work_mutex); 239 qemu_lockcnt_init(&cpu->in_ioctl_lock); 240 QSIMPLEQ_INIT(&cpu->work_list); 241 QTAILQ_INIT(&cpu->breakpoints); 242 QTAILQ_INIT(&cpu->watchpoints); 243 244 cpu_exec_initfn(cpu); 245 } 246 247 static void cpu_common_finalize(Object *obj) 248 { 249 CPUState *cpu = CPU(obj); 250 251 qemu_lockcnt_destroy(&cpu->in_ioctl_lock); 252 qemu_mutex_destroy(&cpu->work_mutex); 253 } 254 255 static int64_t cpu_common_get_arch_id(CPUState *cpu) 256 { 257 return cpu->cpu_index; 258 } 259 260 static void cpu_class_init(ObjectClass *klass, void *data) 261 { 262 DeviceClass *dc = DEVICE_CLASS(klass); 263 ResettableClass *rc = RESETTABLE_CLASS(klass); 264 CPUClass *k = CPU_CLASS(klass); 265 266 k->parse_features = cpu_common_parse_features; 267 k->get_arch_id = cpu_common_get_arch_id; 268 k->has_work = cpu_common_has_work; 269 k->gdb_read_register = cpu_common_gdb_read_register; 270 k->gdb_write_register = cpu_common_gdb_write_register; 271 set_bit(DEVICE_CATEGORY_CPU, dc->categories); 272 dc->realize = cpu_common_realizefn; 273 dc->unrealize = cpu_common_unrealizefn; 274 rc->phases.hold = cpu_common_reset_hold; 275 cpu_class_init_props(dc); 276 /* 277 * Reason: CPUs still need special care by board code: wiring up 278 * IRQs, adding reset handlers, halting non-first CPUs, ... 279 */ 280 dc->user_creatable = false; 281 } 282 283 static const TypeInfo cpu_type_info = { 284 .name = TYPE_CPU, 285 .parent = TYPE_DEVICE, 286 .instance_size = sizeof(CPUState), 287 .instance_init = cpu_common_initfn, 288 .instance_finalize = cpu_common_finalize, 289 .abstract = true, 290 .class_size = sizeof(CPUClass), 291 .class_init = cpu_class_init, 292 }; 293 294 static void cpu_register_types(void) 295 { 296 type_register_static(&cpu_type_info); 297 } 298 299 type_init(cpu_register_types) 300