xref: /openbmc/qemu/hw/core/cpu-common.c (revision 7f750efc)
1 /*
2  * QEMU CPU model
3  *
4  * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License
8  * as published by the Free Software Foundation; either version 2
9  * of the License, or (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, see
18  * <http://www.gnu.org/licenses/gpl-2.0.html>
19  */
20 
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "hw/core/cpu.h"
24 #include "sysemu/hw_accel.h"
25 #include "qemu/notify.h"
26 #include "qemu/log.h"
27 #include "qemu/main-loop.h"
28 #include "exec/log.h"
29 #include "exec/cpu-common.h"
30 #include "qemu/error-report.h"
31 #include "qemu/qemu-print.h"
32 #include "sysemu/tcg.h"
33 #include "hw/boards.h"
34 #include "hw/qdev-properties.h"
35 #include "trace.h"
36 #include "qemu/plugin.h"
37 
38 CPUState *cpu_by_arch_id(int64_t id)
39 {
40     CPUState *cpu;
41 
42     CPU_FOREACH(cpu) {
43         CPUClass *cc = CPU_GET_CLASS(cpu);
44 
45         if (cc->get_arch_id(cpu) == id) {
46             return cpu;
47         }
48     }
49     return NULL;
50 }
51 
52 bool cpu_exists(int64_t id)
53 {
54     return !!cpu_by_arch_id(id);
55 }
56 
57 CPUState *cpu_create(const char *typename)
58 {
59     Error *err = NULL;
60     CPUState *cpu = CPU(object_new(typename));
61     if (!qdev_realize(DEVICE(cpu), NULL, &err)) {
62         error_report_err(err);
63         object_unref(OBJECT(cpu));
64         exit(EXIT_FAILURE);
65     }
66     return cpu;
67 }
68 
69 /* Resetting the IRQ comes from across the code base so we take the
70  * BQL here if we need to.  cpu_interrupt assumes it is held.*/
71 void cpu_reset_interrupt(CPUState *cpu, int mask)
72 {
73     bool need_lock = !qemu_mutex_iothread_locked();
74 
75     if (need_lock) {
76         qemu_mutex_lock_iothread();
77     }
78     cpu->interrupt_request &= ~mask;
79     if (need_lock) {
80         qemu_mutex_unlock_iothread();
81     }
82 }
83 
84 void cpu_exit(CPUState *cpu)
85 {
86     qatomic_set(&cpu->exit_request, 1);
87     /* Ensure cpu_exec will see the exit request after TCG has exited.  */
88     smp_wmb();
89     qatomic_set(&cpu->icount_decr_ptr->u16.high, -1);
90 }
91 
92 static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg)
93 {
94     return 0;
95 }
96 
97 static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
98 {
99     return 0;
100 }
101 
102 void cpu_dump_state(CPUState *cpu, FILE *f, int flags)
103 {
104     CPUClass *cc = CPU_GET_CLASS(cpu);
105 
106     if (cc->dump_state) {
107         cpu_synchronize_state(cpu);
108         cc->dump_state(cpu, f, flags);
109     }
110 }
111 
112 void cpu_reset(CPUState *cpu)
113 {
114     device_cold_reset(DEVICE(cpu));
115 
116     trace_cpu_reset(cpu->cpu_index);
117 }
118 
119 static void cpu_common_reset_hold(Object *obj)
120 {
121     CPUState *cpu = CPU(obj);
122     CPUClass *cc = CPU_GET_CLASS(cpu);
123 
124     if (qemu_loglevel_mask(CPU_LOG_RESET)) {
125         qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
126         log_cpu_state(cpu, cc->reset_dump_flags);
127     }
128 
129     cpu->interrupt_request = 0;
130     cpu->halted = cpu->start_powered_off;
131     cpu->mem_io_pc = 0;
132     cpu->icount_extra = 0;
133     qatomic_set(&cpu->icount_decr_ptr->u32, 0);
134     cpu->can_do_io = 1;
135     cpu->exception_index = -1;
136     cpu->crash_occurred = false;
137     cpu->cflags_next_tb = -1;
138 
139     if (tcg_enabled()) {
140         tcg_flush_jmp_cache(cpu);
141         tcg_flush_softmmu_tlb(cpu);
142     }
143 }
144 
145 static bool cpu_common_has_work(CPUState *cs)
146 {
147     return false;
148 }
149 
150 ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
151 {
152     CPUClass *cc = CPU_CLASS(object_class_by_name(typename));
153 
154     assert(cpu_model && cc->class_by_name);
155     return cc->class_by_name(cpu_model);
156 }
157 
158 static void cpu_common_parse_features(const char *typename, char *features,
159                                       Error **errp)
160 {
161     char *val;
162     static bool cpu_globals_initialized;
163     /* Single "key=value" string being parsed */
164     char *featurestr = features ? strtok(features, ",") : NULL;
165 
166     /* should be called only once, catch invalid users */
167     assert(!cpu_globals_initialized);
168     cpu_globals_initialized = true;
169 
170     while (featurestr) {
171         val = strchr(featurestr, '=');
172         if (val) {
173             GlobalProperty *prop = g_new0(typeof(*prop), 1);
174             *val = 0;
175             val++;
176             prop->driver = typename;
177             prop->property = g_strdup(featurestr);
178             prop->value = g_strdup(val);
179             qdev_prop_register_global(prop);
180         } else {
181             error_setg(errp, "Expected key=value format, found %s.",
182                        featurestr);
183             return;
184         }
185         featurestr = strtok(NULL, ",");
186     }
187 }
188 
189 static void cpu_common_realizefn(DeviceState *dev, Error **errp)
190 {
191     CPUState *cpu = CPU(dev);
192     Object *machine = qdev_get_machine();
193 
194     /* qdev_get_machine() can return something that's not TYPE_MACHINE
195      * if this is one of the user-only emulators; in that case there's
196      * no need to check the ignore_memory_transaction_failures board flag.
197      */
198     if (object_dynamic_cast(machine, TYPE_MACHINE)) {
199         MachineClass *mc = MACHINE_GET_CLASS(machine);
200 
201         if (mc) {
202             cpu->ignore_memory_transaction_failures =
203                 mc->ignore_memory_transaction_failures;
204         }
205     }
206 
207     if (dev->hotplugged) {
208         cpu_synchronize_post_init(cpu);
209         cpu_resume(cpu);
210     }
211 
212     /* NOTE: latest generic point where the cpu is fully realized */
213 }
214 
215 static void cpu_common_unrealizefn(DeviceState *dev)
216 {
217     CPUState *cpu = CPU(dev);
218 
219     /* NOTE: latest generic point before the cpu is fully unrealized */
220     cpu_exec_unrealizefn(cpu);
221 }
222 
223 static void cpu_common_initfn(Object *obj)
224 {
225     CPUState *cpu = CPU(obj);
226     CPUClass *cc = CPU_GET_CLASS(obj);
227 
228     cpu->cpu_index = UNASSIGNED_CPU_INDEX;
229     cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX;
230     cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
231     /* *-user doesn't have configurable SMP topology */
232     /* the default value is changed by qemu_init_vcpu() for softmmu */
233     cpu->nr_cores = 1;
234     cpu->nr_threads = 1;
235     cpu->cflags_next_tb = -1;
236 
237     qemu_mutex_init(&cpu->work_mutex);
238     qemu_lockcnt_init(&cpu->in_ioctl_lock);
239     QSIMPLEQ_INIT(&cpu->work_list);
240     QTAILQ_INIT(&cpu->breakpoints);
241     QTAILQ_INIT(&cpu->watchpoints);
242 
243     cpu_exec_initfn(cpu);
244 }
245 
246 static void cpu_common_finalize(Object *obj)
247 {
248     CPUState *cpu = CPU(obj);
249 
250     qemu_lockcnt_destroy(&cpu->in_ioctl_lock);
251     qemu_mutex_destroy(&cpu->work_mutex);
252 }
253 
254 static int64_t cpu_common_get_arch_id(CPUState *cpu)
255 {
256     return cpu->cpu_index;
257 }
258 
259 static void cpu_class_init(ObjectClass *klass, void *data)
260 {
261     DeviceClass *dc = DEVICE_CLASS(klass);
262     ResettableClass *rc = RESETTABLE_CLASS(klass);
263     CPUClass *k = CPU_CLASS(klass);
264 
265     k->parse_features = cpu_common_parse_features;
266     k->get_arch_id = cpu_common_get_arch_id;
267     k->has_work = cpu_common_has_work;
268     k->gdb_read_register = cpu_common_gdb_read_register;
269     k->gdb_write_register = cpu_common_gdb_write_register;
270     set_bit(DEVICE_CATEGORY_CPU, dc->categories);
271     dc->realize = cpu_common_realizefn;
272     dc->unrealize = cpu_common_unrealizefn;
273     rc->phases.hold = cpu_common_reset_hold;
274     cpu_class_init_props(dc);
275     /*
276      * Reason: CPUs still need special care by board code: wiring up
277      * IRQs, adding reset handlers, halting non-first CPUs, ...
278      */
279     dc->user_creatable = false;
280 }
281 
282 static const TypeInfo cpu_type_info = {
283     .name = TYPE_CPU,
284     .parent = TYPE_DEVICE,
285     .instance_size = sizeof(CPUState),
286     .instance_init = cpu_common_initfn,
287     .instance_finalize = cpu_common_finalize,
288     .abstract = true,
289     .class_size = sizeof(CPUClass),
290     .class_init = cpu_class_init,
291 };
292 
293 static void cpu_register_types(void)
294 {
295     type_register_static(&cpu_type_info);
296 }
297 
298 type_init(cpu_register_types)
299