xref: /openbmc/qemu/hw/char/serial.c (revision becdfa00cfa2995e859ccefa4b7d72a72eb96581)
1 /*
2  * QEMU 16550A UART emulation
3  *
4  * Copyright (c) 2003-2004 Fabrice Bellard
5  * Copyright (c) 2008 Citrix Systems, Inc.
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a copy
8  * of this software and associated documentation files (the "Software"), to deal
9  * in the Software without restriction, including without limitation the rights
10  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11  * copies of the Software, and to permit persons to whom the Software is
12  * furnished to do so, subject to the following conditions:
13  *
14  * The above copyright notice and this permission notice shall be included in
15  * all copies or substantial portions of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23  * THE SOFTWARE.
24  */
25 
26 #include "qemu/osdep.h"
27 #include "hw/char/serial.h"
28 #include "sysemu/char.h"
29 #include "qapi/error.h"
30 #include "qemu/timer.h"
31 #include "exec/address-spaces.h"
32 #include "qemu/error-report.h"
33 
34 //#define DEBUG_SERIAL
35 
36 #define UART_LCR_DLAB	0x80	/* Divisor latch access bit */
37 
38 #define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
39 #define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
40 #define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
41 #define UART_IER_RDI	0x01	/* Enable receiver data interrupt */
42 
43 #define UART_IIR_NO_INT	0x01	/* No interrupts pending */
44 #define UART_IIR_ID	0x06	/* Mask for the interrupt ID */
45 
46 #define UART_IIR_MSI	0x00	/* Modem status interrupt */
47 #define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
48 #define UART_IIR_RDI	0x04	/* Receiver data interrupt */
49 #define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
50 #define UART_IIR_CTI    0x0C    /* Character Timeout Indication */
51 
52 #define UART_IIR_FENF   0x80    /* Fifo enabled, but not functionning */
53 #define UART_IIR_FE     0xC0    /* Fifo enabled */
54 
55 /*
56  * These are the definitions for the Modem Control Register
57  */
58 #define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
59 #define UART_MCR_OUT2	0x08	/* Out2 complement */
60 #define UART_MCR_OUT1	0x04	/* Out1 complement */
61 #define UART_MCR_RTS	0x02	/* RTS complement */
62 #define UART_MCR_DTR	0x01	/* DTR complement */
63 
64 /*
65  * These are the definitions for the Modem Status Register
66  */
67 #define UART_MSR_DCD	0x80	/* Data Carrier Detect */
68 #define UART_MSR_RI	0x40	/* Ring Indicator */
69 #define UART_MSR_DSR	0x20	/* Data Set Ready */
70 #define UART_MSR_CTS	0x10	/* Clear to Send */
71 #define UART_MSR_DDCD	0x08	/* Delta DCD */
72 #define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
73 #define UART_MSR_DDSR	0x02	/* Delta DSR */
74 #define UART_MSR_DCTS	0x01	/* Delta CTS */
75 #define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */
76 
77 #define UART_LSR_TEMT	0x40	/* Transmitter empty */
78 #define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
79 #define UART_LSR_BI	0x10	/* Break interrupt indicator */
80 #define UART_LSR_FE	0x08	/* Frame error indicator */
81 #define UART_LSR_PE	0x04	/* Parity error indicator */
82 #define UART_LSR_OE	0x02	/* Overrun error indicator */
83 #define UART_LSR_DR	0x01	/* Receiver data ready */
84 #define UART_LSR_INT_ANY 0x1E	/* Any of the lsr-interrupt-triggering status bits */
85 
86 /* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
87 
88 #define UART_FCR_ITL_1      0x00 /* 1 byte ITL */
89 #define UART_FCR_ITL_2      0x40 /* 4 bytes ITL */
90 #define UART_FCR_ITL_3      0x80 /* 8 bytes ITL */
91 #define UART_FCR_ITL_4      0xC0 /* 14 bytes ITL */
92 
93 #define UART_FCR_DMS        0x08    /* DMA Mode Select */
94 #define UART_FCR_XFR        0x04    /* XMIT Fifo Reset */
95 #define UART_FCR_RFR        0x02    /* RCVR Fifo Reset */
96 #define UART_FCR_FE         0x01    /* FIFO Enable */
97 
98 #define MAX_XMIT_RETRY      4
99 
100 #ifdef DEBUG_SERIAL
101 #define DPRINTF(fmt, ...) \
102 do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
103 #else
104 #define DPRINTF(fmt, ...) \
105 do {} while (0)
106 #endif
107 
108 static void serial_receive1(void *opaque, const uint8_t *buf, int size);
109 static void serial_xmit(SerialState *s);
110 
111 static inline void recv_fifo_put(SerialState *s, uint8_t chr)
112 {
113     /* Receive overruns do not overwrite FIFO contents. */
114     if (!fifo8_is_full(&s->recv_fifo)) {
115         fifo8_push(&s->recv_fifo, chr);
116     } else {
117         s->lsr |= UART_LSR_OE;
118     }
119 }
120 
121 static void serial_update_irq(SerialState *s)
122 {
123     uint8_t tmp_iir = UART_IIR_NO_INT;
124 
125     if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
126         tmp_iir = UART_IIR_RLSI;
127     } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
128         /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
129          * this is not in the specification but is observed on existing
130          * hardware.  */
131         tmp_iir = UART_IIR_CTI;
132     } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
133                (!(s->fcr & UART_FCR_FE) ||
134                 s->recv_fifo.num >= s->recv_fifo_itl)) {
135         tmp_iir = UART_IIR_RDI;
136     } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
137         tmp_iir = UART_IIR_THRI;
138     } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
139         tmp_iir = UART_IIR_MSI;
140     }
141 
142     s->iir = tmp_iir | (s->iir & 0xF0);
143 
144     if (tmp_iir != UART_IIR_NO_INT) {
145         qemu_irq_raise(s->irq);
146     } else {
147         qemu_irq_lower(s->irq);
148     }
149 }
150 
151 static void serial_update_parameters(SerialState *s)
152 {
153     int speed, parity, data_bits, stop_bits, frame_size;
154     QEMUSerialSetParams ssp;
155 
156     if (s->divider == 0 || s->divider > s->baudbase) {
157         return;
158     }
159 
160     /* Start bit. */
161     frame_size = 1;
162     if (s->lcr & 0x08) {
163         /* Parity bit. */
164         frame_size++;
165         if (s->lcr & 0x10)
166             parity = 'E';
167         else
168             parity = 'O';
169     } else {
170             parity = 'N';
171     }
172     if (s->lcr & 0x04)
173         stop_bits = 2;
174     else
175         stop_bits = 1;
176 
177     data_bits = (s->lcr & 0x03) + 5;
178     frame_size += data_bits + stop_bits;
179     speed = s->baudbase / s->divider;
180     ssp.speed = speed;
181     ssp.parity = parity;
182     ssp.data_bits = data_bits;
183     ssp.stop_bits = stop_bits;
184     s->char_transmit_time =  (NANOSECONDS_PER_SECOND / speed) * frame_size;
185     qemu_chr_fe_ioctl(s->chr.chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
186 
187     DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
188            speed, parity, data_bits, stop_bits);
189 }
190 
191 static void serial_update_msl(SerialState *s)
192 {
193     uint8_t omsr;
194     int flags;
195 
196     timer_del(s->modem_status_poll);
197 
198     if (qemu_chr_fe_ioctl(s->chr.chr, CHR_IOCTL_SERIAL_GET_TIOCM,
199                           &flags) == -ENOTSUP) {
200         s->poll_msl = -1;
201         return;
202     }
203 
204     omsr = s->msr;
205 
206     s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
207     s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
208     s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
209     s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
210 
211     if (s->msr != omsr) {
212          /* Set delta bits */
213          s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
214          /* UART_MSR_TERI only if change was from 1 -> 0 */
215          if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
216              s->msr &= ~UART_MSR_TERI;
217          serial_update_irq(s);
218     }
219 
220     /* The real 16550A apparently has a 250ns response latency to line status changes.
221        We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
222 
223     if (s->poll_msl) {
224         timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
225                   NANOSECONDS_PER_SECOND / 100);
226     }
227 }
228 
229 static gboolean serial_watch_cb(GIOChannel *chan, GIOCondition cond,
230                                 void *opaque)
231 {
232     SerialState *s = opaque;
233     s->watch_tag = 0;
234     serial_xmit(s);
235     return FALSE;
236 }
237 
238 static void serial_xmit(SerialState *s)
239 {
240     do {
241         assert(!(s->lsr & UART_LSR_TEMT));
242         if (s->tsr_retry == 0) {
243             assert(!(s->lsr & UART_LSR_THRE));
244 
245             if (s->fcr & UART_FCR_FE) {
246                 assert(!fifo8_is_empty(&s->xmit_fifo));
247                 s->tsr = fifo8_pop(&s->xmit_fifo);
248                 if (!s->xmit_fifo.num) {
249                     s->lsr |= UART_LSR_THRE;
250                 }
251             } else {
252                 s->tsr = s->thr;
253                 s->lsr |= UART_LSR_THRE;
254             }
255             if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
256                 s->thr_ipending = 1;
257                 serial_update_irq(s);
258             }
259         }
260 
261         if (s->mcr & UART_MCR_LOOP) {
262             /* in loopback mode, say that we just received a char */
263             serial_receive1(s, &s->tsr, 1);
264         } else if (qemu_chr_fe_write(s->chr.chr, &s->tsr, 1) != 1 &&
265                    s->tsr_retry < MAX_XMIT_RETRY) {
266             assert(s->watch_tag == 0);
267             s->watch_tag =
268                 qemu_chr_fe_add_watch(s->chr.chr, G_IO_OUT | G_IO_HUP,
269                                       serial_watch_cb, s);
270             if (s->watch_tag > 0) {
271                 s->tsr_retry++;
272                 return;
273             }
274         }
275         s->tsr_retry = 0;
276 
277         /* Transmit another byte if it is already available. It is only
278            possible when FIFO is enabled and not empty. */
279     } while (!(s->lsr & UART_LSR_THRE));
280 
281     s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
282     s->lsr |= UART_LSR_TEMT;
283 }
284 
285 /* Setter for FCR.
286    is_load flag means, that value is set while loading VM state
287    and interrupt should not be invoked */
288 static void serial_write_fcr(SerialState *s, uint8_t val)
289 {
290     /* Set fcr - val only has the bits that are supposed to "stick" */
291     s->fcr = val;
292 
293     if (val & UART_FCR_FE) {
294         s->iir |= UART_IIR_FE;
295         /* Set recv_fifo trigger Level */
296         switch (val & 0xC0) {
297         case UART_FCR_ITL_1:
298             s->recv_fifo_itl = 1;
299             break;
300         case UART_FCR_ITL_2:
301             s->recv_fifo_itl = 4;
302             break;
303         case UART_FCR_ITL_3:
304             s->recv_fifo_itl = 8;
305             break;
306         case UART_FCR_ITL_4:
307             s->recv_fifo_itl = 14;
308             break;
309         }
310     } else {
311         s->iir &= ~UART_IIR_FE;
312     }
313 }
314 
315 static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
316                                 unsigned size)
317 {
318     SerialState *s = opaque;
319 
320     addr &= 7;
321     DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val);
322     switch(addr) {
323     default:
324     case 0:
325         if (s->lcr & UART_LCR_DLAB) {
326             s->divider = (s->divider & 0xff00) | val;
327             serial_update_parameters(s);
328         } else {
329             s->thr = (uint8_t) val;
330             if(s->fcr & UART_FCR_FE) {
331                 /* xmit overruns overwrite data, so make space if needed */
332                 if (fifo8_is_full(&s->xmit_fifo)) {
333                     fifo8_pop(&s->xmit_fifo);
334                 }
335                 fifo8_push(&s->xmit_fifo, s->thr);
336             }
337             s->thr_ipending = 0;
338             s->lsr &= ~UART_LSR_THRE;
339             s->lsr &= ~UART_LSR_TEMT;
340             serial_update_irq(s);
341             if (s->tsr_retry == 0) {
342                 serial_xmit(s);
343             }
344         }
345         break;
346     case 1:
347         if (s->lcr & UART_LCR_DLAB) {
348             s->divider = (s->divider & 0x00ff) | (val << 8);
349             serial_update_parameters(s);
350         } else {
351             uint8_t changed = (s->ier ^ val) & 0x0f;
352             s->ier = val & 0x0f;
353             /* If the backend device is a real serial port, turn polling of the modem
354              * status lines on physical port on or off depending on UART_IER_MSI state.
355              */
356             if ((changed & UART_IER_MSI) && s->poll_msl >= 0) {
357                 if (s->ier & UART_IER_MSI) {
358                      s->poll_msl = 1;
359                      serial_update_msl(s);
360                 } else {
361                      timer_del(s->modem_status_poll);
362                      s->poll_msl = 0;
363                 }
364             }
365 
366             /* Turning on the THRE interrupt on IER can trigger the interrupt
367              * if LSR.THRE=1, even if it had been masked before by reading IIR.
368              * This is not in the datasheet, but Windows relies on it.  It is
369              * unclear if THRE has to be resampled every time THRI becomes
370              * 1, or only on the rising edge.  Bochs does the latter, and Windows
371              * always toggles IER to all zeroes and back to all ones, so do the
372              * same.
373              *
374              * If IER.THRI is zero, thr_ipending is not used.  Set it to zero
375              * so that the thr_ipending subsection is not migrated.
376              */
377             if (changed & UART_IER_THRI) {
378                 if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
379                     s->thr_ipending = 1;
380                 } else {
381                     s->thr_ipending = 0;
382                 }
383             }
384 
385             if (changed) {
386                 serial_update_irq(s);
387             }
388         }
389         break;
390     case 2:
391         /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
392         if ((val ^ s->fcr) & UART_FCR_FE) {
393             val |= UART_FCR_XFR | UART_FCR_RFR;
394         }
395 
396         /* FIFO clear */
397 
398         if (val & UART_FCR_RFR) {
399             s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
400             timer_del(s->fifo_timeout_timer);
401             s->timeout_ipending = 0;
402             fifo8_reset(&s->recv_fifo);
403         }
404 
405         if (val & UART_FCR_XFR) {
406             s->lsr |= UART_LSR_THRE;
407             s->thr_ipending = 1;
408             fifo8_reset(&s->xmit_fifo);
409         }
410 
411         serial_write_fcr(s, val & 0xC9);
412         serial_update_irq(s);
413         break;
414     case 3:
415         {
416             int break_enable;
417             s->lcr = val;
418             serial_update_parameters(s);
419             break_enable = (val >> 6) & 1;
420             if (break_enable != s->last_break_enable) {
421                 s->last_break_enable = break_enable;
422                 qemu_chr_fe_ioctl(s->chr.chr, CHR_IOCTL_SERIAL_SET_BREAK,
423                                &break_enable);
424             }
425         }
426         break;
427     case 4:
428         {
429             int flags;
430             int old_mcr = s->mcr;
431             s->mcr = val & 0x1f;
432             if (val & UART_MCR_LOOP)
433                 break;
434 
435             if (s->poll_msl >= 0 && old_mcr != s->mcr) {
436 
437                 qemu_chr_fe_ioctl(s->chr.chr,
438                                   CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
439 
440                 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
441 
442                 if (val & UART_MCR_RTS)
443                     flags |= CHR_TIOCM_RTS;
444                 if (val & UART_MCR_DTR)
445                     flags |= CHR_TIOCM_DTR;
446 
447                 qemu_chr_fe_ioctl(s->chr.chr,
448                                   CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
449                 /* Update the modem status after a one-character-send wait-time, since there may be a response
450                    from the device/computer at the other end of the serial line */
451                 timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
452             }
453         }
454         break;
455     case 5:
456         break;
457     case 6:
458         break;
459     case 7:
460         s->scr = val;
461         break;
462     }
463 }
464 
465 static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
466 {
467     SerialState *s = opaque;
468     uint32_t ret;
469 
470     addr &= 7;
471     switch(addr) {
472     default:
473     case 0:
474         if (s->lcr & UART_LCR_DLAB) {
475             ret = s->divider & 0xff;
476         } else {
477             if(s->fcr & UART_FCR_FE) {
478                 ret = fifo8_is_empty(&s->recv_fifo) ?
479                             0 : fifo8_pop(&s->recv_fifo);
480                 if (s->recv_fifo.num == 0) {
481                     s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
482                 } else {
483                     timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
484                 }
485                 s->timeout_ipending = 0;
486             } else {
487                 ret = s->rbr;
488                 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
489             }
490             serial_update_irq(s);
491             if (!(s->mcr & UART_MCR_LOOP)) {
492                 /* in loopback mode, don't receive any data */
493                 qemu_chr_accept_input(s->chr.chr);
494             }
495         }
496         break;
497     case 1:
498         if (s->lcr & UART_LCR_DLAB) {
499             ret = (s->divider >> 8) & 0xff;
500         } else {
501             ret = s->ier;
502         }
503         break;
504     case 2:
505         ret = s->iir;
506         if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
507             s->thr_ipending = 0;
508             serial_update_irq(s);
509         }
510         break;
511     case 3:
512         ret = s->lcr;
513         break;
514     case 4:
515         ret = s->mcr;
516         break;
517     case 5:
518         ret = s->lsr;
519         /* Clear break and overrun interrupts */
520         if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
521             s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
522             serial_update_irq(s);
523         }
524         break;
525     case 6:
526         if (s->mcr & UART_MCR_LOOP) {
527             /* in loopback, the modem output pins are connected to the
528                inputs */
529             ret = (s->mcr & 0x0c) << 4;
530             ret |= (s->mcr & 0x02) << 3;
531             ret |= (s->mcr & 0x01) << 5;
532         } else {
533             if (s->poll_msl >= 0)
534                 serial_update_msl(s);
535             ret = s->msr;
536             /* Clear delta bits & msr int after read, if they were set */
537             if (s->msr & UART_MSR_ANY_DELTA) {
538                 s->msr &= 0xF0;
539                 serial_update_irq(s);
540             }
541         }
542         break;
543     case 7:
544         ret = s->scr;
545         break;
546     }
547     DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret);
548     return ret;
549 }
550 
551 static int serial_can_receive(SerialState *s)
552 {
553     if(s->fcr & UART_FCR_FE) {
554         if (s->recv_fifo.num < UART_FIFO_LENGTH) {
555             /*
556              * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
557              * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
558              * effect will be to almost always fill the fifo completely before
559              * the guest has a chance to respond, effectively overriding the ITL
560              * that the guest has set.
561              */
562             return (s->recv_fifo.num <= s->recv_fifo_itl) ?
563                         s->recv_fifo_itl - s->recv_fifo.num : 1;
564         } else {
565             return 0;
566         }
567     } else {
568         return !(s->lsr & UART_LSR_DR);
569     }
570 }
571 
572 static void serial_receive_break(SerialState *s)
573 {
574     s->rbr = 0;
575     /* When the LSR_DR is set a null byte is pushed into the fifo */
576     recv_fifo_put(s, '\0');
577     s->lsr |= UART_LSR_BI | UART_LSR_DR;
578     serial_update_irq(s);
579 }
580 
581 /* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
582 static void fifo_timeout_int (void *opaque) {
583     SerialState *s = opaque;
584     if (s->recv_fifo.num) {
585         s->timeout_ipending = 1;
586         serial_update_irq(s);
587     }
588 }
589 
590 static int serial_can_receive1(void *opaque)
591 {
592     SerialState *s = opaque;
593     return serial_can_receive(s);
594 }
595 
596 static void serial_receive1(void *opaque, const uint8_t *buf, int size)
597 {
598     SerialState *s = opaque;
599 
600     if (s->wakeup) {
601         qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER);
602     }
603     if(s->fcr & UART_FCR_FE) {
604         int i;
605         for (i = 0; i < size; i++) {
606             recv_fifo_put(s, buf[i]);
607         }
608         s->lsr |= UART_LSR_DR;
609         /* call the timeout receive callback in 4 char transmit time */
610         timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
611     } else {
612         if (s->lsr & UART_LSR_DR)
613             s->lsr |= UART_LSR_OE;
614         s->rbr = buf[0];
615         s->lsr |= UART_LSR_DR;
616     }
617     serial_update_irq(s);
618 }
619 
620 static void serial_event(void *opaque, int event)
621 {
622     SerialState *s = opaque;
623     DPRINTF("event %x\n", event);
624     if (event == CHR_EVENT_BREAK)
625         serial_receive_break(s);
626 }
627 
628 static void serial_pre_save(void *opaque)
629 {
630     SerialState *s = opaque;
631     s->fcr_vmstate = s->fcr;
632 }
633 
634 static int serial_pre_load(void *opaque)
635 {
636     SerialState *s = opaque;
637     s->thr_ipending = -1;
638     s->poll_msl = -1;
639     return 0;
640 }
641 
642 static int serial_post_load(void *opaque, int version_id)
643 {
644     SerialState *s = opaque;
645 
646     if (version_id < 3) {
647         s->fcr_vmstate = 0;
648     }
649     if (s->thr_ipending == -1) {
650         s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
651     }
652 
653     if (s->tsr_retry > 0) {
654         /* tsr_retry > 0 implies LSR.TEMT = 0 (transmitter not empty).  */
655         if (s->lsr & UART_LSR_TEMT) {
656             error_report("inconsistent state in serial device "
657                          "(tsr empty, tsr_retry=%d", s->tsr_retry);
658             return -1;
659         }
660 
661         if (s->tsr_retry > MAX_XMIT_RETRY) {
662             s->tsr_retry = MAX_XMIT_RETRY;
663         }
664 
665         assert(s->watch_tag == 0);
666         s->watch_tag = qemu_chr_fe_add_watch(s->chr.chr, G_IO_OUT | G_IO_HUP,
667                                              serial_watch_cb, s);
668     } else {
669         /* tsr_retry == 0 implies LSR.TEMT = 1 (transmitter empty).  */
670         if (!(s->lsr & UART_LSR_TEMT)) {
671             error_report("inconsistent state in serial device "
672                          "(tsr not empty, tsr_retry=0");
673             return -1;
674         }
675     }
676 
677     s->last_break_enable = (s->lcr >> 6) & 1;
678     /* Initialize fcr via setter to perform essential side-effects */
679     serial_write_fcr(s, s->fcr_vmstate);
680     serial_update_parameters(s);
681     return 0;
682 }
683 
684 static bool serial_thr_ipending_needed(void *opaque)
685 {
686     SerialState *s = opaque;
687 
688     if (s->ier & UART_IER_THRI) {
689         bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
690         return s->thr_ipending != expected_value;
691     } else {
692         /* LSR.THRE will be sampled again when the interrupt is
693          * enabled.  thr_ipending is not used in this case, do
694          * not migrate it.
695          */
696         return false;
697     }
698 }
699 
700 static const VMStateDescription vmstate_serial_thr_ipending = {
701     .name = "serial/thr_ipending",
702     .version_id = 1,
703     .minimum_version_id = 1,
704     .needed = serial_thr_ipending_needed,
705     .fields = (VMStateField[]) {
706         VMSTATE_INT32(thr_ipending, SerialState),
707         VMSTATE_END_OF_LIST()
708     }
709 };
710 
711 static bool serial_tsr_needed(void *opaque)
712 {
713     SerialState *s = (SerialState *)opaque;
714     return s->tsr_retry != 0;
715 }
716 
717 static const VMStateDescription vmstate_serial_tsr = {
718     .name = "serial/tsr",
719     .version_id = 1,
720     .minimum_version_id = 1,
721     .needed = serial_tsr_needed,
722     .fields = (VMStateField[]) {
723         VMSTATE_UINT32(tsr_retry, SerialState),
724         VMSTATE_UINT8(thr, SerialState),
725         VMSTATE_UINT8(tsr, SerialState),
726         VMSTATE_END_OF_LIST()
727     }
728 };
729 
730 static bool serial_recv_fifo_needed(void *opaque)
731 {
732     SerialState *s = (SerialState *)opaque;
733     return !fifo8_is_empty(&s->recv_fifo);
734 
735 }
736 
737 static const VMStateDescription vmstate_serial_recv_fifo = {
738     .name = "serial/recv_fifo",
739     .version_id = 1,
740     .minimum_version_id = 1,
741     .needed = serial_recv_fifo_needed,
742     .fields = (VMStateField[]) {
743         VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
744         VMSTATE_END_OF_LIST()
745     }
746 };
747 
748 static bool serial_xmit_fifo_needed(void *opaque)
749 {
750     SerialState *s = (SerialState *)opaque;
751     return !fifo8_is_empty(&s->xmit_fifo);
752 }
753 
754 static const VMStateDescription vmstate_serial_xmit_fifo = {
755     .name = "serial/xmit_fifo",
756     .version_id = 1,
757     .minimum_version_id = 1,
758     .needed = serial_xmit_fifo_needed,
759     .fields = (VMStateField[]) {
760         VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
761         VMSTATE_END_OF_LIST()
762     }
763 };
764 
765 static bool serial_fifo_timeout_timer_needed(void *opaque)
766 {
767     SerialState *s = (SerialState *)opaque;
768     return timer_pending(s->fifo_timeout_timer);
769 }
770 
771 static const VMStateDescription vmstate_serial_fifo_timeout_timer = {
772     .name = "serial/fifo_timeout_timer",
773     .version_id = 1,
774     .minimum_version_id = 1,
775     .needed = serial_fifo_timeout_timer_needed,
776     .fields = (VMStateField[]) {
777         VMSTATE_TIMER_PTR(fifo_timeout_timer, SerialState),
778         VMSTATE_END_OF_LIST()
779     }
780 };
781 
782 static bool serial_timeout_ipending_needed(void *opaque)
783 {
784     SerialState *s = (SerialState *)opaque;
785     return s->timeout_ipending != 0;
786 }
787 
788 static const VMStateDescription vmstate_serial_timeout_ipending = {
789     .name = "serial/timeout_ipending",
790     .version_id = 1,
791     .minimum_version_id = 1,
792     .needed = serial_timeout_ipending_needed,
793     .fields = (VMStateField[]) {
794         VMSTATE_INT32(timeout_ipending, SerialState),
795         VMSTATE_END_OF_LIST()
796     }
797 };
798 
799 static bool serial_poll_needed(void *opaque)
800 {
801     SerialState *s = (SerialState *)opaque;
802     return s->poll_msl >= 0;
803 }
804 
805 static const VMStateDescription vmstate_serial_poll = {
806     .name = "serial/poll",
807     .version_id = 1,
808     .needed = serial_poll_needed,
809     .minimum_version_id = 1,
810     .fields = (VMStateField[]) {
811         VMSTATE_INT32(poll_msl, SerialState),
812         VMSTATE_TIMER_PTR(modem_status_poll, SerialState),
813         VMSTATE_END_OF_LIST()
814     }
815 };
816 
817 const VMStateDescription vmstate_serial = {
818     .name = "serial",
819     .version_id = 3,
820     .minimum_version_id = 2,
821     .pre_save = serial_pre_save,
822     .pre_load = serial_pre_load,
823     .post_load = serial_post_load,
824     .fields = (VMStateField[]) {
825         VMSTATE_UINT16_V(divider, SerialState, 2),
826         VMSTATE_UINT8(rbr, SerialState),
827         VMSTATE_UINT8(ier, SerialState),
828         VMSTATE_UINT8(iir, SerialState),
829         VMSTATE_UINT8(lcr, SerialState),
830         VMSTATE_UINT8(mcr, SerialState),
831         VMSTATE_UINT8(lsr, SerialState),
832         VMSTATE_UINT8(msr, SerialState),
833         VMSTATE_UINT8(scr, SerialState),
834         VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
835         VMSTATE_END_OF_LIST()
836     },
837     .subsections = (const VMStateDescription*[]) {
838         &vmstate_serial_thr_ipending,
839         &vmstate_serial_tsr,
840         &vmstate_serial_recv_fifo,
841         &vmstate_serial_xmit_fifo,
842         &vmstate_serial_fifo_timeout_timer,
843         &vmstate_serial_timeout_ipending,
844         &vmstate_serial_poll,
845         NULL
846     }
847 };
848 
849 static void serial_reset(void *opaque)
850 {
851     SerialState *s = opaque;
852 
853     if (s->watch_tag > 0) {
854         g_source_remove(s->watch_tag);
855         s->watch_tag = 0;
856     }
857 
858     s->rbr = 0;
859     s->ier = 0;
860     s->iir = UART_IIR_NO_INT;
861     s->lcr = 0;
862     s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
863     s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
864     /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
865     s->divider = 0x0C;
866     s->mcr = UART_MCR_OUT2;
867     s->scr = 0;
868     s->tsr_retry = 0;
869     s->char_transmit_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
870     s->poll_msl = 0;
871 
872     s->timeout_ipending = 0;
873     timer_del(s->fifo_timeout_timer);
874     timer_del(s->modem_status_poll);
875 
876     fifo8_reset(&s->recv_fifo);
877     fifo8_reset(&s->xmit_fifo);
878 
879     s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
880 
881     s->thr_ipending = 0;
882     s->last_break_enable = 0;
883     qemu_irq_lower(s->irq);
884 
885     serial_update_msl(s);
886     s->msr &= ~UART_MSR_ANY_DELTA;
887 }
888 
889 void serial_realize_core(SerialState *s, Error **errp)
890 {
891     if (!s->chr.chr) {
892         error_setg(errp, "Can't create serial device, empty char device");
893         return;
894     }
895 
896     s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
897 
898     s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
899     qemu_register_reset(serial_reset, s);
900 
901     qemu_chr_add_handlers(s->chr.chr, serial_can_receive1, serial_receive1,
902                           serial_event, s);
903     fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
904     fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
905     serial_reset(s);
906 }
907 
908 void serial_exit_core(SerialState *s)
909 {
910     qemu_chr_add_handlers(s->chr.chr, NULL, NULL, NULL, NULL);
911     qemu_unregister_reset(serial_reset, s);
912 }
913 
914 /* Change the main reference oscillator frequency. */
915 void serial_set_frequency(SerialState *s, uint32_t frequency)
916 {
917     s->baudbase = frequency;
918     serial_update_parameters(s);
919 }
920 
921 const MemoryRegionOps serial_io_ops = {
922     .read = serial_ioport_read,
923     .write = serial_ioport_write,
924     .impl = {
925         .min_access_size = 1,
926         .max_access_size = 1,
927     },
928     .endianness = DEVICE_LITTLE_ENDIAN,
929 };
930 
931 SerialState *serial_init(int base, qemu_irq irq, int baudbase,
932                          CharDriverState *chr, MemoryRegion *system_io)
933 {
934     SerialState *s;
935 
936     s = g_malloc0(sizeof(SerialState));
937 
938     s->irq = irq;
939     s->baudbase = baudbase;
940     qemu_chr_fe_init(&s->chr, chr, &error_abort);
941     serial_realize_core(s, &error_fatal);
942 
943     vmstate_register(NULL, base, &vmstate_serial, s);
944 
945     memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
946     memory_region_add_subregion(system_io, base, &s->io);
947 
948     return s;
949 }
950 
951 /* Memory mapped interface */
952 static uint64_t serial_mm_read(void *opaque, hwaddr addr,
953                                unsigned size)
954 {
955     SerialState *s = opaque;
956     return serial_ioport_read(s, addr >> s->it_shift, 1);
957 }
958 
959 static void serial_mm_write(void *opaque, hwaddr addr,
960                             uint64_t value, unsigned size)
961 {
962     SerialState *s = opaque;
963     value &= ~0u >> (32 - (size * 8));
964     serial_ioport_write(s, addr >> s->it_shift, value, 1);
965 }
966 
967 static const MemoryRegionOps serial_mm_ops[3] = {
968     [DEVICE_NATIVE_ENDIAN] = {
969         .read = serial_mm_read,
970         .write = serial_mm_write,
971         .endianness = DEVICE_NATIVE_ENDIAN,
972     },
973     [DEVICE_LITTLE_ENDIAN] = {
974         .read = serial_mm_read,
975         .write = serial_mm_write,
976         .endianness = DEVICE_LITTLE_ENDIAN,
977     },
978     [DEVICE_BIG_ENDIAN] = {
979         .read = serial_mm_read,
980         .write = serial_mm_write,
981         .endianness = DEVICE_BIG_ENDIAN,
982     },
983 };
984 
985 SerialState *serial_mm_init(MemoryRegion *address_space,
986                             hwaddr base, int it_shift,
987                             qemu_irq irq, int baudbase,
988                             CharDriverState *chr, enum device_endian end)
989 {
990     SerialState *s;
991 
992     s = g_malloc0(sizeof(SerialState));
993 
994     s->it_shift = it_shift;
995     s->irq = irq;
996     s->baudbase = baudbase;
997     qemu_chr_fe_init(&s->chr, chr, &error_abort);
998 
999     serial_realize_core(s, &error_fatal);
1000     vmstate_register(NULL, base, &vmstate_serial, s);
1001 
1002     memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
1003                           "serial", 8 << it_shift);
1004     memory_region_add_subregion(address_space, base, &s->io);
1005     return s;
1006 }
1007