xref: /openbmc/qemu/hw/arm/sbsa-ref.c (revision ee4336f9)
164580903SHongbo Zhang /*
264580903SHongbo Zhang  * ARM SBSA Reference Platform emulation
364580903SHongbo Zhang  *
464580903SHongbo Zhang  * Copyright (c) 2018 Linaro Limited
5d40ab068SLeif Lindholm  * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
664580903SHongbo Zhang  * Written by Hongbo Zhang <hongbo.zhang@linaro.org>
764580903SHongbo Zhang  *
864580903SHongbo Zhang  * This program is free software; you can redistribute it and/or modify it
964580903SHongbo Zhang  * under the terms and conditions of the GNU General Public License,
1064580903SHongbo Zhang  * version 2 or later, as published by the Free Software Foundation.
1164580903SHongbo Zhang  *
1264580903SHongbo Zhang  * This program is distributed in the hope it will be useful, but WITHOUT
1364580903SHongbo Zhang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1464580903SHongbo Zhang  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1564580903SHongbo Zhang  * more details.
1664580903SHongbo Zhang  *
1764580903SHongbo Zhang  * You should have received a copy of the GNU General Public License along with
1864580903SHongbo Zhang  * this program.  If not, see <http://www.gnu.org/licenses/>.
1964580903SHongbo Zhang  */
2064580903SHongbo Zhang 
2164580903SHongbo Zhang #include "qemu/osdep.h"
222c65db5eSPaolo Bonzini #include "qemu/datadir.h"
2364580903SHongbo Zhang #include "qapi/error.h"
2464580903SHongbo Zhang #include "qemu/error-report.h"
2564580903SHongbo Zhang #include "qemu/units.h"
26e9fdf453SHongbo Zhang #include "sysemu/device_tree.h"
2794522562SPhilippe Mathieu-Daudé #include "sysemu/kvm.h"
2864580903SHongbo Zhang #include "sysemu/numa.h"
2954d31236SMarkus Armbruster #include "sysemu/runstate.h"
3064580903SHongbo Zhang #include "sysemu/sysemu.h"
3164580903SHongbo Zhang #include "exec/hwaddr.h"
3264580903SHongbo Zhang #include "kvm_arm.h"
3364580903SHongbo Zhang #include "hw/arm/boot.h"
34d40ab068SLeif Lindholm #include "hw/arm/bsa.h"
350c08d4f3SMarcin Juszkiewicz #include "hw/arm/fdt.h"
36a431ab0eSRichard Henderson #include "hw/arm/smmuv3.h"
37e9fdf453SHongbo Zhang #include "hw/block/flash.h"
3864580903SHongbo Zhang #include "hw/boards.h"
39c6ff8bdeSBALATON Zoltan #include "hw/ide/ide-bus.h"
40fbb5945eSPhilippe Mathieu-Daudé #include "hw/ide/ahci-sysbus.h"
4164580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h"
420c40daf0SPhilippe Mathieu-Daudé #include "hw/intc/arm_gicv3_its_common.h"
43e9fdf453SHongbo Zhang #include "hw/loader.h"
44e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h"
45a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
46e9fdf453SHongbo Zhang #include "hw/usb.h"
4762c2b876SYuquan Wang #include "hw/usb/xhci.h"
48d8f6d15fSGavin Shan #include "hw/char/pl011.h"
49baabe7d0SShashi Mallela #include "hw/watchdog/sbsa_gwdt.h"
50e9fdf453SHongbo Zhang #include "net/net.h"
51d210fa2fSKevin Wolf #include "qapi/qmp/qlist.h"
52db1015e9SEduardo Habkost #include "qom/object.h"
53d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
54f4f318b4SPhilippe Mathieu-Daudé #include "target/arm/gtimer.h"
5564580903SHongbo Zhang 
5664580903SHongbo Zhang #define RAMLIMIT_GB 8192
5764580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB)
5864580903SHongbo Zhang 
59e9fdf453SHongbo Zhang #define NUM_IRQS        256
60e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS   4
61e9fdf453SHongbo Zhang #define NUM_SATA_PORTS  6
62e9fdf453SHongbo Zhang 
63*ee4336f9SPeter Maydell /*
64*ee4336f9SPeter Maydell  * Generic timer frequency in Hz (which drives both the CPU generic timers
65*ee4336f9SPeter Maydell  * and the SBSA watchdog-timer). Older versions of the TF-A firmware
66*ee4336f9SPeter Maydell  * typically used with sbsa-ref (including the binaries in our Avocado test
67*ee4336f9SPeter Maydell  * Aarch64SbsarefMachine.test_sbsaref_alpine_linux_max_pauth_impdef
68*ee4336f9SPeter Maydell  * assume it is this value.
69*ee4336f9SPeter Maydell  *
70*ee4336f9SPeter Maydell  * TODO: this value is not architecturally correct for an Armv8.6 or
71*ee4336f9SPeter Maydell  * better CPU, so we should move to 1GHz once the TF-A fix above has
72*ee4336f9SPeter Maydell  * made it into a release and into our Avocado test.
73*ee4336f9SPeter Maydell  */
74*ee4336f9SPeter Maydell #define SBSA_GTIMER_HZ 62500000
75*ee4336f9SPeter Maydell 
7664580903SHongbo Zhang enum {
7764580903SHongbo Zhang     SBSA_FLASH,
7864580903SHongbo Zhang     SBSA_MEM,
7964580903SHongbo Zhang     SBSA_CPUPERIPHS,
8064580903SHongbo Zhang     SBSA_GIC_DIST,
8164580903SHongbo Zhang     SBSA_GIC_REDIST,
829fe2b4a2SShashi Mallela     SBSA_GIC_ITS,
833f462bf0SGraeme Gregory     SBSA_SECURE_EC,
8480d60a6dSEduardo Habkost     SBSA_GWDT_WS0,
85baabe7d0SShashi Mallela     SBSA_GWDT_REFRESH,
86baabe7d0SShashi Mallela     SBSA_GWDT_CONTROL,
8764580903SHongbo Zhang     SBSA_SMMU,
8864580903SHongbo Zhang     SBSA_UART,
8964580903SHongbo Zhang     SBSA_RTC,
9064580903SHongbo Zhang     SBSA_PCIE,
9164580903SHongbo Zhang     SBSA_PCIE_MMIO,
9264580903SHongbo Zhang     SBSA_PCIE_MMIO_HIGH,
9364580903SHongbo Zhang     SBSA_PCIE_PIO,
9464580903SHongbo Zhang     SBSA_PCIE_ECAM,
9564580903SHongbo Zhang     SBSA_GPIO,
9664580903SHongbo Zhang     SBSA_SECURE_UART,
9764580903SHongbo Zhang     SBSA_SECURE_UART_MM,
9864580903SHongbo Zhang     SBSA_SECURE_MEM,
9964580903SHongbo Zhang     SBSA_AHCI,
10062c2b876SYuquan Wang     SBSA_XHCI,
10164580903SHongbo Zhang };
10264580903SHongbo Zhang 
103db1015e9SEduardo Habkost struct SBSAMachineState {
10464580903SHongbo Zhang     MachineState parent;
10564580903SHongbo Zhang     struct arm_boot_info bootinfo;
10664580903SHongbo Zhang     int smp_cpus;
10764580903SHongbo Zhang     void *fdt;
10864580903SHongbo Zhang     int fdt_size;
10964580903SHongbo Zhang     int psci_conduit;
11048ba18e6SPhilippe Mathieu-Daudé     DeviceState *gic;
111e9fdf453SHongbo Zhang     PFlashCFI01 *flash[2];
112db1015e9SEduardo Habkost };
11364580903SHongbo Zhang 
11464580903SHongbo Zhang #define TYPE_SBSA_MACHINE   MACHINE_TYPE_NAME("sbsa-ref")
1158063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SBSAMachineState, SBSA_MACHINE)
11664580903SHongbo Zhang 
11764580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = {
11864580903SHongbo Zhang     /* 512M boot ROM */
11964580903SHongbo Zhang     [SBSA_FLASH] =              {          0, 0x20000000 },
12064580903SHongbo Zhang     /* 512M secure memory */
12164580903SHongbo Zhang     [SBSA_SECURE_MEM] =         { 0x20000000, 0x20000000 },
12264580903SHongbo Zhang     /* Space reserved for CPU peripheral devices */
12364580903SHongbo Zhang     [SBSA_CPUPERIPHS] =         { 0x40000000, 0x00040000 },
12464580903SHongbo Zhang     [SBSA_GIC_DIST] =           { 0x40060000, 0x00010000 },
12564580903SHongbo Zhang     [SBSA_GIC_REDIST] =         { 0x40080000, 0x04000000 },
1269fe2b4a2SShashi Mallela     [SBSA_GIC_ITS] =            { 0x44081000, 0x00020000 },
1273f462bf0SGraeme Gregory     [SBSA_SECURE_EC] =          { 0x50000000, 0x00001000 },
128baabe7d0SShashi Mallela     [SBSA_GWDT_REFRESH] =       { 0x50010000, 0x00001000 },
129baabe7d0SShashi Mallela     [SBSA_GWDT_CONTROL] =       { 0x50011000, 0x00001000 },
13064580903SHongbo Zhang     [SBSA_UART] =               { 0x60000000, 0x00001000 },
13164580903SHongbo Zhang     [SBSA_RTC] =                { 0x60010000, 0x00001000 },
13264580903SHongbo Zhang     [SBSA_GPIO] =               { 0x60020000, 0x00001000 },
13364580903SHongbo Zhang     [SBSA_SECURE_UART] =        { 0x60030000, 0x00001000 },
13464580903SHongbo Zhang     [SBSA_SECURE_UART_MM] =     { 0x60040000, 0x00001000 },
13564580903SHongbo Zhang     [SBSA_SMMU] =               { 0x60050000, 0x00020000 },
13664580903SHongbo Zhang     /* Space here reserved for more SMMUs */
13764580903SHongbo Zhang     [SBSA_AHCI] =               { 0x60100000, 0x00010000 },
13862c2b876SYuquan Wang     [SBSA_XHCI] =               { 0x60110000, 0x00010000 },
13964580903SHongbo Zhang     /* Space here reserved for other devices */
14064580903SHongbo Zhang     [SBSA_PCIE_PIO] =           { 0x7fff0000, 0x00010000 },
14164580903SHongbo Zhang     /* 32-bit address PCIE MMIO space */
14264580903SHongbo Zhang     [SBSA_PCIE_MMIO] =          { 0x80000000, 0x70000000 },
14364580903SHongbo Zhang     /* 256M PCIE ECAM space */
14464580903SHongbo Zhang     [SBSA_PCIE_ECAM] =          { 0xf0000000, 0x10000000 },
14564580903SHongbo Zhang     /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */
14664580903SHongbo Zhang     [SBSA_PCIE_MMIO_HIGH] =     { 0x100000000ULL, 0xFF00000000ULL },
14764580903SHongbo Zhang     [SBSA_MEM] =                { 0x10000000000ULL, RAMLIMIT_BYTES },
14864580903SHongbo Zhang };
14964580903SHongbo Zhang 
150e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = {
151e9fdf453SHongbo Zhang     [SBSA_UART] = 1,
152e9fdf453SHongbo Zhang     [SBSA_RTC] = 2,
153e9fdf453SHongbo Zhang     [SBSA_PCIE] = 3, /* ... to 6 */
154e9fdf453SHongbo Zhang     [SBSA_GPIO] = 7,
155e9fdf453SHongbo Zhang     [SBSA_SECURE_UART] = 8,
156e9fdf453SHongbo Zhang     [SBSA_SECURE_UART_MM] = 9,
157e9fdf453SHongbo Zhang     [SBSA_AHCI] = 10,
15862c2b876SYuquan Wang     [SBSA_XHCI] = 11,
15904788fd5SGraeme Gregory     [SBSA_SMMU] = 12, /* ... to 15 */
16080d60a6dSEduardo Habkost     [SBSA_GWDT_WS0] = 16,
161e9fdf453SHongbo Zhang };
162e9fdf453SHongbo Zhang 
163999f6ebdSLeif Lindholm static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx)
164999f6ebdSLeif Lindholm {
165999f6ebdSLeif Lindholm     uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER;
166750245edSRichard Henderson     return arm_build_mp_affinity(idx, clustersz);
167999f6ebdSLeif Lindholm }
168999f6ebdSLeif Lindholm 
1690c08d4f3SMarcin Juszkiewicz static void sbsa_fdt_add_gic_node(SBSAMachineState *sms)
1700c08d4f3SMarcin Juszkiewicz {
1710c08d4f3SMarcin Juszkiewicz     char *nodename;
1720c08d4f3SMarcin Juszkiewicz 
1730c08d4f3SMarcin Juszkiewicz     nodename = g_strdup_printf("/intc");
1740c08d4f3SMarcin Juszkiewicz     qemu_fdt_add_subnode(sms->fdt, nodename);
1750c08d4f3SMarcin Juszkiewicz     qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg",
1760c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_DIST].base,
1770c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_DIST].size,
1780c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_REDIST].base,
1790c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_REDIST].size);
1800c08d4f3SMarcin Juszkiewicz 
1819fe2b4a2SShashi Mallela     nodename = g_strdup_printf("/intc/its");
1829fe2b4a2SShashi Mallela     qemu_fdt_add_subnode(sms->fdt, nodename);
1839fe2b4a2SShashi Mallela     qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg",
1849fe2b4a2SShashi Mallela                                  2, sbsa_ref_memmap[SBSA_GIC_ITS].base,
1859fe2b4a2SShashi Mallela                                  2, sbsa_ref_memmap[SBSA_GIC_ITS].size);
1869fe2b4a2SShashi Mallela 
1870c08d4f3SMarcin Juszkiewicz     g_free(nodename);
1880c08d4f3SMarcin Juszkiewicz }
1899fe2b4a2SShashi Mallela 
190e9fdf453SHongbo Zhang /*
191e9fdf453SHongbo Zhang  * Firmware on this machine only uses ACPI table to load OS, these limited
192e9fdf453SHongbo Zhang  * device tree nodes are just to let firmware know the info which varies from
193e9fdf453SHongbo Zhang  * command line parameters, so it is not necessary to be fully compatible
194e9fdf453SHongbo Zhang  * with the kernel CPU and NUMA binding rules.
195e9fdf453SHongbo Zhang  */
196e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms)
197e9fdf453SHongbo Zhang {
198e9fdf453SHongbo Zhang     void *fdt = create_device_tree(&sms->fdt_size);
199e9fdf453SHongbo Zhang     const MachineState *ms = MACHINE(sms);
200aa570207STao Xu     int nb_numa_nodes = ms->numa_state->num_nodes;
201e9fdf453SHongbo Zhang     int cpu;
202e9fdf453SHongbo Zhang 
203e9fdf453SHongbo Zhang     if (!fdt) {
204e9fdf453SHongbo Zhang         error_report("create_device_tree() failed");
205e9fdf453SHongbo Zhang         exit(1);
206e9fdf453SHongbo Zhang     }
207e9fdf453SHongbo Zhang 
208e9fdf453SHongbo Zhang     sms->fdt = fdt;
209e9fdf453SHongbo Zhang 
210e9fdf453SHongbo Zhang     qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref");
211e9fdf453SHongbo Zhang     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
212e9fdf453SHongbo Zhang     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
213e9fdf453SHongbo Zhang 
21490ea2cceSLeif Lindholm     /*
21590ea2cceSLeif Lindholm      * This versioning scheme is for informing platform fw only. It is neither:
21690ea2cceSLeif Lindholm      * - A QEMU versioned machine type; a given version of QEMU will emulate
21790ea2cceSLeif Lindholm      *   a given version of the platform.
21890ea2cceSLeif Lindholm      * - A reflection of level of SBSA (now SystemReady SR) support provided.
21990ea2cceSLeif Lindholm      *
22090ea2cceSLeif Lindholm      * machine-version-major: updated when changes breaking fw compatibility
22190ea2cceSLeif Lindholm      *                        are introduced.
22290ea2cceSLeif Lindholm      * machine-version-minor: updated when features are added that don't break
22390ea2cceSLeif Lindholm      *                        fw compatibility.
22490ea2cceSLeif Lindholm      */
22590ea2cceSLeif Lindholm     qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0);
22662c2b876SYuquan Wang     qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 3);
22790ea2cceSLeif Lindholm 
228118154b7STao Xu     if (ms->numa_state->have_numa_distance) {
229e9fdf453SHongbo Zhang         int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t);
230e9fdf453SHongbo Zhang         uint32_t *matrix = g_malloc0(size);
231e9fdf453SHongbo Zhang         int idx, i, j;
232e9fdf453SHongbo Zhang 
233e9fdf453SHongbo Zhang         for (i = 0; i < nb_numa_nodes; i++) {
234e9fdf453SHongbo Zhang             for (j = 0; j < nb_numa_nodes; j++) {
235e9fdf453SHongbo Zhang                 idx = (i * nb_numa_nodes + j) * 3;
236e9fdf453SHongbo Zhang                 matrix[idx + 0] = cpu_to_be32(i);
237e9fdf453SHongbo Zhang                 matrix[idx + 1] = cpu_to_be32(j);
2387e721e7bSTao Xu                 matrix[idx + 2] =
2397e721e7bSTao Xu                     cpu_to_be32(ms->numa_state->nodes[i].distance[j]);
240e9fdf453SHongbo Zhang             }
241e9fdf453SHongbo Zhang         }
242e9fdf453SHongbo Zhang 
243e9fdf453SHongbo Zhang         qemu_fdt_add_subnode(fdt, "/distance-map");
244e9fdf453SHongbo Zhang         qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix",
245e9fdf453SHongbo Zhang                          matrix, size);
246e9fdf453SHongbo Zhang         g_free(matrix);
247e9fdf453SHongbo Zhang     }
248e9fdf453SHongbo Zhang 
249999f6ebdSLeif Lindholm     /*
250999f6ebdSLeif Lindholm      * From Documentation/devicetree/bindings/arm/cpus.yaml
251999f6ebdSLeif Lindholm      *  On ARM v8 64-bit systems this property is required
252999f6ebdSLeif Lindholm      *    and matches the MPIDR_EL1 register affinity bits.
253999f6ebdSLeif Lindholm      *
254999f6ebdSLeif Lindholm      *    * If cpus node's #address-cells property is set to 2
255999f6ebdSLeif Lindholm      *
256999f6ebdSLeif Lindholm      *      The first reg cell bits [7:0] must be set to
257999f6ebdSLeif Lindholm      *      bits [39:32] of MPIDR_EL1.
258999f6ebdSLeif Lindholm      *
259999f6ebdSLeif Lindholm      *      The second reg cell bits [23:0] must be set to
260999f6ebdSLeif Lindholm      *      bits [23:0] of MPIDR_EL1.
261999f6ebdSLeif Lindholm      */
262e9fdf453SHongbo Zhang     qemu_fdt_add_subnode(sms->fdt, "/cpus");
263999f6ebdSLeif Lindholm     qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2);
264999f6ebdSLeif Lindholm     qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0);
265e9fdf453SHongbo Zhang 
266e9fdf453SHongbo Zhang     for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) {
267e9fdf453SHongbo Zhang         char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
268e9fdf453SHongbo Zhang         ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
269e9fdf453SHongbo Zhang         CPUState *cs = CPU(armcpu);
270999f6ebdSLeif Lindholm         uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu);
271e9fdf453SHongbo Zhang 
272e9fdf453SHongbo Zhang         qemu_fdt_add_subnode(sms->fdt, nodename);
273999f6ebdSLeif Lindholm         qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr);
274e9fdf453SHongbo Zhang 
275e9fdf453SHongbo Zhang         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
276e9fdf453SHongbo Zhang             qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id",
277e9fdf453SHongbo Zhang                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
278e9fdf453SHongbo Zhang         }
279e9fdf453SHongbo Zhang 
280e9fdf453SHongbo Zhang         g_free(nodename);
281e9fdf453SHongbo Zhang     }
2820c08d4f3SMarcin Juszkiewicz 
2830c08d4f3SMarcin Juszkiewicz     sbsa_fdt_add_gic_node(sms);
284e9fdf453SHongbo Zhang }
285e9fdf453SHongbo Zhang 
286e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB)
287e9fdf453SHongbo Zhang 
288e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms,
289e9fdf453SHongbo Zhang                                         const char *name,
290e9fdf453SHongbo Zhang                                         const char *alias_prop_name)
291e9fdf453SHongbo Zhang {
292e9fdf453SHongbo Zhang     /*
293e9fdf453SHongbo Zhang      * Create a single flash device.  We use the same parameters as
294e9fdf453SHongbo Zhang      * the flash devices on the Versatile Express board.
295e9fdf453SHongbo Zhang      */
296df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
297e9fdf453SHongbo Zhang 
298e9fdf453SHongbo Zhang     qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE);
299e9fdf453SHongbo Zhang     qdev_prop_set_uint8(dev, "width", 4);
300e9fdf453SHongbo Zhang     qdev_prop_set_uint8(dev, "device-width", 2);
301e9fdf453SHongbo Zhang     qdev_prop_set_bit(dev, "big-endian", false);
302e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id0", 0x89);
303e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id1", 0x18);
304e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id2", 0x00);
305e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id3", 0x00);
306e9fdf453SHongbo Zhang     qdev_prop_set_string(dev, "name", name);
307d2623129SMarkus Armbruster     object_property_add_child(OBJECT(sms), name, OBJECT(dev));
308e9fdf453SHongbo Zhang     object_property_add_alias(OBJECT(sms), alias_prop_name,
309d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
310e9fdf453SHongbo Zhang     return PFLASH_CFI01(dev);
311e9fdf453SHongbo Zhang }
312e9fdf453SHongbo Zhang 
313e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms)
314e9fdf453SHongbo Zhang {
315e9fdf453SHongbo Zhang     sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0");
316e9fdf453SHongbo Zhang     sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1");
317e9fdf453SHongbo Zhang }
318e9fdf453SHongbo Zhang 
319e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash,
320e9fdf453SHongbo Zhang                             hwaddr base, hwaddr size,
321e9fdf453SHongbo Zhang                             MemoryRegion *sysmem)
322e9fdf453SHongbo Zhang {
323e9fdf453SHongbo Zhang     DeviceState *dev = DEVICE(flash);
324e9fdf453SHongbo Zhang 
3254cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, SBSA_FLASH_SECTOR_SIZE));
326e9fdf453SHongbo Zhang     assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX);
327e9fdf453SHongbo Zhang     qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE);
3283c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
329e9fdf453SHongbo Zhang 
330e9fdf453SHongbo Zhang     memory_region_add_subregion(sysmem, base,
331e9fdf453SHongbo Zhang                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
332e9fdf453SHongbo Zhang                                                        0));
333e9fdf453SHongbo Zhang }
334e9fdf453SHongbo Zhang 
335e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms,
336e9fdf453SHongbo Zhang                            MemoryRegion *sysmem,
337e9fdf453SHongbo Zhang                            MemoryRegion *secure_sysmem)
338e9fdf453SHongbo Zhang {
339e9fdf453SHongbo Zhang     /*
340e9fdf453SHongbo Zhang      * Map two flash devices to fill the SBSA_FLASH space in the memmap.
341e9fdf453SHongbo Zhang      * sysmem is the system memory space. secure_sysmem is the secure view
342e9fdf453SHongbo Zhang      * of the system, and the first flash device should be made visible only
343e9fdf453SHongbo Zhang      * there. The second flash device is visible to both secure and nonsecure.
344e9fdf453SHongbo Zhang      */
345e9fdf453SHongbo Zhang     hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2;
346e9fdf453SHongbo Zhang     hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base;
347e9fdf453SHongbo Zhang 
348e9fdf453SHongbo Zhang     sbsa_flash_map1(sms->flash[0], flashbase, flashsize,
349e9fdf453SHongbo Zhang                     secure_sysmem);
350e9fdf453SHongbo Zhang     sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize,
351e9fdf453SHongbo Zhang                     sysmem);
352e9fdf453SHongbo Zhang }
353e9fdf453SHongbo Zhang 
354e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms,
355e9fdf453SHongbo Zhang                                MemoryRegion *sysmem,
356e9fdf453SHongbo Zhang                                MemoryRegion *secure_sysmem)
357e9fdf453SHongbo Zhang {
3580ad3b5d3SPaolo Bonzini     const char *bios_name;
359e9fdf453SHongbo Zhang     int i;
360e9fdf453SHongbo Zhang     BlockBackend *pflash_blk0;
361e9fdf453SHongbo Zhang 
362e9fdf453SHongbo Zhang     /* Map legacy -drive if=pflash to machine properties */
363e9fdf453SHongbo Zhang     for (i = 0; i < ARRAY_SIZE(sms->flash); i++) {
364e9fdf453SHongbo Zhang         pflash_cfi01_legacy_drive(sms->flash[i],
365e9fdf453SHongbo Zhang                                   drive_get(IF_PFLASH, 0, i));
366e9fdf453SHongbo Zhang     }
367e9fdf453SHongbo Zhang 
368e9fdf453SHongbo Zhang     sbsa_flash_map(sms, sysmem, secure_sysmem);
369e9fdf453SHongbo Zhang 
370e9fdf453SHongbo Zhang     pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]);
371e9fdf453SHongbo Zhang 
3720ad3b5d3SPaolo Bonzini     bios_name = MACHINE(sms)->firmware;
373e9fdf453SHongbo Zhang     if (bios_name) {
374e9fdf453SHongbo Zhang         char *fname;
375e9fdf453SHongbo Zhang         MemoryRegion *mr;
376e9fdf453SHongbo Zhang         int image_size;
377e9fdf453SHongbo Zhang 
378e9fdf453SHongbo Zhang         if (pflash_blk0) {
379e9fdf453SHongbo Zhang             error_report("The contents of the first flash device may be "
380e9fdf453SHongbo Zhang                          "specified with -bios or with -drive if=pflash... "
381e9fdf453SHongbo Zhang                          "but you cannot use both options at once");
382e9fdf453SHongbo Zhang             exit(1);
383e9fdf453SHongbo Zhang         }
384e9fdf453SHongbo Zhang 
385e9fdf453SHongbo Zhang         /* Fall back to -bios */
386e9fdf453SHongbo Zhang 
387e9fdf453SHongbo Zhang         fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
388e9fdf453SHongbo Zhang         if (!fname) {
389e9fdf453SHongbo Zhang             error_report("Could not find ROM image '%s'", bios_name);
390e9fdf453SHongbo Zhang             exit(1);
391e9fdf453SHongbo Zhang         }
392e9fdf453SHongbo Zhang         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0);
393e9fdf453SHongbo Zhang         image_size = load_image_mr(fname, mr);
394e9fdf453SHongbo Zhang         g_free(fname);
395e9fdf453SHongbo Zhang         if (image_size < 0) {
396e9fdf453SHongbo Zhang             error_report("Could not load ROM image '%s'", bios_name);
397e9fdf453SHongbo Zhang             exit(1);
398e9fdf453SHongbo Zhang         }
399e9fdf453SHongbo Zhang     }
400e9fdf453SHongbo Zhang 
401e9fdf453SHongbo Zhang     return pflash_blk0 || bios_name;
402e9fdf453SHongbo Zhang }
403e9fdf453SHongbo Zhang 
404e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms,
405e9fdf453SHongbo Zhang                               MemoryRegion *secure_sysmem)
406e9fdf453SHongbo Zhang {
407e9fdf453SHongbo Zhang     MemoryRegion *secram = g_new(MemoryRegion, 1);
408e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base;
409e9fdf453SHongbo Zhang     hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size;
410e9fdf453SHongbo Zhang 
411e9fdf453SHongbo Zhang     memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size,
412e9fdf453SHongbo Zhang                            &error_fatal);
413e9fdf453SHongbo Zhang     memory_region_add_subregion(secure_sysmem, base, secram);
414e9fdf453SHongbo Zhang }
415e9fdf453SHongbo Zhang 
4169fe2b4a2SShashi Mallela static void create_its(SBSAMachineState *sms)
4179fe2b4a2SShashi Mallela {
4189fe2b4a2SShashi Mallela     const char *itsclass = its_class_name();
4199fe2b4a2SShashi Mallela     DeviceState *dev;
4209fe2b4a2SShashi Mallela 
4219fe2b4a2SShashi Mallela     dev = qdev_new(itsclass);
4229fe2b4a2SShashi Mallela 
4239fe2b4a2SShashi Mallela     object_property_set_link(OBJECT(dev), "parent-gicv3", OBJECT(sms->gic),
4249fe2b4a2SShashi Mallela                              &error_abort);
4259fe2b4a2SShashi Mallela     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4269fe2b4a2SShashi Mallela     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, sbsa_ref_memmap[SBSA_GIC_ITS].base);
4279fe2b4a2SShashi Mallela }
4289fe2b4a2SShashi Mallela 
4299fe2b4a2SShashi Mallela static void create_gic(SBSAMachineState *sms, MemoryRegion *mem)
430e9fdf453SHongbo Zhang {
431cc7d44c2SLike Xu     unsigned int smp_cpus = MACHINE(sms)->smp.cpus;
432e9fdf453SHongbo Zhang     SysBusDevice *gicbusdev;
433e9fdf453SHongbo Zhang     const char *gictype;
434e9fdf453SHongbo Zhang     uint32_t redist0_capacity, redist0_count;
435d210fa2fSKevin Wolf     QList *redist_region_count;
436e9fdf453SHongbo Zhang     int i;
437e9fdf453SHongbo Zhang 
438e9fdf453SHongbo Zhang     gictype = gicv3_class_name();
439e9fdf453SHongbo Zhang 
4403e80f690SMarkus Armbruster     sms->gic = qdev_new(gictype);
44148ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "revision", 3);
44248ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "num-cpu", smp_cpus);
443e9fdf453SHongbo Zhang     /*
444e9fdf453SHongbo Zhang      * Note that the num-irq property counts both internal and external
445e9fdf453SHongbo Zhang      * interrupts; there are always 32 of the former (mandated by GIC spec).
446e9fdf453SHongbo Zhang      */
44748ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "num-irq", NUM_IRQS + 32);
44848ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_bit(sms->gic, "has-security-extensions", true);
449e9fdf453SHongbo Zhang 
450e9fdf453SHongbo Zhang     redist0_capacity =
451e9fdf453SHongbo Zhang                 sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE;
452e9fdf453SHongbo Zhang     redist0_count = MIN(smp_cpus, redist0_capacity);
453e9fdf453SHongbo Zhang 
454d210fa2fSKevin Wolf     redist_region_count = qlist_new();
455d210fa2fSKevin Wolf     qlist_append_int(redist_region_count, redist0_count);
456d210fa2fSKevin Wolf     qdev_prop_set_array(sms->gic, "redist-region-count", redist_region_count);
457e9fdf453SHongbo Zhang 
4589fe2b4a2SShashi Mallela     object_property_set_link(OBJECT(sms->gic), "sysmem",
4599fe2b4a2SShashi Mallela                              OBJECT(mem), &error_fatal);
4609fe2b4a2SShashi Mallela     qdev_prop_set_bit(sms->gic, "has-lpi", true);
4619fe2b4a2SShashi Mallela 
46248ba18e6SPhilippe Mathieu-Daudé     gicbusdev = SYS_BUS_DEVICE(sms->gic);
4633c6ef471SMarkus Armbruster     sysbus_realize_and_unref(gicbusdev, &error_fatal);
464e9fdf453SHongbo Zhang     sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base);
465e9fdf453SHongbo Zhang     sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base);
466e9fdf453SHongbo Zhang 
467e9fdf453SHongbo Zhang     /*
468e9fdf453SHongbo Zhang      * Wire the outputs from each CPU's generic timer and the GICv3
469e9fdf453SHongbo Zhang      * maintenance interrupt signal to the appropriate GIC PPI inputs,
470e9fdf453SHongbo Zhang      * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
471e9fdf453SHongbo Zhang      */
472e9fdf453SHongbo Zhang     for (i = 0; i < smp_cpus; i++) {
473e9fdf453SHongbo Zhang         DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
474d40ab068SLeif Lindholm         int intidbase = NUM_IRQS + i * GIC_INTERNAL;
475e9fdf453SHongbo Zhang         int irq;
476e9fdf453SHongbo Zhang         /*
477e9fdf453SHongbo Zhang          * Mapping from the output timer irq lines from the CPU to the
478e9fdf453SHongbo Zhang          * GIC PPI inputs used for this board.
479e9fdf453SHongbo Zhang          */
480e9fdf453SHongbo Zhang         const int timer_irq[] = {
481e9fdf453SHongbo Zhang             [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ,
482e9fdf453SHongbo Zhang             [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ,
483e9fdf453SHongbo Zhang             [GTIMER_HYP]  = ARCH_TIMER_NS_EL2_IRQ,
484e9fdf453SHongbo Zhang             [GTIMER_SEC]  = ARCH_TIMER_S_EL1_IRQ,
485058262e0SMarcin Juszkiewicz             [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ,
486e9fdf453SHongbo Zhang         };
487e9fdf453SHongbo Zhang 
488e9fdf453SHongbo Zhang         for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
489e9fdf453SHongbo Zhang             qdev_connect_gpio_out(cpudev, irq,
49048ba18e6SPhilippe Mathieu-Daudé                                   qdev_get_gpio_in(sms->gic,
491d40ab068SLeif Lindholm                                                    intidbase + timer_irq[irq]));
492e9fdf453SHongbo Zhang         }
493e9fdf453SHongbo Zhang 
494e9fdf453SHongbo Zhang         qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0,
495d40ab068SLeif Lindholm                                     qdev_get_gpio_in(sms->gic,
496d40ab068SLeif Lindholm                                                      intidbase
497e9fdf453SHongbo Zhang                                                      + ARCH_GIC_MAINT_IRQ));
498d40ab068SLeif Lindholm 
499e9fdf453SHongbo Zhang         qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
500d40ab068SLeif Lindholm                                     qdev_get_gpio_in(sms->gic,
501d40ab068SLeif Lindholm                                                      intidbase
502e9fdf453SHongbo Zhang                                                      + VIRTUAL_PMU_IRQ));
503e9fdf453SHongbo Zhang 
504e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
505e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + smp_cpus,
506e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
507e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus,
508e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
509e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus,
510e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
511e9fdf453SHongbo Zhang     }
5129fe2b4a2SShashi Mallela     create_its(sms);
513e9fdf453SHongbo Zhang }
514e9fdf453SHongbo Zhang 
51548ba18e6SPhilippe Mathieu-Daudé static void create_uart(const SBSAMachineState *sms, int uart,
516e9fdf453SHongbo Zhang                         MemoryRegion *mem, Chardev *chr)
517e9fdf453SHongbo Zhang {
518e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[uart].base;
519e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[uart];
5203e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PL011);
521e9fdf453SHongbo Zhang     SysBusDevice *s = SYS_BUS_DEVICE(dev);
522e9fdf453SHongbo Zhang 
523e9fdf453SHongbo Zhang     qdev_prop_set_chr(dev, "chardev", chr);
5243c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
525e9fdf453SHongbo Zhang     memory_region_add_subregion(mem, base,
526e9fdf453SHongbo Zhang                                 sysbus_mmio_get_region(s, 0));
52748ba18e6SPhilippe Mathieu-Daudé     sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq));
528e9fdf453SHongbo Zhang }
529e9fdf453SHongbo Zhang 
53048ba18e6SPhilippe Mathieu-Daudé static void create_rtc(const SBSAMachineState *sms)
531e9fdf453SHongbo Zhang {
532e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_RTC].base;
533e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_RTC];
534e9fdf453SHongbo Zhang 
53548ba18e6SPhilippe Mathieu-Daudé     sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq));
536e9fdf453SHongbo Zhang }
537e9fdf453SHongbo Zhang 
538baabe7d0SShashi Mallela static void create_wdt(const SBSAMachineState *sms)
539baabe7d0SShashi Mallela {
540baabe7d0SShashi Mallela     hwaddr rbase = sbsa_ref_memmap[SBSA_GWDT_REFRESH].base;
541baabe7d0SShashi Mallela     hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base;
542baabe7d0SShashi Mallela     DeviceState *dev = qdev_new(TYPE_WDT_SBSA);
543baabe7d0SShashi Mallela     SysBusDevice *s = SYS_BUS_DEVICE(dev);
54480d60a6dSEduardo Habkost     int irq = sbsa_ref_irqmap[SBSA_GWDT_WS0];
545baabe7d0SShashi Mallela 
546baabe7d0SShashi Mallela     sysbus_realize_and_unref(s, &error_fatal);
547baabe7d0SShashi Mallela     sysbus_mmio_map(s, 0, rbase);
548baabe7d0SShashi Mallela     sysbus_mmio_map(s, 1, cbase);
549baabe7d0SShashi Mallela     sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq));
550baabe7d0SShashi Mallela }
551baabe7d0SShashi Mallela 
552e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev;
553e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque)
554e9fdf453SHongbo Zhang {
555e9fdf453SHongbo Zhang     /* use gpio Pin 3 for power button event */
556e9fdf453SHongbo Zhang     qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1);
557e9fdf453SHongbo Zhang }
558e9fdf453SHongbo Zhang 
559e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = {
560e9fdf453SHongbo Zhang     .notify = sbsa_ref_powerdown_req
561e9fdf453SHongbo Zhang };
562e9fdf453SHongbo Zhang 
56348ba18e6SPhilippe Mathieu-Daudé static void create_gpio(const SBSAMachineState *sms)
564e9fdf453SHongbo Zhang {
565e9fdf453SHongbo Zhang     DeviceState *pl061_dev;
566e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base;
567e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_GPIO];
568e9fdf453SHongbo Zhang 
56948ba18e6SPhilippe Mathieu-Daudé     pl061_dev = sysbus_create_simple("pl061", base,
57048ba18e6SPhilippe Mathieu-Daudé                                      qdev_get_gpio_in(sms->gic, irq));
571e9fdf453SHongbo Zhang 
572e9fdf453SHongbo Zhang     gpio_key_dev = sysbus_create_simple("gpio-key", -1,
573e9fdf453SHongbo Zhang                                         qdev_get_gpio_in(pl061_dev, 3));
574e9fdf453SHongbo Zhang 
575e9fdf453SHongbo Zhang     /* connect powerdown request */
576e9fdf453SHongbo Zhang     qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier);
577e9fdf453SHongbo Zhang }
578e9fdf453SHongbo Zhang 
57948ba18e6SPhilippe Mathieu-Daudé static void create_ahci(const SBSAMachineState *sms)
580e9fdf453SHongbo Zhang {
581e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base;
582e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_AHCI];
583e9fdf453SHongbo Zhang     DeviceState *dev;
584e9fdf453SHongbo Zhang     DriveInfo *hd[NUM_SATA_PORTS];
585e9fdf453SHongbo Zhang     SysbusAHCIState *sysahci;
586e9fdf453SHongbo Zhang 
5873e80f690SMarkus Armbruster     dev = qdev_new("sysbus-ahci");
588e9fdf453SHongbo Zhang     qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS);
5893c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
590e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
59148ba18e6SPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq));
592e9fdf453SHongbo Zhang 
593e9fdf453SHongbo Zhang     sysahci = SYSBUS_AHCI(dev);
594e9fdf453SHongbo Zhang     ide_drive_get(hd, ARRAY_SIZE(hd));
59572c9d945SPhilippe Mathieu-Daudé     ahci_ide_create_devs(&sysahci->ahci, hd);
596e9fdf453SHongbo Zhang }
597e9fdf453SHongbo Zhang 
59862c2b876SYuquan Wang static void create_xhci(const SBSAMachineState *sms)
599e9fdf453SHongbo Zhang {
60062c2b876SYuquan Wang     hwaddr base = sbsa_ref_memmap[SBSA_XHCI].base;
60162c2b876SYuquan Wang     int irq = sbsa_ref_irqmap[SBSA_XHCI];
60262c2b876SYuquan Wang     DeviceState *dev = qdev_new(TYPE_XHCI_SYSBUS);
603e65ecb66SYuquan Wang     qdev_prop_set_uint32(dev, "slots", XHCI_MAXSLOTS);
604e9fdf453SHongbo Zhang 
60562c2b876SYuquan Wang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
60662c2b876SYuquan Wang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
60762c2b876SYuquan Wang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq));
608e9fdf453SHongbo Zhang }
609e9fdf453SHongbo Zhang 
61048ba18e6SPhilippe Mathieu-Daudé static void create_smmu(const SBSAMachineState *sms, PCIBus *bus)
611e9fdf453SHongbo Zhang {
612e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base;
613e9fdf453SHongbo Zhang     int irq =  sbsa_ref_irqmap[SBSA_SMMU];
614e9fdf453SHongbo Zhang     DeviceState *dev;
615e9fdf453SHongbo Zhang     int i;
616e9fdf453SHongbo Zhang 
617a431ab0eSRichard Henderson     dev = qdev_new(TYPE_ARM_SMMUV3);
618e9fdf453SHongbo Zhang 
6195325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus),
620e9fdf453SHongbo Zhang                              &error_abort);
6213c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
622e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
623e9fdf453SHongbo Zhang     for (i = 0; i < NUM_SMMU_IRQS; i++) {
62448ba18e6SPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
625b8bf3472SGraeme Gregory                            qdev_get_gpio_in(sms->gic, irq + i));
626e9fdf453SHongbo Zhang     }
627e9fdf453SHongbo Zhang }
628e9fdf453SHongbo Zhang 
62948ba18e6SPhilippe Mathieu-Daudé static void create_pcie(SBSAMachineState *sms)
630e9fdf453SHongbo Zhang {
631e9fdf453SHongbo Zhang     hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base;
632e9fdf453SHongbo Zhang     hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size;
633e9fdf453SHongbo Zhang     hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base;
634e9fdf453SHongbo Zhang     hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size;
635e9fdf453SHongbo Zhang     hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base;
636e9fdf453SHongbo Zhang     hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size;
637e9fdf453SHongbo Zhang     hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base;
638e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_PCIE];
639611eda59SThomas Huth     MachineClass *mc = MACHINE_GET_CLASS(sms);
640e9fdf453SHongbo Zhang     MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg;
641e9fdf453SHongbo Zhang     MemoryRegion *ecam_alias, *ecam_reg;
642e9fdf453SHongbo Zhang     DeviceState *dev;
643e9fdf453SHongbo Zhang     PCIHostState *pci;
644e9fdf453SHongbo Zhang     int i;
645e9fdf453SHongbo Zhang 
6463e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
6473c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
648e9fdf453SHongbo Zhang 
649e9fdf453SHongbo Zhang     /* Map ECAM space */
650e9fdf453SHongbo Zhang     ecam_alias = g_new0(MemoryRegion, 1);
651e9fdf453SHongbo Zhang     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
652e9fdf453SHongbo Zhang     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
653e9fdf453SHongbo Zhang                              ecam_reg, 0, size_ecam);
654e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias);
655e9fdf453SHongbo Zhang 
656e9fdf453SHongbo Zhang     /* Map the MMIO space */
657e9fdf453SHongbo Zhang     mmio_alias = g_new0(MemoryRegion, 1);
658e9fdf453SHongbo Zhang     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
659e9fdf453SHongbo Zhang     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
660e9fdf453SHongbo Zhang                              mmio_reg, base_mmio, size_mmio);
661e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias);
662e9fdf453SHongbo Zhang 
663e9fdf453SHongbo Zhang     /* Map the MMIO_HIGH space */
664e9fdf453SHongbo Zhang     mmio_alias_high = g_new0(MemoryRegion, 1);
665e9fdf453SHongbo Zhang     memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high",
666e9fdf453SHongbo Zhang                              mmio_reg, base_mmio_high, size_mmio_high);
667e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_mmio_high,
668e9fdf453SHongbo Zhang                                 mmio_alias_high);
669e9fdf453SHongbo Zhang 
670e9fdf453SHongbo Zhang     /* Map IO port space */
671e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio);
672e9fdf453SHongbo Zhang 
673e9fdf453SHongbo Zhang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
67448ba18e6SPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
675870f0051SGraeme Gregory                            qdev_get_gpio_in(sms->gic, irq + i));
676e9fdf453SHongbo Zhang         gpex_set_irq_num(GPEX_HOST(dev), i, irq + i);
677e9fdf453SHongbo Zhang     }
678e9fdf453SHongbo Zhang 
679e9fdf453SHongbo Zhang     pci = PCI_HOST_BRIDGE(dev);
6805306ff73SMarcin Juszkiewicz 
6810e45d0ebSDavid Woodhouse     pci_init_nic_devices(pci->bus, mc->default_nic);
682e9fdf453SHongbo Zhang 
6839162ac6bSMarcin Juszkiewicz     pci_create_simple(pci->bus, -1, "bochs-display");
684e9fdf453SHongbo Zhang 
68548ba18e6SPhilippe Mathieu-Daudé     create_smmu(sms, pci->bus);
686e9fdf453SHongbo Zhang }
687e9fdf453SHongbo Zhang 
688e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size)
689e9fdf453SHongbo Zhang {
690e9fdf453SHongbo Zhang     const SBSAMachineState *board = container_of(binfo, SBSAMachineState,
691e9fdf453SHongbo Zhang                                                  bootinfo);
692e9fdf453SHongbo Zhang 
693e9fdf453SHongbo Zhang     *fdt_size = board->fdt_size;
694e9fdf453SHongbo Zhang     return board->fdt;
695e9fdf453SHongbo Zhang }
696e9fdf453SHongbo Zhang 
6973f462bf0SGraeme Gregory static void create_secure_ec(MemoryRegion *mem)
6983f462bf0SGraeme Gregory {
6993f462bf0SGraeme Gregory     hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base;
7003f462bf0SGraeme Gregory     DeviceState *dev = qdev_new("sbsa-ec");
7013f462bf0SGraeme Gregory     SysBusDevice *s = SYS_BUS_DEVICE(dev);
7023f462bf0SGraeme Gregory 
7033f462bf0SGraeme Gregory     memory_region_add_subregion(mem, base,
7043f462bf0SGraeme Gregory                                 sysbus_mmio_get_region(s, 0));
7053f462bf0SGraeme Gregory }
7063f462bf0SGraeme Gregory 
70764580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine)
70864580903SHongbo Zhang {
709cc7d44c2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
710cc7d44c2SLike Xu     unsigned int max_cpus = machine->smp.max_cpus;
71164580903SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(machine);
71264580903SHongbo Zhang     MachineClass *mc = MACHINE_GET_CLASS(machine);
71364580903SHongbo Zhang     MemoryRegion *sysmem = get_system_memory();
714c8ead571SPeter Maydell     MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1);
715e9fdf453SHongbo Zhang     bool firmware_loaded;
71664580903SHongbo Zhang     const CPUArchIdList *possible_cpus;
71764580903SHongbo Zhang     int n, sbsa_max_cpus;
71864580903SHongbo Zhang 
71964580903SHongbo Zhang     if (kvm_enabled()) {
72064580903SHongbo Zhang         error_report("sbsa-ref: KVM is not supported for this machine");
72164580903SHongbo Zhang         exit(1);
72264580903SHongbo Zhang     }
72364580903SHongbo Zhang 
72464580903SHongbo Zhang     /*
725e9fdf453SHongbo Zhang      * The Secure view of the world is the same as the NonSecure,
726e9fdf453SHongbo Zhang      * but with a few extra devices. Create it as a container region
727e9fdf453SHongbo Zhang      * containing the system memory at low priority; any secure-only
728e9fdf453SHongbo Zhang      * devices go in at higher priority and take precedence.
729e9fdf453SHongbo Zhang      */
730e9fdf453SHongbo Zhang     memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory",
731e9fdf453SHongbo Zhang                        UINT64_MAX);
732e9fdf453SHongbo Zhang     memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1);
733e9fdf453SHongbo Zhang 
734c8ead571SPeter Maydell     firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem);
735e9fdf453SHongbo Zhang 
736e9fdf453SHongbo Zhang     /*
73764580903SHongbo Zhang      * This machine has EL3 enabled, external firmware should supply PSCI
73864580903SHongbo Zhang      * implementation, so the QEMU's internal PSCI is disabled.
73964580903SHongbo Zhang      */
74064580903SHongbo Zhang     sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED;
74164580903SHongbo Zhang 
74264580903SHongbo Zhang     sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE;
74364580903SHongbo Zhang 
74464580903SHongbo Zhang     if (max_cpus > sbsa_max_cpus) {
74564580903SHongbo Zhang         error_report("Number of SMP CPUs requested (%d) exceeds max CPUs "
74664580903SHongbo Zhang                      "supported by machine 'sbsa-ref' (%d)",
74764580903SHongbo Zhang                      max_cpus, sbsa_max_cpus);
74864580903SHongbo Zhang         exit(1);
74964580903SHongbo Zhang     }
75064580903SHongbo Zhang 
75164580903SHongbo Zhang     sms->smp_cpus = smp_cpus;
75264580903SHongbo Zhang 
75364580903SHongbo Zhang     if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) {
75464580903SHongbo Zhang         error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB);
75564580903SHongbo Zhang         exit(1);
75664580903SHongbo Zhang     }
75764580903SHongbo Zhang 
75864580903SHongbo Zhang     possible_cpus = mc->possible_cpu_arch_ids(machine);
75964580903SHongbo Zhang     for (n = 0; n < possible_cpus->len; n++) {
76064580903SHongbo Zhang         Object *cpuobj;
76164580903SHongbo Zhang         CPUState *cs;
76264580903SHongbo Zhang 
76364580903SHongbo Zhang         if (n >= smp_cpus) {
76464580903SHongbo Zhang             break;
76564580903SHongbo Zhang         }
76664580903SHongbo Zhang 
76764580903SHongbo Zhang         cpuobj = object_new(possible_cpus->cpus[n].type);
7685325cc34SMarkus Armbruster         object_property_set_int(cpuobj, "mp-affinity",
7695325cc34SMarkus Armbruster                                 possible_cpus->cpus[n].arch_id, NULL);
77064580903SHongbo Zhang 
77164580903SHongbo Zhang         cs = CPU(cpuobj);
77264580903SHongbo Zhang         cs->cpu_index = n;
77364580903SHongbo Zhang 
77464580903SHongbo Zhang         numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj),
77564580903SHongbo Zhang                           &error_fatal);
77664580903SHongbo Zhang 
777efba1595SDaniel P. Berrangé         if (object_property_find(cpuobj, "reset-cbar")) {
7785325cc34SMarkus Armbruster             object_property_set_int(cpuobj, "reset-cbar",
77964580903SHongbo Zhang                                     sbsa_ref_memmap[SBSA_CPUPERIPHS].base,
7805325cc34SMarkus Armbruster                                     &error_abort);
78164580903SHongbo Zhang         }
78264580903SHongbo Zhang 
783*ee4336f9SPeter Maydell         object_property_set_int(cpuobj, "cntfrq", SBSA_GTIMER_HZ, &error_abort);
784*ee4336f9SPeter Maydell 
7855325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "memory", OBJECT(sysmem),
78664580903SHongbo Zhang                                  &error_abort);
78764580903SHongbo Zhang 
7885325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "secure-memory",
7895325cc34SMarkus Armbruster                                  OBJECT(secure_sysmem), &error_abort);
79064580903SHongbo Zhang 
791ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
79264580903SHongbo Zhang         object_unref(cpuobj);
79364580903SHongbo Zhang     }
79464580903SHongbo Zhang 
7953818ed92SIgor Mammedov     memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base,
7963818ed92SIgor Mammedov                                 machine->ram);
79764580903SHongbo Zhang 
798e9fdf453SHongbo Zhang     create_fdt(sms);
799e9fdf453SHongbo Zhang 
800e9fdf453SHongbo Zhang     create_secure_ram(sms, secure_sysmem);
801e9fdf453SHongbo Zhang 
8029fe2b4a2SShashi Mallela     create_gic(sms, sysmem);
803e9fdf453SHongbo Zhang 
80448ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_UART, sysmem, serial_hd(0));
80548ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1));
806e9fdf453SHongbo Zhang     /* Second secure UART for RAS and MM from EL0 */
80748ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2));
808e9fdf453SHongbo Zhang 
80948ba18e6SPhilippe Mathieu-Daudé     create_rtc(sms);
810e9fdf453SHongbo Zhang 
811baabe7d0SShashi Mallela     create_wdt(sms);
812baabe7d0SShashi Mallela 
81348ba18e6SPhilippe Mathieu-Daudé     create_gpio(sms);
814e9fdf453SHongbo Zhang 
81548ba18e6SPhilippe Mathieu-Daudé     create_ahci(sms);
816e9fdf453SHongbo Zhang 
81762c2b876SYuquan Wang     create_xhci(sms);
818e9fdf453SHongbo Zhang 
81948ba18e6SPhilippe Mathieu-Daudé     create_pcie(sms);
820e9fdf453SHongbo Zhang 
8213f462bf0SGraeme Gregory     create_secure_ec(secure_sysmem);
8223f462bf0SGraeme Gregory 
82364580903SHongbo Zhang     sms->bootinfo.ram_size = machine->ram_size;
82464580903SHongbo Zhang     sms->bootinfo.board_id = -1;
82564580903SHongbo Zhang     sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base;
826e9fdf453SHongbo Zhang     sms->bootinfo.get_dtb = sbsa_ref_dtb;
827e9fdf453SHongbo Zhang     sms->bootinfo.firmware_loaded = firmware_loaded;
8282744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo);
82964580903SHongbo Zhang }
83064580903SHongbo Zhang 
83164580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms)
83264580903SHongbo Zhang {
833cc7d44c2SLike Xu     unsigned int max_cpus = ms->smp.max_cpus;
83464580903SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(ms);
83564580903SHongbo Zhang     int n;
83664580903SHongbo Zhang 
83764580903SHongbo Zhang     if (ms->possible_cpus) {
83864580903SHongbo Zhang         assert(ms->possible_cpus->len == max_cpus);
83964580903SHongbo Zhang         return ms->possible_cpus;
84064580903SHongbo Zhang     }
84164580903SHongbo Zhang 
84264580903SHongbo Zhang     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
84364580903SHongbo Zhang                                   sizeof(CPUArchId) * max_cpus);
84464580903SHongbo Zhang     ms->possible_cpus->len = max_cpus;
84564580903SHongbo Zhang     for (n = 0; n < ms->possible_cpus->len; n++) {
84664580903SHongbo Zhang         ms->possible_cpus->cpus[n].type = ms->cpu_type;
84764580903SHongbo Zhang         ms->possible_cpus->cpus[n].arch_id =
84864580903SHongbo Zhang             sbsa_ref_cpu_mp_affinity(sms, n);
84964580903SHongbo Zhang         ms->possible_cpus->cpus[n].props.has_thread_id = true;
85064580903SHongbo Zhang         ms->possible_cpus->cpus[n].props.thread_id = n;
85164580903SHongbo Zhang     }
85264580903SHongbo Zhang     return ms->possible_cpus;
85364580903SHongbo Zhang }
85464580903SHongbo Zhang 
85564580903SHongbo Zhang static CpuInstanceProperties
85664580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
85764580903SHongbo Zhang {
85864580903SHongbo Zhang     MachineClass *mc = MACHINE_GET_CLASS(ms);
85964580903SHongbo Zhang     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
86064580903SHongbo Zhang 
86164580903SHongbo Zhang     assert(cpu_index < possible_cpus->len);
86264580903SHongbo Zhang     return possible_cpus->cpus[cpu_index].props;
86364580903SHongbo Zhang }
86464580903SHongbo Zhang 
86564580903SHongbo Zhang static int64_t
86664580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx)
86764580903SHongbo Zhang {
868aa570207STao Xu     return idx % ms->numa_state->num_nodes;
86964580903SHongbo Zhang }
87064580903SHongbo Zhang 
871e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj)
872e9fdf453SHongbo Zhang {
873e9fdf453SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(obj);
874e9fdf453SHongbo Zhang 
875e9fdf453SHongbo Zhang     sbsa_flash_create(sms);
876e9fdf453SHongbo Zhang }
877e9fdf453SHongbo Zhang 
87864580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data)
87964580903SHongbo Zhang {
88064580903SHongbo Zhang     MachineClass *mc = MACHINE_CLASS(oc);
881dbf8e8c4SGavin Shan     static const char * const valid_cpu_types[] = {
882dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("cortex-a57"),
883dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("cortex-a72"),
884dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-n1"),
885dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-v1"),
886dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-n2"),
887dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("max"),
888dbf8e8c4SGavin Shan         NULL,
889dbf8e8c4SGavin Shan     };
89064580903SHongbo Zhang 
89164580903SHongbo Zhang     mc->init = sbsa_ref_init;
89264580903SHongbo Zhang     mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine";
8931877272bSMarcin Juszkiewicz     mc->default_cpu_type = ARM_CPU_TYPE_NAME("neoverse-n1");
894dbf8e8c4SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
89564580903SHongbo Zhang     mc->max_cpus = 512;
89664580903SHongbo Zhang     mc->pci_allow_0_address = true;
89764580903SHongbo Zhang     mc->minimum_page_bits = 12;
89864580903SHongbo Zhang     mc->block_default_type = IF_IDE;
89964580903SHongbo Zhang     mc->no_cdrom = 1;
900611eda59SThomas Huth     mc->default_nic = "e1000e";
90164580903SHongbo Zhang     mc->default_ram_size = 1 * GiB;
9023818ed92SIgor Mammedov     mc->default_ram_id = "sbsa-ref.ram";
90364580903SHongbo Zhang     mc->default_cpus = 4;
90464580903SHongbo Zhang     mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids;
90564580903SHongbo Zhang     mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props;
90664580903SHongbo Zhang     mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id;
907fecff672SGavin Shan     /* platform instead of architectural choice */
908fecff672SGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
90964580903SHongbo Zhang }
91064580903SHongbo Zhang 
91164580903SHongbo Zhang static const TypeInfo sbsa_ref_info = {
91264580903SHongbo Zhang     .name          = TYPE_SBSA_MACHINE,
91364580903SHongbo Zhang     .parent        = TYPE_MACHINE,
914e9fdf453SHongbo Zhang     .instance_init = sbsa_ref_instance_init,
91564580903SHongbo Zhang     .class_init    = sbsa_ref_class_init,
91664580903SHongbo Zhang     .instance_size = sizeof(SBSAMachineState),
91764580903SHongbo Zhang };
91864580903SHongbo Zhang 
91964580903SHongbo Zhang static void sbsa_ref_machine_init(void)
92064580903SHongbo Zhang {
92164580903SHongbo Zhang     type_register_static(&sbsa_ref_info);
92264580903SHongbo Zhang }
92364580903SHongbo Zhang 
92464580903SHongbo Zhang type_init(sbsa_ref_machine_init);
925