164580903SHongbo Zhang /* 264580903SHongbo Zhang * ARM SBSA Reference Platform emulation 364580903SHongbo Zhang * 464580903SHongbo Zhang * Copyright (c) 2018 Linaro Limited 564580903SHongbo Zhang * Written by Hongbo Zhang <hongbo.zhang@linaro.org> 664580903SHongbo Zhang * 764580903SHongbo Zhang * This program is free software; you can redistribute it and/or modify it 864580903SHongbo Zhang * under the terms and conditions of the GNU General Public License, 964580903SHongbo Zhang * version 2 or later, as published by the Free Software Foundation. 1064580903SHongbo Zhang * 1164580903SHongbo Zhang * This program is distributed in the hope it will be useful, but WITHOUT 1264580903SHongbo Zhang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1364580903SHongbo Zhang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1464580903SHongbo Zhang * more details. 1564580903SHongbo Zhang * 1664580903SHongbo Zhang * You should have received a copy of the GNU General Public License along with 1764580903SHongbo Zhang * this program. If not, see <http://www.gnu.org/licenses/>. 1864580903SHongbo Zhang */ 1964580903SHongbo Zhang 2064580903SHongbo Zhang #include "qemu/osdep.h" 21e9fdf453SHongbo Zhang #include "qemu-common.h" 222c65db5eSPaolo Bonzini #include "qemu/datadir.h" 2364580903SHongbo Zhang #include "qapi/error.h" 2464580903SHongbo Zhang #include "qemu/error-report.h" 2564580903SHongbo Zhang #include "qemu/units.h" 26e9fdf453SHongbo Zhang #include "sysemu/device_tree.h" 2764580903SHongbo Zhang #include "sysemu/numa.h" 2854d31236SMarkus Armbruster #include "sysemu/runstate.h" 2964580903SHongbo Zhang #include "sysemu/sysemu.h" 3064580903SHongbo Zhang #include "exec/hwaddr.h" 3164580903SHongbo Zhang #include "kvm_arm.h" 3264580903SHongbo Zhang #include "hw/arm/boot.h" 33e9fdf453SHongbo Zhang #include "hw/block/flash.h" 3464580903SHongbo Zhang #include "hw/boards.h" 35e9fdf453SHongbo Zhang #include "hw/ide/internal.h" 36e9fdf453SHongbo Zhang #include "hw/ide/ahci_internal.h" 3764580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h" 38e9fdf453SHongbo Zhang #include "hw/loader.h" 39e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h" 40a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 41e9fdf453SHongbo Zhang #include "hw/usb.h" 42d8f6d15fSGavin Shan #include "hw/char/pl011.h" 43baabe7d0SShashi Mallela #include "hw/watchdog/sbsa_gwdt.h" 44e9fdf453SHongbo Zhang #include "net/net.h" 45db1015e9SEduardo Habkost #include "qom/object.h" 4664580903SHongbo Zhang 4764580903SHongbo Zhang #define RAMLIMIT_GB 8192 4864580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) 4964580903SHongbo Zhang 50e9fdf453SHongbo Zhang #define NUM_IRQS 256 51e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS 4 52e9fdf453SHongbo Zhang #define NUM_SATA_PORTS 6 53e9fdf453SHongbo Zhang 54e9fdf453SHongbo Zhang #define VIRTUAL_PMU_IRQ 7 55e9fdf453SHongbo Zhang #define ARCH_GIC_MAINT_IRQ 9 56e9fdf453SHongbo Zhang #define ARCH_TIMER_VIRT_IRQ 11 57e9fdf453SHongbo Zhang #define ARCH_TIMER_S_EL1_IRQ 13 58e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL1_IRQ 14 59e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL2_IRQ 10 60e9fdf453SHongbo Zhang 6164580903SHongbo Zhang enum { 6264580903SHongbo Zhang SBSA_FLASH, 6364580903SHongbo Zhang SBSA_MEM, 6464580903SHongbo Zhang SBSA_CPUPERIPHS, 6564580903SHongbo Zhang SBSA_GIC_DIST, 6664580903SHongbo Zhang SBSA_GIC_REDIST, 673f462bf0SGraeme Gregory SBSA_SECURE_EC, 6880d60a6dSEduardo Habkost SBSA_GWDT_WS0, 69baabe7d0SShashi Mallela SBSA_GWDT_REFRESH, 70baabe7d0SShashi Mallela SBSA_GWDT_CONTROL, 7164580903SHongbo Zhang SBSA_SMMU, 7264580903SHongbo Zhang SBSA_UART, 7364580903SHongbo Zhang SBSA_RTC, 7464580903SHongbo Zhang SBSA_PCIE, 7564580903SHongbo Zhang SBSA_PCIE_MMIO, 7664580903SHongbo Zhang SBSA_PCIE_MMIO_HIGH, 7764580903SHongbo Zhang SBSA_PCIE_PIO, 7864580903SHongbo Zhang SBSA_PCIE_ECAM, 7964580903SHongbo Zhang SBSA_GPIO, 8064580903SHongbo Zhang SBSA_SECURE_UART, 8164580903SHongbo Zhang SBSA_SECURE_UART_MM, 8264580903SHongbo Zhang SBSA_SECURE_MEM, 8364580903SHongbo Zhang SBSA_AHCI, 8464580903SHongbo Zhang SBSA_EHCI, 8564580903SHongbo Zhang }; 8664580903SHongbo Zhang 87db1015e9SEduardo Habkost struct SBSAMachineState { 8864580903SHongbo Zhang MachineState parent; 8964580903SHongbo Zhang struct arm_boot_info bootinfo; 9064580903SHongbo Zhang int smp_cpus; 9164580903SHongbo Zhang void *fdt; 9264580903SHongbo Zhang int fdt_size; 9364580903SHongbo Zhang int psci_conduit; 9448ba18e6SPhilippe Mathieu-Daudé DeviceState *gic; 95e9fdf453SHongbo Zhang PFlashCFI01 *flash[2]; 96db1015e9SEduardo Habkost }; 9764580903SHongbo Zhang 9864580903SHongbo Zhang #define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") 998063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SBSAMachineState, SBSA_MACHINE) 10064580903SHongbo Zhang 10164580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = { 10264580903SHongbo Zhang /* 512M boot ROM */ 10364580903SHongbo Zhang [SBSA_FLASH] = { 0, 0x20000000 }, 10464580903SHongbo Zhang /* 512M secure memory */ 10564580903SHongbo Zhang [SBSA_SECURE_MEM] = { 0x20000000, 0x20000000 }, 10664580903SHongbo Zhang /* Space reserved for CPU peripheral devices */ 10764580903SHongbo Zhang [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, 10864580903SHongbo Zhang [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, 10964580903SHongbo Zhang [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, 1103f462bf0SGraeme Gregory [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, 111baabe7d0SShashi Mallela [SBSA_GWDT_REFRESH] = { 0x50010000, 0x00001000 }, 112baabe7d0SShashi Mallela [SBSA_GWDT_CONTROL] = { 0x50011000, 0x00001000 }, 11364580903SHongbo Zhang [SBSA_UART] = { 0x60000000, 0x00001000 }, 11464580903SHongbo Zhang [SBSA_RTC] = { 0x60010000, 0x00001000 }, 11564580903SHongbo Zhang [SBSA_GPIO] = { 0x60020000, 0x00001000 }, 11664580903SHongbo Zhang [SBSA_SECURE_UART] = { 0x60030000, 0x00001000 }, 11764580903SHongbo Zhang [SBSA_SECURE_UART_MM] = { 0x60040000, 0x00001000 }, 11864580903SHongbo Zhang [SBSA_SMMU] = { 0x60050000, 0x00020000 }, 11964580903SHongbo Zhang /* Space here reserved for more SMMUs */ 12064580903SHongbo Zhang [SBSA_AHCI] = { 0x60100000, 0x00010000 }, 12164580903SHongbo Zhang [SBSA_EHCI] = { 0x60110000, 0x00010000 }, 12264580903SHongbo Zhang /* Space here reserved for other devices */ 12364580903SHongbo Zhang [SBSA_PCIE_PIO] = { 0x7fff0000, 0x00010000 }, 12464580903SHongbo Zhang /* 32-bit address PCIE MMIO space */ 12564580903SHongbo Zhang [SBSA_PCIE_MMIO] = { 0x80000000, 0x70000000 }, 12664580903SHongbo Zhang /* 256M PCIE ECAM space */ 12764580903SHongbo Zhang [SBSA_PCIE_ECAM] = { 0xf0000000, 0x10000000 }, 12864580903SHongbo Zhang /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */ 12964580903SHongbo Zhang [SBSA_PCIE_MMIO_HIGH] = { 0x100000000ULL, 0xFF00000000ULL }, 13064580903SHongbo Zhang [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, 13164580903SHongbo Zhang }; 13264580903SHongbo Zhang 133e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = { 134e9fdf453SHongbo Zhang [SBSA_UART] = 1, 135e9fdf453SHongbo Zhang [SBSA_RTC] = 2, 136e9fdf453SHongbo Zhang [SBSA_PCIE] = 3, /* ... to 6 */ 137e9fdf453SHongbo Zhang [SBSA_GPIO] = 7, 138e9fdf453SHongbo Zhang [SBSA_SECURE_UART] = 8, 139e9fdf453SHongbo Zhang [SBSA_SECURE_UART_MM] = 9, 140e9fdf453SHongbo Zhang [SBSA_AHCI] = 10, 141e9fdf453SHongbo Zhang [SBSA_EHCI] = 11, 14204788fd5SGraeme Gregory [SBSA_SMMU] = 12, /* ... to 15 */ 14380d60a6dSEduardo Habkost [SBSA_GWDT_WS0] = 16, 144e9fdf453SHongbo Zhang }; 145e9fdf453SHongbo Zhang 146ce3adffcSMarcin Juszkiewicz static const char * const valid_cpus[] = { 147ce3adffcSMarcin Juszkiewicz ARM_CPU_TYPE_NAME("cortex-a57"), 148ce3adffcSMarcin Juszkiewicz ARM_CPU_TYPE_NAME("cortex-a72"), 149cecc0962SMarcin Juszkiewicz ARM_CPU_TYPE_NAME("max"), 150ce3adffcSMarcin Juszkiewicz }; 151ce3adffcSMarcin Juszkiewicz 152ce3adffcSMarcin Juszkiewicz static bool cpu_type_valid(const char *cpu) 153ce3adffcSMarcin Juszkiewicz { 154ce3adffcSMarcin Juszkiewicz int i; 155ce3adffcSMarcin Juszkiewicz 156ce3adffcSMarcin Juszkiewicz for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) { 157ce3adffcSMarcin Juszkiewicz if (strcmp(cpu, valid_cpus[i]) == 0) { 158ce3adffcSMarcin Juszkiewicz return true; 159ce3adffcSMarcin Juszkiewicz } 160ce3adffcSMarcin Juszkiewicz } 161ce3adffcSMarcin Juszkiewicz return false; 162ce3adffcSMarcin Juszkiewicz } 163ce3adffcSMarcin Juszkiewicz 164999f6ebdSLeif Lindholm static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) 165999f6ebdSLeif Lindholm { 166999f6ebdSLeif Lindholm uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; 167999f6ebdSLeif Lindholm return arm_cpu_mp_affinity(idx, clustersz); 168999f6ebdSLeif Lindholm } 169999f6ebdSLeif Lindholm 170e9fdf453SHongbo Zhang /* 171e9fdf453SHongbo Zhang * Firmware on this machine only uses ACPI table to load OS, these limited 172e9fdf453SHongbo Zhang * device tree nodes are just to let firmware know the info which varies from 173e9fdf453SHongbo Zhang * command line parameters, so it is not necessary to be fully compatible 174e9fdf453SHongbo Zhang * with the kernel CPU and NUMA binding rules. 175e9fdf453SHongbo Zhang */ 176e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms) 177e9fdf453SHongbo Zhang { 178e9fdf453SHongbo Zhang void *fdt = create_device_tree(&sms->fdt_size); 179e9fdf453SHongbo Zhang const MachineState *ms = MACHINE(sms); 180aa570207STao Xu int nb_numa_nodes = ms->numa_state->num_nodes; 181e9fdf453SHongbo Zhang int cpu; 182e9fdf453SHongbo Zhang 183e9fdf453SHongbo Zhang if (!fdt) { 184e9fdf453SHongbo Zhang error_report("create_device_tree() failed"); 185e9fdf453SHongbo Zhang exit(1); 186e9fdf453SHongbo Zhang } 187e9fdf453SHongbo Zhang 188e9fdf453SHongbo Zhang sms->fdt = fdt; 189e9fdf453SHongbo Zhang 190e9fdf453SHongbo Zhang qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref"); 191e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 192e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 193e9fdf453SHongbo Zhang 194118154b7STao Xu if (ms->numa_state->have_numa_distance) { 195e9fdf453SHongbo Zhang int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); 196e9fdf453SHongbo Zhang uint32_t *matrix = g_malloc0(size); 197e9fdf453SHongbo Zhang int idx, i, j; 198e9fdf453SHongbo Zhang 199e9fdf453SHongbo Zhang for (i = 0; i < nb_numa_nodes; i++) { 200e9fdf453SHongbo Zhang for (j = 0; j < nb_numa_nodes; j++) { 201e9fdf453SHongbo Zhang idx = (i * nb_numa_nodes + j) * 3; 202e9fdf453SHongbo Zhang matrix[idx + 0] = cpu_to_be32(i); 203e9fdf453SHongbo Zhang matrix[idx + 1] = cpu_to_be32(j); 2047e721e7bSTao Xu matrix[idx + 2] = 2057e721e7bSTao Xu cpu_to_be32(ms->numa_state->nodes[i].distance[j]); 206e9fdf453SHongbo Zhang } 207e9fdf453SHongbo Zhang } 208e9fdf453SHongbo Zhang 209e9fdf453SHongbo Zhang qemu_fdt_add_subnode(fdt, "/distance-map"); 210e9fdf453SHongbo Zhang qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", 211e9fdf453SHongbo Zhang matrix, size); 212e9fdf453SHongbo Zhang g_free(matrix); 213e9fdf453SHongbo Zhang } 214e9fdf453SHongbo Zhang 215999f6ebdSLeif Lindholm /* 216999f6ebdSLeif Lindholm * From Documentation/devicetree/bindings/arm/cpus.yaml 217999f6ebdSLeif Lindholm * On ARM v8 64-bit systems this property is required 218999f6ebdSLeif Lindholm * and matches the MPIDR_EL1 register affinity bits. 219999f6ebdSLeif Lindholm * 220999f6ebdSLeif Lindholm * * If cpus node's #address-cells property is set to 2 221999f6ebdSLeif Lindholm * 222999f6ebdSLeif Lindholm * The first reg cell bits [7:0] must be set to 223999f6ebdSLeif Lindholm * bits [39:32] of MPIDR_EL1. 224999f6ebdSLeif Lindholm * 225999f6ebdSLeif Lindholm * The second reg cell bits [23:0] must be set to 226999f6ebdSLeif Lindholm * bits [23:0] of MPIDR_EL1. 227999f6ebdSLeif Lindholm */ 228e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, "/cpus"); 229999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2); 230999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0); 231e9fdf453SHongbo Zhang 232e9fdf453SHongbo Zhang for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { 233e9fdf453SHongbo Zhang char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 234e9fdf453SHongbo Zhang ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); 235e9fdf453SHongbo Zhang CPUState *cs = CPU(armcpu); 236999f6ebdSLeif Lindholm uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu); 237e9fdf453SHongbo Zhang 238e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, nodename); 239999f6ebdSLeif Lindholm qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr); 240e9fdf453SHongbo Zhang 241e9fdf453SHongbo Zhang if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 242e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", 243e9fdf453SHongbo Zhang ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 244e9fdf453SHongbo Zhang } 245e9fdf453SHongbo Zhang 246e9fdf453SHongbo Zhang g_free(nodename); 247e9fdf453SHongbo Zhang } 248e9fdf453SHongbo Zhang } 249e9fdf453SHongbo Zhang 250e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB) 251e9fdf453SHongbo Zhang 252e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms, 253e9fdf453SHongbo Zhang const char *name, 254e9fdf453SHongbo Zhang const char *alias_prop_name) 255e9fdf453SHongbo Zhang { 256e9fdf453SHongbo Zhang /* 257e9fdf453SHongbo Zhang * Create a single flash device. We use the same parameters as 258e9fdf453SHongbo Zhang * the flash devices on the Versatile Express board. 259e9fdf453SHongbo Zhang */ 260df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 261e9fdf453SHongbo Zhang 262e9fdf453SHongbo Zhang qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE); 263e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "width", 4); 264e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "device-width", 2); 265e9fdf453SHongbo Zhang qdev_prop_set_bit(dev, "big-endian", false); 266e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id0", 0x89); 267e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id1", 0x18); 268e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id2", 0x00); 269e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id3", 0x00); 270e9fdf453SHongbo Zhang qdev_prop_set_string(dev, "name", name); 271d2623129SMarkus Armbruster object_property_add_child(OBJECT(sms), name, OBJECT(dev)); 272e9fdf453SHongbo Zhang object_property_add_alias(OBJECT(sms), alias_prop_name, 273d2623129SMarkus Armbruster OBJECT(dev), "drive"); 274e9fdf453SHongbo Zhang return PFLASH_CFI01(dev); 275e9fdf453SHongbo Zhang } 276e9fdf453SHongbo Zhang 277e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms) 278e9fdf453SHongbo Zhang { 279e9fdf453SHongbo Zhang sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0"); 280e9fdf453SHongbo Zhang sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1"); 281e9fdf453SHongbo Zhang } 282e9fdf453SHongbo Zhang 283e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash, 284e9fdf453SHongbo Zhang hwaddr base, hwaddr size, 285e9fdf453SHongbo Zhang MemoryRegion *sysmem) 286e9fdf453SHongbo Zhang { 287e9fdf453SHongbo Zhang DeviceState *dev = DEVICE(flash); 288e9fdf453SHongbo Zhang 2894cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, SBSA_FLASH_SECTOR_SIZE)); 290e9fdf453SHongbo Zhang assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX); 291e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE); 2923c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 293e9fdf453SHongbo Zhang 294e9fdf453SHongbo Zhang memory_region_add_subregion(sysmem, base, 295e9fdf453SHongbo Zhang sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 296e9fdf453SHongbo Zhang 0)); 297e9fdf453SHongbo Zhang } 298e9fdf453SHongbo Zhang 299e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms, 300e9fdf453SHongbo Zhang MemoryRegion *sysmem, 301e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 302e9fdf453SHongbo Zhang { 303e9fdf453SHongbo Zhang /* 304e9fdf453SHongbo Zhang * Map two flash devices to fill the SBSA_FLASH space in the memmap. 305e9fdf453SHongbo Zhang * sysmem is the system memory space. secure_sysmem is the secure view 306e9fdf453SHongbo Zhang * of the system, and the first flash device should be made visible only 307e9fdf453SHongbo Zhang * there. The second flash device is visible to both secure and nonsecure. 308e9fdf453SHongbo Zhang */ 309e9fdf453SHongbo Zhang hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2; 310e9fdf453SHongbo Zhang hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base; 311e9fdf453SHongbo Zhang 312e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[0], flashbase, flashsize, 313e9fdf453SHongbo Zhang secure_sysmem); 314e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize, 315e9fdf453SHongbo Zhang sysmem); 316e9fdf453SHongbo Zhang } 317e9fdf453SHongbo Zhang 318e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms, 319e9fdf453SHongbo Zhang MemoryRegion *sysmem, 320e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 321e9fdf453SHongbo Zhang { 3220ad3b5d3SPaolo Bonzini const char *bios_name; 323e9fdf453SHongbo Zhang int i; 324e9fdf453SHongbo Zhang BlockBackend *pflash_blk0; 325e9fdf453SHongbo Zhang 326e9fdf453SHongbo Zhang /* Map legacy -drive if=pflash to machine properties */ 327e9fdf453SHongbo Zhang for (i = 0; i < ARRAY_SIZE(sms->flash); i++) { 328e9fdf453SHongbo Zhang pflash_cfi01_legacy_drive(sms->flash[i], 329e9fdf453SHongbo Zhang drive_get(IF_PFLASH, 0, i)); 330e9fdf453SHongbo Zhang } 331e9fdf453SHongbo Zhang 332e9fdf453SHongbo Zhang sbsa_flash_map(sms, sysmem, secure_sysmem); 333e9fdf453SHongbo Zhang 334e9fdf453SHongbo Zhang pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]); 335e9fdf453SHongbo Zhang 3360ad3b5d3SPaolo Bonzini bios_name = MACHINE(sms)->firmware; 337e9fdf453SHongbo Zhang if (bios_name) { 338e9fdf453SHongbo Zhang char *fname; 339e9fdf453SHongbo Zhang MemoryRegion *mr; 340e9fdf453SHongbo Zhang int image_size; 341e9fdf453SHongbo Zhang 342e9fdf453SHongbo Zhang if (pflash_blk0) { 343e9fdf453SHongbo Zhang error_report("The contents of the first flash device may be " 344e9fdf453SHongbo Zhang "specified with -bios or with -drive if=pflash... " 345e9fdf453SHongbo Zhang "but you cannot use both options at once"); 346e9fdf453SHongbo Zhang exit(1); 347e9fdf453SHongbo Zhang } 348e9fdf453SHongbo Zhang 349e9fdf453SHongbo Zhang /* Fall back to -bios */ 350e9fdf453SHongbo Zhang 351e9fdf453SHongbo Zhang fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 352e9fdf453SHongbo Zhang if (!fname) { 353e9fdf453SHongbo Zhang error_report("Could not find ROM image '%s'", bios_name); 354e9fdf453SHongbo Zhang exit(1); 355e9fdf453SHongbo Zhang } 356e9fdf453SHongbo Zhang mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0); 357e9fdf453SHongbo Zhang image_size = load_image_mr(fname, mr); 358e9fdf453SHongbo Zhang g_free(fname); 359e9fdf453SHongbo Zhang if (image_size < 0) { 360e9fdf453SHongbo Zhang error_report("Could not load ROM image '%s'", bios_name); 361e9fdf453SHongbo Zhang exit(1); 362e9fdf453SHongbo Zhang } 363e9fdf453SHongbo Zhang } 364e9fdf453SHongbo Zhang 365e9fdf453SHongbo Zhang return pflash_blk0 || bios_name; 366e9fdf453SHongbo Zhang } 367e9fdf453SHongbo Zhang 368e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms, 369e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 370e9fdf453SHongbo Zhang { 371e9fdf453SHongbo Zhang MemoryRegion *secram = g_new(MemoryRegion, 1); 372e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base; 373e9fdf453SHongbo Zhang hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size; 374e9fdf453SHongbo Zhang 375e9fdf453SHongbo Zhang memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size, 376e9fdf453SHongbo Zhang &error_fatal); 377e9fdf453SHongbo Zhang memory_region_add_subregion(secure_sysmem, base, secram); 378e9fdf453SHongbo Zhang } 379e9fdf453SHongbo Zhang 38048ba18e6SPhilippe Mathieu-Daudé static void create_gic(SBSAMachineState *sms) 381e9fdf453SHongbo Zhang { 382cc7d44c2SLike Xu unsigned int smp_cpus = MACHINE(sms)->smp.cpus; 383e9fdf453SHongbo Zhang SysBusDevice *gicbusdev; 384e9fdf453SHongbo Zhang const char *gictype; 385e9fdf453SHongbo Zhang uint32_t redist0_capacity, redist0_count; 386e9fdf453SHongbo Zhang int i; 387e9fdf453SHongbo Zhang 388e9fdf453SHongbo Zhang gictype = gicv3_class_name(); 389e9fdf453SHongbo Zhang 3903e80f690SMarkus Armbruster sms->gic = qdev_new(gictype); 39148ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "revision", 3); 39248ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-cpu", smp_cpus); 393e9fdf453SHongbo Zhang /* 394e9fdf453SHongbo Zhang * Note that the num-irq property counts both internal and external 395e9fdf453SHongbo Zhang * interrupts; there are always 32 of the former (mandated by GIC spec). 396e9fdf453SHongbo Zhang */ 39748ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-irq", NUM_IRQS + 32); 39848ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_bit(sms->gic, "has-security-extensions", true); 399e9fdf453SHongbo Zhang 400e9fdf453SHongbo Zhang redist0_capacity = 401e9fdf453SHongbo Zhang sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 402e9fdf453SHongbo Zhang redist0_count = MIN(smp_cpus, redist0_capacity); 403e9fdf453SHongbo Zhang 40448ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "len-redist-region-count", 1); 40548ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "redist-region-count[0]", redist0_count); 406e9fdf453SHongbo Zhang 40748ba18e6SPhilippe Mathieu-Daudé gicbusdev = SYS_BUS_DEVICE(sms->gic); 4083c6ef471SMarkus Armbruster sysbus_realize_and_unref(gicbusdev, &error_fatal); 409e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); 410e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base); 411e9fdf453SHongbo Zhang 412e9fdf453SHongbo Zhang /* 413e9fdf453SHongbo Zhang * Wire the outputs from each CPU's generic timer and the GICv3 414e9fdf453SHongbo Zhang * maintenance interrupt signal to the appropriate GIC PPI inputs, 415e9fdf453SHongbo Zhang * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 416e9fdf453SHongbo Zhang */ 417e9fdf453SHongbo Zhang for (i = 0; i < smp_cpus; i++) { 418e9fdf453SHongbo Zhang DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); 419e9fdf453SHongbo Zhang int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; 420e9fdf453SHongbo Zhang int irq; 421e9fdf453SHongbo Zhang /* 422e9fdf453SHongbo Zhang * Mapping from the output timer irq lines from the CPU to the 423e9fdf453SHongbo Zhang * GIC PPI inputs used for this board. 424e9fdf453SHongbo Zhang */ 425e9fdf453SHongbo Zhang const int timer_irq[] = { 426e9fdf453SHongbo Zhang [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, 427e9fdf453SHongbo Zhang [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, 428e9fdf453SHongbo Zhang [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, 429e9fdf453SHongbo Zhang [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, 430e9fdf453SHongbo Zhang }; 431e9fdf453SHongbo Zhang 432e9fdf453SHongbo Zhang for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 433e9fdf453SHongbo Zhang qdev_connect_gpio_out(cpudev, irq, 43448ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, 435e9fdf453SHongbo Zhang ppibase + timer_irq[irq])); 436e9fdf453SHongbo Zhang } 437e9fdf453SHongbo Zhang 438e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, 43948ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 440e9fdf453SHongbo Zhang + ARCH_GIC_MAINT_IRQ)); 441e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, 44248ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 443e9fdf453SHongbo Zhang + VIRTUAL_PMU_IRQ)); 444e9fdf453SHongbo Zhang 445e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 446e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + smp_cpus, 447e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 448e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus, 449e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 450e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, 451e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 452e9fdf453SHongbo Zhang } 453e9fdf453SHongbo Zhang } 454e9fdf453SHongbo Zhang 45548ba18e6SPhilippe Mathieu-Daudé static void create_uart(const SBSAMachineState *sms, int uart, 456e9fdf453SHongbo Zhang MemoryRegion *mem, Chardev *chr) 457e9fdf453SHongbo Zhang { 458e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[uart].base; 459e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[uart]; 4603e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PL011); 461e9fdf453SHongbo Zhang SysBusDevice *s = SYS_BUS_DEVICE(dev); 462e9fdf453SHongbo Zhang 463e9fdf453SHongbo Zhang qdev_prop_set_chr(dev, "chardev", chr); 4643c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 465e9fdf453SHongbo Zhang memory_region_add_subregion(mem, base, 466e9fdf453SHongbo Zhang sysbus_mmio_get_region(s, 0)); 46748ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); 468e9fdf453SHongbo Zhang } 469e9fdf453SHongbo Zhang 47048ba18e6SPhilippe Mathieu-Daudé static void create_rtc(const SBSAMachineState *sms) 471e9fdf453SHongbo Zhang { 472e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_RTC].base; 473e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_RTC]; 474e9fdf453SHongbo Zhang 47548ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq)); 476e9fdf453SHongbo Zhang } 477e9fdf453SHongbo Zhang 478baabe7d0SShashi Mallela static void create_wdt(const SBSAMachineState *sms) 479baabe7d0SShashi Mallela { 480baabe7d0SShashi Mallela hwaddr rbase = sbsa_ref_memmap[SBSA_GWDT_REFRESH].base; 481baabe7d0SShashi Mallela hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base; 482baabe7d0SShashi Mallela DeviceState *dev = qdev_new(TYPE_WDT_SBSA); 483baabe7d0SShashi Mallela SysBusDevice *s = SYS_BUS_DEVICE(dev); 48480d60a6dSEduardo Habkost int irq = sbsa_ref_irqmap[SBSA_GWDT_WS0]; 485baabe7d0SShashi Mallela 486baabe7d0SShashi Mallela sysbus_realize_and_unref(s, &error_fatal); 487baabe7d0SShashi Mallela sysbus_mmio_map(s, 0, rbase); 488baabe7d0SShashi Mallela sysbus_mmio_map(s, 1, cbase); 489baabe7d0SShashi Mallela sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); 490baabe7d0SShashi Mallela } 491baabe7d0SShashi Mallela 492e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev; 493e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) 494e9fdf453SHongbo Zhang { 495e9fdf453SHongbo Zhang /* use gpio Pin 3 for power button event */ 496e9fdf453SHongbo Zhang qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1); 497e9fdf453SHongbo Zhang } 498e9fdf453SHongbo Zhang 499e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = { 500e9fdf453SHongbo Zhang .notify = sbsa_ref_powerdown_req 501e9fdf453SHongbo Zhang }; 502e9fdf453SHongbo Zhang 50348ba18e6SPhilippe Mathieu-Daudé static void create_gpio(const SBSAMachineState *sms) 504e9fdf453SHongbo Zhang { 505e9fdf453SHongbo Zhang DeviceState *pl061_dev; 506e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base; 507e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_GPIO]; 508e9fdf453SHongbo Zhang 50948ba18e6SPhilippe Mathieu-Daudé pl061_dev = sysbus_create_simple("pl061", base, 51048ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 511e9fdf453SHongbo Zhang 512e9fdf453SHongbo Zhang gpio_key_dev = sysbus_create_simple("gpio-key", -1, 513e9fdf453SHongbo Zhang qdev_get_gpio_in(pl061_dev, 3)); 514e9fdf453SHongbo Zhang 515e9fdf453SHongbo Zhang /* connect powerdown request */ 516e9fdf453SHongbo Zhang qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier); 517e9fdf453SHongbo Zhang } 518e9fdf453SHongbo Zhang 51948ba18e6SPhilippe Mathieu-Daudé static void create_ahci(const SBSAMachineState *sms) 520e9fdf453SHongbo Zhang { 521e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base; 522e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_AHCI]; 523e9fdf453SHongbo Zhang DeviceState *dev; 524e9fdf453SHongbo Zhang DriveInfo *hd[NUM_SATA_PORTS]; 525e9fdf453SHongbo Zhang SysbusAHCIState *sysahci; 526e9fdf453SHongbo Zhang AHCIState *ahci; 527e9fdf453SHongbo Zhang int i; 528e9fdf453SHongbo Zhang 5293e80f690SMarkus Armbruster dev = qdev_new("sysbus-ahci"); 530e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS); 5313c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 532e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 53348ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq)); 534e9fdf453SHongbo Zhang 535e9fdf453SHongbo Zhang sysahci = SYSBUS_AHCI(dev); 536e9fdf453SHongbo Zhang ahci = &sysahci->ahci; 537e9fdf453SHongbo Zhang ide_drive_get(hd, ARRAY_SIZE(hd)); 538e9fdf453SHongbo Zhang for (i = 0; i < ahci->ports; i++) { 539e9fdf453SHongbo Zhang if (hd[i] == NULL) { 540e9fdf453SHongbo Zhang continue; 541e9fdf453SHongbo Zhang } 542e9fdf453SHongbo Zhang ide_create_drive(&ahci->dev[i].port, 0, hd[i]); 543e9fdf453SHongbo Zhang } 544e9fdf453SHongbo Zhang } 545e9fdf453SHongbo Zhang 54648ba18e6SPhilippe Mathieu-Daudé static void create_ehci(const SBSAMachineState *sms) 547e9fdf453SHongbo Zhang { 548e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_EHCI].base; 549e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_EHCI]; 550e9fdf453SHongbo Zhang 55148ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("platform-ehci-usb", base, 55248ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 553e9fdf453SHongbo Zhang } 554e9fdf453SHongbo Zhang 55548ba18e6SPhilippe Mathieu-Daudé static void create_smmu(const SBSAMachineState *sms, PCIBus *bus) 556e9fdf453SHongbo Zhang { 557e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base; 558e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_SMMU]; 559e9fdf453SHongbo Zhang DeviceState *dev; 560e9fdf453SHongbo Zhang int i; 561e9fdf453SHongbo Zhang 5623e80f690SMarkus Armbruster dev = qdev_new("arm-smmuv3"); 563e9fdf453SHongbo Zhang 5645325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus), 565e9fdf453SHongbo Zhang &error_abort); 5663c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 567e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 568e9fdf453SHongbo Zhang for (i = 0; i < NUM_SMMU_IRQS; i++) { 56948ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 570b8bf3472SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 571e9fdf453SHongbo Zhang } 572e9fdf453SHongbo Zhang } 573e9fdf453SHongbo Zhang 57448ba18e6SPhilippe Mathieu-Daudé static void create_pcie(SBSAMachineState *sms) 575e9fdf453SHongbo Zhang { 576e9fdf453SHongbo Zhang hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base; 577e9fdf453SHongbo Zhang hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size; 578e9fdf453SHongbo Zhang hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base; 579e9fdf453SHongbo Zhang hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size; 580e9fdf453SHongbo Zhang hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base; 581e9fdf453SHongbo Zhang hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size; 582e9fdf453SHongbo Zhang hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base; 583e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_PCIE]; 584e9fdf453SHongbo Zhang MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg; 585e9fdf453SHongbo Zhang MemoryRegion *ecam_alias, *ecam_reg; 586e9fdf453SHongbo Zhang DeviceState *dev; 587e9fdf453SHongbo Zhang PCIHostState *pci; 588e9fdf453SHongbo Zhang int i; 589e9fdf453SHongbo Zhang 5903e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 5913c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 592e9fdf453SHongbo Zhang 593e9fdf453SHongbo Zhang /* Map ECAM space */ 594e9fdf453SHongbo Zhang ecam_alias = g_new0(MemoryRegion, 1); 595e9fdf453SHongbo Zhang ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 596e9fdf453SHongbo Zhang memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 597e9fdf453SHongbo Zhang ecam_reg, 0, size_ecam); 598e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias); 599e9fdf453SHongbo Zhang 600e9fdf453SHongbo Zhang /* Map the MMIO space */ 601e9fdf453SHongbo Zhang mmio_alias = g_new0(MemoryRegion, 1); 602e9fdf453SHongbo Zhang mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 603e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 604e9fdf453SHongbo Zhang mmio_reg, base_mmio, size_mmio); 605e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias); 606e9fdf453SHongbo Zhang 607e9fdf453SHongbo Zhang /* Map the MMIO_HIGH space */ 608e9fdf453SHongbo Zhang mmio_alias_high = g_new0(MemoryRegion, 1); 609e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high", 610e9fdf453SHongbo Zhang mmio_reg, base_mmio_high, size_mmio_high); 611e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio_high, 612e9fdf453SHongbo Zhang mmio_alias_high); 613e9fdf453SHongbo Zhang 614e9fdf453SHongbo Zhang /* Map IO port space */ 615e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio); 616e9fdf453SHongbo Zhang 617e9fdf453SHongbo Zhang for (i = 0; i < GPEX_NUM_IRQS; i++) { 61848ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 619870f0051SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 620e9fdf453SHongbo Zhang gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); 621e9fdf453SHongbo Zhang } 622e9fdf453SHongbo Zhang 623e9fdf453SHongbo Zhang pci = PCI_HOST_BRIDGE(dev); 624e9fdf453SHongbo Zhang if (pci->bus) { 625e9fdf453SHongbo Zhang for (i = 0; i < nb_nics; i++) { 626e9fdf453SHongbo Zhang NICInfo *nd = &nd_table[i]; 627e9fdf453SHongbo Zhang 628e9fdf453SHongbo Zhang if (!nd->model) { 629e9fdf453SHongbo Zhang nd->model = g_strdup("e1000e"); 630e9fdf453SHongbo Zhang } 631e9fdf453SHongbo Zhang 632e9fdf453SHongbo Zhang pci_nic_init_nofail(nd, pci->bus, nd->model, NULL); 633e9fdf453SHongbo Zhang } 634e9fdf453SHongbo Zhang } 635e9fdf453SHongbo Zhang 636e9fdf453SHongbo Zhang pci_create_simple(pci->bus, -1, "VGA"); 637e9fdf453SHongbo Zhang 63848ba18e6SPhilippe Mathieu-Daudé create_smmu(sms, pci->bus); 639e9fdf453SHongbo Zhang } 640e9fdf453SHongbo Zhang 641e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) 642e9fdf453SHongbo Zhang { 643e9fdf453SHongbo Zhang const SBSAMachineState *board = container_of(binfo, SBSAMachineState, 644e9fdf453SHongbo Zhang bootinfo); 645e9fdf453SHongbo Zhang 646e9fdf453SHongbo Zhang *fdt_size = board->fdt_size; 647e9fdf453SHongbo Zhang return board->fdt; 648e9fdf453SHongbo Zhang } 649e9fdf453SHongbo Zhang 6503f462bf0SGraeme Gregory static void create_secure_ec(MemoryRegion *mem) 6513f462bf0SGraeme Gregory { 6523f462bf0SGraeme Gregory hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base; 6533f462bf0SGraeme Gregory DeviceState *dev = qdev_new("sbsa-ec"); 6543f462bf0SGraeme Gregory SysBusDevice *s = SYS_BUS_DEVICE(dev); 6553f462bf0SGraeme Gregory 6563f462bf0SGraeme Gregory memory_region_add_subregion(mem, base, 6573f462bf0SGraeme Gregory sysbus_mmio_get_region(s, 0)); 6583f462bf0SGraeme Gregory } 6593f462bf0SGraeme Gregory 66064580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine) 66164580903SHongbo Zhang { 662cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 663cc7d44c2SLike Xu unsigned int max_cpus = machine->smp.max_cpus; 66464580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(machine); 66564580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(machine); 66664580903SHongbo Zhang MemoryRegion *sysmem = get_system_memory(); 667c8ead571SPeter Maydell MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1); 668e9fdf453SHongbo Zhang bool firmware_loaded; 66964580903SHongbo Zhang const CPUArchIdList *possible_cpus; 67064580903SHongbo Zhang int n, sbsa_max_cpus; 67164580903SHongbo Zhang 672ce3adffcSMarcin Juszkiewicz if (!cpu_type_valid(machine->cpu_type)) { 673*b84722cfSShuuichirou Ishii error_report("sbsa-ref: CPU type %s not supported", machine->cpu_type); 67464580903SHongbo Zhang exit(1); 67564580903SHongbo Zhang } 67664580903SHongbo Zhang 67764580903SHongbo Zhang if (kvm_enabled()) { 67864580903SHongbo Zhang error_report("sbsa-ref: KVM is not supported for this machine"); 67964580903SHongbo Zhang exit(1); 68064580903SHongbo Zhang } 68164580903SHongbo Zhang 68264580903SHongbo Zhang /* 683e9fdf453SHongbo Zhang * The Secure view of the world is the same as the NonSecure, 684e9fdf453SHongbo Zhang * but with a few extra devices. Create it as a container region 685e9fdf453SHongbo Zhang * containing the system memory at low priority; any secure-only 686e9fdf453SHongbo Zhang * devices go in at higher priority and take precedence. 687e9fdf453SHongbo Zhang */ 688e9fdf453SHongbo Zhang memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory", 689e9fdf453SHongbo Zhang UINT64_MAX); 690e9fdf453SHongbo Zhang memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1); 691e9fdf453SHongbo Zhang 692c8ead571SPeter Maydell firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem); 693e9fdf453SHongbo Zhang 694e9fdf453SHongbo Zhang /* 69564580903SHongbo Zhang * This machine has EL3 enabled, external firmware should supply PSCI 69664580903SHongbo Zhang * implementation, so the QEMU's internal PSCI is disabled. 69764580903SHongbo Zhang */ 69864580903SHongbo Zhang sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; 69964580903SHongbo Zhang 70064580903SHongbo Zhang sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 70164580903SHongbo Zhang 70264580903SHongbo Zhang if (max_cpus > sbsa_max_cpus) { 70364580903SHongbo Zhang error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " 70464580903SHongbo Zhang "supported by machine 'sbsa-ref' (%d)", 70564580903SHongbo Zhang max_cpus, sbsa_max_cpus); 70664580903SHongbo Zhang exit(1); 70764580903SHongbo Zhang } 70864580903SHongbo Zhang 70964580903SHongbo Zhang sms->smp_cpus = smp_cpus; 71064580903SHongbo Zhang 71164580903SHongbo Zhang if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) { 71264580903SHongbo Zhang error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB); 71364580903SHongbo Zhang exit(1); 71464580903SHongbo Zhang } 71564580903SHongbo Zhang 71664580903SHongbo Zhang possible_cpus = mc->possible_cpu_arch_ids(machine); 71764580903SHongbo Zhang for (n = 0; n < possible_cpus->len; n++) { 71864580903SHongbo Zhang Object *cpuobj; 71964580903SHongbo Zhang CPUState *cs; 72064580903SHongbo Zhang 72164580903SHongbo Zhang if (n >= smp_cpus) { 72264580903SHongbo Zhang break; 72364580903SHongbo Zhang } 72464580903SHongbo Zhang 72564580903SHongbo Zhang cpuobj = object_new(possible_cpus->cpus[n].type); 7265325cc34SMarkus Armbruster object_property_set_int(cpuobj, "mp-affinity", 7275325cc34SMarkus Armbruster possible_cpus->cpus[n].arch_id, NULL); 72864580903SHongbo Zhang 72964580903SHongbo Zhang cs = CPU(cpuobj); 73064580903SHongbo Zhang cs->cpu_index = n; 73164580903SHongbo Zhang 73264580903SHongbo Zhang numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj), 73364580903SHongbo Zhang &error_fatal); 73464580903SHongbo Zhang 735efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 7365325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", 73764580903SHongbo Zhang sbsa_ref_memmap[SBSA_CPUPERIPHS].base, 7385325cc34SMarkus Armbruster &error_abort); 73964580903SHongbo Zhang } 74064580903SHongbo Zhang 7415325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", OBJECT(sysmem), 74264580903SHongbo Zhang &error_abort); 74364580903SHongbo Zhang 7445325cc34SMarkus Armbruster object_property_set_link(cpuobj, "secure-memory", 7455325cc34SMarkus Armbruster OBJECT(secure_sysmem), &error_abort); 74664580903SHongbo Zhang 747ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 74864580903SHongbo Zhang object_unref(cpuobj); 74964580903SHongbo Zhang } 75064580903SHongbo Zhang 7513818ed92SIgor Mammedov memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, 7523818ed92SIgor Mammedov machine->ram); 75364580903SHongbo Zhang 754e9fdf453SHongbo Zhang create_fdt(sms); 755e9fdf453SHongbo Zhang 756e9fdf453SHongbo Zhang create_secure_ram(sms, secure_sysmem); 757e9fdf453SHongbo Zhang 75848ba18e6SPhilippe Mathieu-Daudé create_gic(sms); 759e9fdf453SHongbo Zhang 76048ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_UART, sysmem, serial_hd(0)); 76148ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); 762e9fdf453SHongbo Zhang /* Second secure UART for RAS and MM from EL0 */ 76348ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2)); 764e9fdf453SHongbo Zhang 76548ba18e6SPhilippe Mathieu-Daudé create_rtc(sms); 766e9fdf453SHongbo Zhang 767baabe7d0SShashi Mallela create_wdt(sms); 768baabe7d0SShashi Mallela 76948ba18e6SPhilippe Mathieu-Daudé create_gpio(sms); 770e9fdf453SHongbo Zhang 77148ba18e6SPhilippe Mathieu-Daudé create_ahci(sms); 772e9fdf453SHongbo Zhang 77348ba18e6SPhilippe Mathieu-Daudé create_ehci(sms); 774e9fdf453SHongbo Zhang 77548ba18e6SPhilippe Mathieu-Daudé create_pcie(sms); 776e9fdf453SHongbo Zhang 7773f462bf0SGraeme Gregory create_secure_ec(secure_sysmem); 7783f462bf0SGraeme Gregory 77964580903SHongbo Zhang sms->bootinfo.ram_size = machine->ram_size; 78064580903SHongbo Zhang sms->bootinfo.nb_cpus = smp_cpus; 78164580903SHongbo Zhang sms->bootinfo.board_id = -1; 78264580903SHongbo Zhang sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; 783e9fdf453SHongbo Zhang sms->bootinfo.get_dtb = sbsa_ref_dtb; 784e9fdf453SHongbo Zhang sms->bootinfo.firmware_loaded = firmware_loaded; 7852744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo); 78664580903SHongbo Zhang } 78764580903SHongbo Zhang 78864580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) 78964580903SHongbo Zhang { 790cc7d44c2SLike Xu unsigned int max_cpus = ms->smp.max_cpus; 79164580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(ms); 79264580903SHongbo Zhang int n; 79364580903SHongbo Zhang 79464580903SHongbo Zhang if (ms->possible_cpus) { 79564580903SHongbo Zhang assert(ms->possible_cpus->len == max_cpus); 79664580903SHongbo Zhang return ms->possible_cpus; 79764580903SHongbo Zhang } 79864580903SHongbo Zhang 79964580903SHongbo Zhang ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 80064580903SHongbo Zhang sizeof(CPUArchId) * max_cpus); 80164580903SHongbo Zhang ms->possible_cpus->len = max_cpus; 80264580903SHongbo Zhang for (n = 0; n < ms->possible_cpus->len; n++) { 80364580903SHongbo Zhang ms->possible_cpus->cpus[n].type = ms->cpu_type; 80464580903SHongbo Zhang ms->possible_cpus->cpus[n].arch_id = 80564580903SHongbo Zhang sbsa_ref_cpu_mp_affinity(sms, n); 80664580903SHongbo Zhang ms->possible_cpus->cpus[n].props.has_thread_id = true; 80764580903SHongbo Zhang ms->possible_cpus->cpus[n].props.thread_id = n; 80864580903SHongbo Zhang } 80964580903SHongbo Zhang return ms->possible_cpus; 81064580903SHongbo Zhang } 81164580903SHongbo Zhang 81264580903SHongbo Zhang static CpuInstanceProperties 81364580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index) 81464580903SHongbo Zhang { 81564580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(ms); 81664580903SHongbo Zhang const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 81764580903SHongbo Zhang 81864580903SHongbo Zhang assert(cpu_index < possible_cpus->len); 81964580903SHongbo Zhang return possible_cpus->cpus[cpu_index].props; 82064580903SHongbo Zhang } 82164580903SHongbo Zhang 82264580903SHongbo Zhang static int64_t 82364580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) 82464580903SHongbo Zhang { 825aa570207STao Xu return idx % ms->numa_state->num_nodes; 82664580903SHongbo Zhang } 82764580903SHongbo Zhang 828e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj) 829e9fdf453SHongbo Zhang { 830e9fdf453SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(obj); 831e9fdf453SHongbo Zhang 832e9fdf453SHongbo Zhang sbsa_flash_create(sms); 833e9fdf453SHongbo Zhang } 834e9fdf453SHongbo Zhang 83564580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data) 83664580903SHongbo Zhang { 83764580903SHongbo Zhang MachineClass *mc = MACHINE_CLASS(oc); 83864580903SHongbo Zhang 83964580903SHongbo Zhang mc->init = sbsa_ref_init; 84064580903SHongbo Zhang mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; 84164580903SHongbo Zhang mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); 84264580903SHongbo Zhang mc->max_cpus = 512; 84364580903SHongbo Zhang mc->pci_allow_0_address = true; 84464580903SHongbo Zhang mc->minimum_page_bits = 12; 84564580903SHongbo Zhang mc->block_default_type = IF_IDE; 84664580903SHongbo Zhang mc->no_cdrom = 1; 84764580903SHongbo Zhang mc->default_ram_size = 1 * GiB; 8483818ed92SIgor Mammedov mc->default_ram_id = "sbsa-ref.ram"; 84964580903SHongbo Zhang mc->default_cpus = 4; 85064580903SHongbo Zhang mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids; 85164580903SHongbo Zhang mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props; 85264580903SHongbo Zhang mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id; 85364580903SHongbo Zhang } 85464580903SHongbo Zhang 85564580903SHongbo Zhang static const TypeInfo sbsa_ref_info = { 85664580903SHongbo Zhang .name = TYPE_SBSA_MACHINE, 85764580903SHongbo Zhang .parent = TYPE_MACHINE, 858e9fdf453SHongbo Zhang .instance_init = sbsa_ref_instance_init, 85964580903SHongbo Zhang .class_init = sbsa_ref_class_init, 86064580903SHongbo Zhang .instance_size = sizeof(SBSAMachineState), 86164580903SHongbo Zhang }; 86264580903SHongbo Zhang 86364580903SHongbo Zhang static void sbsa_ref_machine_init(void) 86464580903SHongbo Zhang { 86564580903SHongbo Zhang type_register_static(&sbsa_ref_info); 86664580903SHongbo Zhang } 86764580903SHongbo Zhang 86864580903SHongbo Zhang type_init(sbsa_ref_machine_init); 869