1 /* 2 * ARM RealView Baseboard System emulation. 3 * 4 * Copyright (c) 2006-2007 CodeSourcery. 5 * Written by Paul Brook 6 * 7 * This code is licensed under the GPL. 8 */ 9 10 #include "qemu/osdep.h" 11 #include "qapi/error.h" 12 #include "cpu.h" 13 #include "hw/sysbus.h" 14 #include "hw/arm/boot.h" 15 #include "hw/arm/primecell.h" 16 #include "hw/core/split-irq.h" 17 #include "hw/net/lan9118.h" 18 #include "hw/net/smc91c111.h" 19 #include "hw/pci/pci.h" 20 #include "hw/qdev-core.h" 21 #include "net/net.h" 22 #include "sysemu/sysemu.h" 23 #include "hw/boards.h" 24 #include "hw/i2c/i2c.h" 25 #include "qemu/error-report.h" 26 #include "hw/char/pl011.h" 27 #include "hw/cpu/a9mpcore.h" 28 #include "hw/intc/realview_gic.h" 29 #include "hw/irq.h" 30 #include "hw/i2c/arm_sbcon_i2c.h" 31 #include "hw/sd/sd.h" 32 #include "audio/audio.h" 33 #include "target/arm/cpu-qom.h" 34 35 #define SMP_BOOT_ADDR 0xe0000000 36 #define SMP_BOOTREG_ADDR 0x10000030 37 38 /* Board init. */ 39 40 static struct arm_boot_info realview_binfo = { 41 .smp_loader_start = SMP_BOOT_ADDR, 42 .smp_bootreg_addr = SMP_BOOTREG_ADDR, 43 }; 44 45 /* The following two lists must be consistent. */ 46 enum realview_board_type { 47 BOARD_EB, 48 BOARD_EB_MPCORE, 49 BOARD_PB_A8, 50 BOARD_PBX_A9, 51 }; 52 53 static const int realview_board_id[] = { 54 0x33b, 55 0x33b, 56 0x769, 57 0x76d 58 }; 59 60 static void split_irq_from_named(DeviceState *src, const char* outname, 61 qemu_irq out1, qemu_irq out2) { 62 DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); 63 64 qdev_prop_set_uint32(splitter, "num-lines", 2); 65 66 qdev_realize_and_unref(splitter, NULL, &error_fatal); 67 68 qdev_connect_gpio_out(splitter, 0, out1); 69 qdev_connect_gpio_out(splitter, 1, out2); 70 qdev_connect_gpio_out_named(src, outname, 0, 71 qdev_get_gpio_in(splitter, 0)); 72 } 73 74 static void realview_init(MachineState *machine, 75 enum realview_board_type board_type) 76 { 77 ARMCPU *cpu = NULL; 78 CPUARMState *env; 79 MemoryRegion *sysmem = get_system_memory(); 80 MemoryRegion *ram_lo; 81 MemoryRegion *ram_hi = g_new(MemoryRegion, 1); 82 MemoryRegion *ram_alias = g_new(MemoryRegion, 1); 83 MemoryRegion *ram_hack = g_new(MemoryRegion, 1); 84 DeviceState *dev, *sysctl, *gpio2, *pl041; 85 SysBusDevice *busdev; 86 qemu_irq pic[64]; 87 PCIBus *pci_bus = NULL; 88 NICInfo *nd; 89 DriveInfo *dinfo; 90 I2CBus *i2c; 91 int n; 92 unsigned int smp_cpus = machine->smp.cpus; 93 int done_nic = 0; 94 qemu_irq cpu_irq[4]; 95 int is_mpcore = 0; 96 int is_pb = 0; 97 uint32_t proc_id = 0; 98 uint32_t sys_id; 99 ram_addr_t low_ram_size; 100 ram_addr_t ram_size = machine->ram_size; 101 hwaddr periphbase = 0; 102 103 switch (board_type) { 104 case BOARD_EB: 105 break; 106 case BOARD_EB_MPCORE: 107 is_mpcore = 1; 108 periphbase = 0x10100000; 109 break; 110 case BOARD_PB_A8: 111 is_pb = 1; 112 break; 113 case BOARD_PBX_A9: 114 is_mpcore = 1; 115 is_pb = 1; 116 periphbase = 0x1f000000; 117 break; 118 } 119 120 for (n = 0; n < smp_cpus; n++) { 121 Object *cpuobj = object_new(machine->cpu_type); 122 123 /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board 124 * does not currently support EL3 so the CPU EL3 property is disabled 125 * before realization. 126 */ 127 if (object_property_find(cpuobj, "has_el3")) { 128 object_property_set_bool(cpuobj, "has_el3", false, &error_fatal); 129 } 130 131 if (is_pb && is_mpcore) { 132 object_property_set_int(cpuobj, "reset-cbar", periphbase, 133 &error_fatal); 134 } 135 136 qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 137 138 cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ); 139 } 140 cpu = ARM_CPU(first_cpu); 141 env = &cpu->env; 142 if (arm_feature(env, ARM_FEATURE_V7)) { 143 if (is_mpcore) { 144 proc_id = 0x0c000000; 145 } else { 146 proc_id = 0x0e000000; 147 } 148 } else if (arm_feature(env, ARM_FEATURE_V6K)) { 149 proc_id = 0x06000000; 150 } else if (arm_feature(env, ARM_FEATURE_V6)) { 151 proc_id = 0x04000000; 152 } else { 153 proc_id = 0x02000000; 154 } 155 156 if (is_pb && ram_size > 0x20000000) { 157 /* Core tile RAM. */ 158 ram_lo = g_new(MemoryRegion, 1); 159 low_ram_size = ram_size - 0x20000000; 160 ram_size = 0x20000000; 161 memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size, 162 &error_fatal); 163 memory_region_add_subregion(sysmem, 0x20000000, ram_lo); 164 } 165 166 memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size, 167 &error_fatal); 168 low_ram_size = ram_size; 169 if (low_ram_size > 0x10000000) 170 low_ram_size = 0x10000000; 171 /* SDRAM at address zero. */ 172 memory_region_init_alias(ram_alias, NULL, "realview.alias", 173 ram_hi, 0, low_ram_size); 174 memory_region_add_subregion(sysmem, 0, ram_alias); 175 if (is_pb) { 176 /* And again at a high address. */ 177 memory_region_add_subregion(sysmem, 0x70000000, ram_hi); 178 } else { 179 ram_size = low_ram_size; 180 } 181 182 sys_id = is_pb ? 0x01780500 : 0xc1400400; 183 sysctl = qdev_new("realview_sysctl"); 184 qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 185 qdev_prop_set_uint32(sysctl, "proc_id", proc_id); 186 sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal); 187 sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000); 188 189 if (is_mpcore) { 190 dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore"); 191 qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 192 busdev = SYS_BUS_DEVICE(dev); 193 sysbus_realize_and_unref(busdev, &error_fatal); 194 sysbus_mmio_map(busdev, 0, periphbase); 195 for (n = 0; n < smp_cpus; n++) { 196 sysbus_connect_irq(busdev, n, cpu_irq[n]); 197 } 198 sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL); 199 /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */ 200 realview_binfo.gic_cpu_if_addr = periphbase + 0x100; 201 } else { 202 uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000; 203 /* For now just create the nIRQ GIC, and ignore the others. */ 204 dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]); 205 } 206 for (n = 0; n < 64; n++) { 207 pic[n] = qdev_get_gpio_in(dev, n); 208 } 209 210 pl041 = qdev_new("pl041"); 211 qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 212 if (machine->audiodev) { 213 qdev_prop_set_string(pl041, "audiodev", machine->audiodev); 214 } 215 sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal); 216 sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000); 217 sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]); 218 219 sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]); 220 sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]); 221 222 pl011_create(0x10009000, pic[12], serial_hd(0)); 223 pl011_create(0x1000a000, pic[13], serial_hd(1)); 224 pl011_create(0x1000b000, pic[14], serial_hd(2)); 225 pl011_create(0x1000c000, pic[15], serial_hd(3)); 226 227 /* DMA controller is optional, apparently. */ 228 dev = qdev_new("pl081"); 229 object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem), 230 &error_fatal); 231 busdev = SYS_BUS_DEVICE(dev); 232 sysbus_realize_and_unref(busdev, &error_fatal); 233 sysbus_mmio_map(busdev, 0, 0x10030000); 234 sysbus_connect_irq(busdev, 0, pic[24]); 235 236 sysbus_create_simple("sp804", 0x10011000, pic[4]); 237 sysbus_create_simple("sp804", 0x10012000, pic[5]); 238 239 sysbus_create_simple("pl061", 0x10013000, pic[6]); 240 sysbus_create_simple("pl061", 0x10014000, pic[7]); 241 gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]); 242 243 sysbus_create_simple("pl111", 0x10020000, pic[23]); 244 245 dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL); 246 /* Wire up MMC card detect and read-only signals. These have 247 * to go to both the PL061 GPIO and the sysctl register. 248 * Note that the PL181 orders these lines (readonly,inserted) 249 * and the PL061 has them the other way about. Also the card 250 * detect line is inverted. 251 */ 252 split_irq_from_named(dev, "card-read-only", 253 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), 254 qdev_get_gpio_in(gpio2, 1)); 255 256 split_irq_from_named(dev, "card-inserted", 257 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), 258 qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); 259 260 dinfo = drive_get(IF_SD, 0, 0); 261 if (dinfo) { 262 DeviceState *card; 263 264 card = qdev_new(TYPE_SD_CARD); 265 qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo), 266 &error_fatal); 267 qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"), 268 &error_fatal); 269 } 270 271 sysbus_create_simple("pl031", 0x10017000, pic[10]); 272 273 if (!is_pb) { 274 dev = qdev_new("realview_pci"); 275 busdev = SYS_BUS_DEVICE(dev); 276 sysbus_realize_and_unref(busdev, &error_fatal); 277 sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */ 278 sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */ 279 sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */ 280 sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */ 281 sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */ 282 sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */ 283 sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */ 284 sysbus_connect_irq(busdev, 0, pic[48]); 285 sysbus_connect_irq(busdev, 1, pic[49]); 286 sysbus_connect_irq(busdev, 2, pic[50]); 287 sysbus_connect_irq(busdev, 3, pic[51]); 288 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); 289 if (machine_usb(machine)) { 290 pci_create_simple(pci_bus, -1, "pci-ohci"); 291 } 292 n = drive_get_max_bus(IF_SCSI); 293 while (n >= 0) { 294 dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a")); 295 lsi53c8xx_handle_legacy_cmdline(dev); 296 n--; 297 } 298 } 299 for(n = 0; n < nb_nics; n++) { 300 nd = &nd_table[n]; 301 302 if (!done_nic && (!nd->model || 303 strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) { 304 if (is_pb) { 305 lan9118_init(nd, 0x4e000000, pic[28]); 306 } else { 307 smc91c111_init(nd, 0x4e000000, pic[28]); 308 } 309 done_nic = 1; 310 } else { 311 if (pci_bus) { 312 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL); 313 } 314 } 315 } 316 317 dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, 0x10002000, NULL); 318 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 319 i2c_slave_create_simple(i2c, "ds1338", 0x68); 320 321 /* Memory map for RealView Emulation Baseboard: */ 322 /* 0x10000000 System registers. */ 323 /* 0x10001000 System controller. */ 324 /* 0x10002000 Two-Wire Serial Bus. */ 325 /* 0x10003000 Reserved. */ 326 /* 0x10004000 AACI. */ 327 /* 0x10005000 MCI. */ 328 /* 0x10006000 KMI0. */ 329 /* 0x10007000 KMI1. */ 330 /* 0x10008000 Character LCD. (EB) */ 331 /* 0x10009000 UART0. */ 332 /* 0x1000a000 UART1. */ 333 /* 0x1000b000 UART2. */ 334 /* 0x1000c000 UART3. */ 335 /* 0x1000d000 SSPI. */ 336 /* 0x1000e000 SCI. */ 337 /* 0x1000f000 Reserved. */ 338 /* 0x10010000 Watchdog. */ 339 /* 0x10011000 Timer 0+1. */ 340 /* 0x10012000 Timer 2+3. */ 341 /* 0x10013000 GPIO 0. */ 342 /* 0x10014000 GPIO 1. */ 343 /* 0x10015000 GPIO 2. */ 344 /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */ 345 /* 0x10017000 RTC. */ 346 /* 0x10018000 DMC. */ 347 /* 0x10019000 PCI controller config. */ 348 /* 0x10020000 CLCD. */ 349 /* 0x10030000 DMA Controller. */ 350 /* 0x10040000 GIC1. (EB) */ 351 /* 0x10050000 GIC2. (EB) */ 352 /* 0x10060000 GIC3. (EB) */ 353 /* 0x10070000 GIC4. (EB) */ 354 /* 0x10080000 SMC. */ 355 /* 0x1e000000 GIC1. (PB) */ 356 /* 0x1e001000 GIC2. (PB) */ 357 /* 0x1e002000 GIC3. (PB) */ 358 /* 0x1e003000 GIC4. (PB) */ 359 /* 0x40000000 NOR flash. */ 360 /* 0x44000000 DoC flash. */ 361 /* 0x48000000 SRAM. */ 362 /* 0x4c000000 Configuration flash. */ 363 /* 0x4e000000 Ethernet. */ 364 /* 0x4f000000 USB. */ 365 /* 0x50000000 PISMO. */ 366 /* 0x54000000 PISMO. */ 367 /* 0x58000000 PISMO. */ 368 /* 0x5c000000 PISMO. */ 369 /* 0x60000000 PCI. */ 370 /* 0x60000000 PCI Self Config. */ 371 /* 0x61000000 PCI Config. */ 372 /* 0x62000000 PCI IO. */ 373 /* 0x63000000 PCI mem 0. */ 374 /* 0x64000000 PCI mem 1. */ 375 /* 0x68000000 PCI mem 2. */ 376 377 /* ??? Hack to map an additional page of ram for the secondary CPU 378 startup code. I guess this works on real hardware because the 379 BootROM happens to be in ROM/flash or in memory that isn't clobbered 380 until after Linux boots the secondary CPUs. */ 381 memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000, 382 &error_fatal); 383 memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack); 384 385 realview_binfo.ram_size = ram_size; 386 realview_binfo.board_id = realview_board_id[board_type]; 387 realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0); 388 arm_load_kernel(cpu, machine, &realview_binfo); 389 } 390 391 static void realview_eb_init(MachineState *machine) 392 { 393 realview_init(machine, BOARD_EB); 394 } 395 396 static void realview_eb_mpcore_init(MachineState *machine) 397 { 398 realview_init(machine, BOARD_EB_MPCORE); 399 } 400 401 static void realview_pb_a8_init(MachineState *machine) 402 { 403 realview_init(machine, BOARD_PB_A8); 404 } 405 406 static void realview_pbx_a9_init(MachineState *machine) 407 { 408 realview_init(machine, BOARD_PBX_A9); 409 } 410 411 static void realview_eb_class_init(ObjectClass *oc, void *data) 412 { 413 MachineClass *mc = MACHINE_CLASS(oc); 414 415 mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)"; 416 mc->init = realview_eb_init; 417 mc->block_default_type = IF_SCSI; 418 mc->ignore_memory_transaction_failures = true; 419 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926"); 420 421 machine_add_audiodev_property(mc); 422 } 423 424 static const TypeInfo realview_eb_type = { 425 .name = MACHINE_TYPE_NAME("realview-eb"), 426 .parent = TYPE_MACHINE, 427 .class_init = realview_eb_class_init, 428 }; 429 430 static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data) 431 { 432 MachineClass *mc = MACHINE_CLASS(oc); 433 434 mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)"; 435 mc->init = realview_eb_mpcore_init; 436 mc->block_default_type = IF_SCSI; 437 mc->max_cpus = 4; 438 mc->ignore_memory_transaction_failures = true; 439 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore"); 440 441 machine_add_audiodev_property(mc); 442 } 443 444 static const TypeInfo realview_eb_mpcore_type = { 445 .name = MACHINE_TYPE_NAME("realview-eb-mpcore"), 446 .parent = TYPE_MACHINE, 447 .class_init = realview_eb_mpcore_class_init, 448 }; 449 450 static void realview_pb_a8_class_init(ObjectClass *oc, void *data) 451 { 452 MachineClass *mc = MACHINE_CLASS(oc); 453 454 mc->desc = "ARM RealView Platform Baseboard for Cortex-A8"; 455 mc->init = realview_pb_a8_init; 456 mc->ignore_memory_transaction_failures = true; 457 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8"); 458 459 machine_add_audiodev_property(mc); 460 } 461 462 static const TypeInfo realview_pb_a8_type = { 463 .name = MACHINE_TYPE_NAME("realview-pb-a8"), 464 .parent = TYPE_MACHINE, 465 .class_init = realview_pb_a8_class_init, 466 }; 467 468 static void realview_pbx_a9_class_init(ObjectClass *oc, void *data) 469 { 470 MachineClass *mc = MACHINE_CLASS(oc); 471 472 mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9"; 473 mc->init = realview_pbx_a9_init; 474 mc->max_cpus = 4; 475 mc->ignore_memory_transaction_failures = true; 476 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 477 478 machine_add_audiodev_property(mc); 479 } 480 481 static const TypeInfo realview_pbx_a9_type = { 482 .name = MACHINE_TYPE_NAME("realview-pbx-a9"), 483 .parent = TYPE_MACHINE, 484 .class_init = realview_pbx_a9_class_init, 485 }; 486 487 static void realview_machine_init(void) 488 { 489 type_register_static(&realview_eb_type); 490 type_register_static(&realview_eb_mpcore_type); 491 type_register_static(&realview_pb_a8_type); 492 type_register_static(&realview_pbx_a9_type); 493 } 494 495 type_init(realview_machine_init) 496