xref: /openbmc/qemu/hw/arm/realview.c (revision 14b6d44d4720681a57b5d2c58cabdfc6364f8263)
1 /*
2  * ARM RealView Baseboard System emulation.
3  *
4  * Copyright (c) 2006-2007 CodeSourcery.
5  * Written by Paul Brook
6  *
7  * This code is licensed under the GPL.
8  */
9 
10 #include "qemu/osdep.h"
11 #include "qapi/error.h"
12 #include "hw/sysbus.h"
13 #include "hw/arm/arm.h"
14 #include "hw/arm/primecell.h"
15 #include "hw/devices.h"
16 #include "hw/pci/pci.h"
17 #include "net/net.h"
18 #include "sysemu/sysemu.h"
19 #include "hw/boards.h"
20 #include "hw/i2c/i2c.h"
21 #include "sysemu/block-backend.h"
22 #include "exec/address-spaces.h"
23 #include "qemu/error-report.h"
24 
25 #define SMP_BOOT_ADDR 0xe0000000
26 #define SMP_BOOTREG_ADDR 0x10000030
27 
28 /* Board init.  */
29 
30 static struct arm_boot_info realview_binfo = {
31     .smp_loader_start = SMP_BOOT_ADDR,
32     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
33 };
34 
35 /* The following two lists must be consistent.  */
36 enum realview_board_type {
37     BOARD_EB,
38     BOARD_EB_MPCORE,
39     BOARD_PB_A8,
40     BOARD_PBX_A9,
41 };
42 
43 static const int realview_board_id[] = {
44     0x33b,
45     0x33b,
46     0x769,
47     0x76d
48 };
49 
50 static void realview_init(MachineState *machine,
51                           enum realview_board_type board_type)
52 {
53     ARMCPU *cpu = NULL;
54     CPUARMState *env;
55     ObjectClass *cpu_oc;
56     MemoryRegion *sysmem = get_system_memory();
57     MemoryRegion *ram_lo;
58     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
59     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
60     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
61     DeviceState *dev, *sysctl, *gpio2, *pl041;
62     SysBusDevice *busdev;
63     qemu_irq pic[64];
64     qemu_irq mmc_irq[2];
65     PCIBus *pci_bus = NULL;
66     NICInfo *nd;
67     I2CBus *i2c;
68     int n;
69     int done_nic = 0;
70     qemu_irq cpu_irq[4];
71     int is_mpcore = 0;
72     int is_pb = 0;
73     uint32_t proc_id = 0;
74     uint32_t sys_id;
75     ram_addr_t low_ram_size;
76     ram_addr_t ram_size = machine->ram_size;
77     hwaddr periphbase = 0;
78 
79     switch (board_type) {
80     case BOARD_EB:
81         break;
82     case BOARD_EB_MPCORE:
83         is_mpcore = 1;
84         periphbase = 0x10100000;
85         break;
86     case BOARD_PB_A8:
87         is_pb = 1;
88         break;
89     case BOARD_PBX_A9:
90         is_mpcore = 1;
91         is_pb = 1;
92         periphbase = 0x1f000000;
93         break;
94     }
95 
96     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, machine->cpu_model);
97     if (!cpu_oc) {
98         fprintf(stderr, "Unable to find CPU definition\n");
99         exit(1);
100     }
101 
102     for (n = 0; n < smp_cpus; n++) {
103         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
104 
105         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
106          * does not currently support EL3 so the CPU EL3 property is disabled
107          * before realization.
108          */
109         if (object_property_find(cpuobj, "has_el3", NULL)) {
110             object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
111         }
112 
113         if (is_pb && is_mpcore) {
114             object_property_set_int(cpuobj, periphbase, "reset-cbar",
115                                     &error_fatal);
116         }
117 
118         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
119 
120         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
121     }
122     cpu = ARM_CPU(first_cpu);
123     env = &cpu->env;
124     if (arm_feature(env, ARM_FEATURE_V7)) {
125         if (is_mpcore) {
126             proc_id = 0x0c000000;
127         } else {
128             proc_id = 0x0e000000;
129         }
130     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
131         proc_id = 0x06000000;
132     } else if (arm_feature(env, ARM_FEATURE_V6)) {
133         proc_id = 0x04000000;
134     } else {
135         proc_id = 0x02000000;
136     }
137 
138     if (is_pb && ram_size > 0x20000000) {
139         /* Core tile RAM.  */
140         ram_lo = g_new(MemoryRegion, 1);
141         low_ram_size = ram_size - 0x20000000;
142         ram_size = 0x20000000;
143         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
144                                &error_fatal);
145         vmstate_register_ram_global(ram_lo);
146         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
147     }
148 
149     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
150                            &error_fatal);
151     vmstate_register_ram_global(ram_hi);
152     low_ram_size = ram_size;
153     if (low_ram_size > 0x10000000)
154       low_ram_size = 0x10000000;
155     /* SDRAM at address zero.  */
156     memory_region_init_alias(ram_alias, NULL, "realview.alias",
157                              ram_hi, 0, low_ram_size);
158     memory_region_add_subregion(sysmem, 0, ram_alias);
159     if (is_pb) {
160         /* And again at a high address.  */
161         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
162     } else {
163         ram_size = low_ram_size;
164     }
165 
166     sys_id = is_pb ? 0x01780500 : 0xc1400400;
167     sysctl = qdev_create(NULL, "realview_sysctl");
168     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
169     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
170     qdev_init_nofail(sysctl);
171     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
172 
173     if (is_mpcore) {
174         dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
175         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
176         qdev_init_nofail(dev);
177         busdev = SYS_BUS_DEVICE(dev);
178         sysbus_mmio_map(busdev, 0, periphbase);
179         for (n = 0; n < smp_cpus; n++) {
180             sysbus_connect_irq(busdev, n, cpu_irq[n]);
181         }
182         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
183         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
184         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
185     } else {
186         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
187         /* For now just create the nIRQ GIC, and ignore the others.  */
188         dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
189     }
190     for (n = 0; n < 64; n++) {
191         pic[n] = qdev_get_gpio_in(dev, n);
192     }
193 
194     pl041 = qdev_create(NULL, "pl041");
195     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
196     qdev_init_nofail(pl041);
197     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
198     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
199 
200     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
201     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
202 
203     sysbus_create_simple("pl011", 0x10009000, pic[12]);
204     sysbus_create_simple("pl011", 0x1000a000, pic[13]);
205     sysbus_create_simple("pl011", 0x1000b000, pic[14]);
206     sysbus_create_simple("pl011", 0x1000c000, pic[15]);
207 
208     /* DMA controller is optional, apparently.  */
209     sysbus_create_simple("pl081", 0x10030000, pic[24]);
210 
211     sysbus_create_simple("sp804", 0x10011000, pic[4]);
212     sysbus_create_simple("sp804", 0x10012000, pic[5]);
213 
214     sysbus_create_simple("pl061", 0x10013000, pic[6]);
215     sysbus_create_simple("pl061", 0x10014000, pic[7]);
216     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
217 
218     sysbus_create_simple("pl111", 0x10020000, pic[23]);
219 
220     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
221     /* Wire up MMC card detect and read-only signals. These have
222      * to go to both the PL061 GPIO and the sysctl register.
223      * Note that the PL181 orders these lines (readonly,inserted)
224      * and the PL061 has them the other way about. Also the card
225      * detect line is inverted.
226      */
227     mmc_irq[0] = qemu_irq_split(
228         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
229         qdev_get_gpio_in(gpio2, 1));
230     mmc_irq[1] = qemu_irq_split(
231         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
232         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
233     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
234     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
235 
236     sysbus_create_simple("pl031", 0x10017000, pic[10]);
237 
238     if (!is_pb) {
239         dev = qdev_create(NULL, "realview_pci");
240         busdev = SYS_BUS_DEVICE(dev);
241         qdev_init_nofail(dev);
242         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
243         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
244         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
245         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
246         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
247         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
248         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
249         sysbus_connect_irq(busdev, 0, pic[48]);
250         sysbus_connect_irq(busdev, 1, pic[49]);
251         sysbus_connect_irq(busdev, 2, pic[50]);
252         sysbus_connect_irq(busdev, 3, pic[51]);
253         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
254         if (usb_enabled()) {
255             pci_create_simple(pci_bus, -1, "pci-ohci");
256         }
257         n = drive_get_max_bus(IF_SCSI);
258         while (n >= 0) {
259             pci_create_simple(pci_bus, -1, "lsi53c895a");
260             n--;
261         }
262     }
263     for(n = 0; n < nb_nics; n++) {
264         nd = &nd_table[n];
265 
266         if (!done_nic && (!nd->model ||
267                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
268             if (is_pb) {
269                 lan9118_init(nd, 0x4e000000, pic[28]);
270             } else {
271                 smc91c111_init(nd, 0x4e000000, pic[28]);
272             }
273             done_nic = 1;
274         } else {
275             if (pci_bus) {
276                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
277             }
278         }
279     }
280 
281     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
282     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
283     i2c_create_slave(i2c, "ds1338", 0x68);
284 
285     /* Memory map for RealView Emulation Baseboard:  */
286     /* 0x10000000 System registers.  */
287     /*  0x10001000 System controller.  */
288     /* 0x10002000 Two-Wire Serial Bus.  */
289     /* 0x10003000 Reserved.  */
290     /*  0x10004000 AACI.  */
291     /*  0x10005000 MCI.  */
292     /* 0x10006000 KMI0.  */
293     /* 0x10007000 KMI1.  */
294     /*  0x10008000 Character LCD. (EB) */
295     /* 0x10009000 UART0.  */
296     /* 0x1000a000 UART1.  */
297     /* 0x1000b000 UART2.  */
298     /* 0x1000c000 UART3.  */
299     /*  0x1000d000 SSPI.  */
300     /*  0x1000e000 SCI.  */
301     /* 0x1000f000 Reserved.  */
302     /*  0x10010000 Watchdog.  */
303     /* 0x10011000 Timer 0+1.  */
304     /* 0x10012000 Timer 2+3.  */
305     /*  0x10013000 GPIO 0.  */
306     /*  0x10014000 GPIO 1.  */
307     /*  0x10015000 GPIO 2.  */
308     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
309     /* 0x10017000 RTC.  */
310     /*  0x10018000 DMC.  */
311     /*  0x10019000 PCI controller config.  */
312     /*  0x10020000 CLCD.  */
313     /* 0x10030000 DMA Controller.  */
314     /* 0x10040000 GIC1. (EB) */
315     /*  0x10050000 GIC2. (EB) */
316     /*  0x10060000 GIC3. (EB) */
317     /*  0x10070000 GIC4. (EB) */
318     /*  0x10080000 SMC.  */
319     /* 0x1e000000 GIC1. (PB) */
320     /*  0x1e001000 GIC2. (PB) */
321     /*  0x1e002000 GIC3. (PB) */
322     /*  0x1e003000 GIC4. (PB) */
323     /*  0x40000000 NOR flash.  */
324     /*  0x44000000 DoC flash.  */
325     /*  0x48000000 SRAM.  */
326     /*  0x4c000000 Configuration flash.  */
327     /* 0x4e000000 Ethernet.  */
328     /*  0x4f000000 USB.  */
329     /*  0x50000000 PISMO.  */
330     /*  0x54000000 PISMO.  */
331     /*  0x58000000 PISMO.  */
332     /*  0x5c000000 PISMO.  */
333     /* 0x60000000 PCI.  */
334     /* 0x60000000 PCI Self Config.  */
335     /* 0x61000000 PCI Config.  */
336     /* 0x62000000 PCI IO.  */
337     /* 0x63000000 PCI mem 0.  */
338     /* 0x64000000 PCI mem 1.  */
339     /* 0x68000000 PCI mem 2.  */
340 
341     /* ??? Hack to map an additional page of ram for the secondary CPU
342        startup code.  I guess this works on real hardware because the
343        BootROM happens to be in ROM/flash or in memory that isn't clobbered
344        until after Linux boots the secondary CPUs.  */
345     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
346                            &error_fatal);
347     vmstate_register_ram_global(ram_hack);
348     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
349 
350     realview_binfo.ram_size = ram_size;
351     realview_binfo.kernel_filename = machine->kernel_filename;
352     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
353     realview_binfo.initrd_filename = machine->initrd_filename;
354     realview_binfo.nb_cpus = smp_cpus;
355     realview_binfo.board_id = realview_board_id[board_type];
356     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
357     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
358 }
359 
360 static void realview_eb_init(MachineState *machine)
361 {
362     if (!machine->cpu_model) {
363         machine->cpu_model = "arm926";
364     }
365     realview_init(machine, BOARD_EB);
366 }
367 
368 static void realview_eb_mpcore_init(MachineState *machine)
369 {
370     if (!machine->cpu_model) {
371         machine->cpu_model = "arm11mpcore";
372     }
373     realview_init(machine, BOARD_EB_MPCORE);
374 }
375 
376 static void realview_pb_a8_init(MachineState *machine)
377 {
378     if (!machine->cpu_model) {
379         machine->cpu_model = "cortex-a8";
380     }
381     realview_init(machine, BOARD_PB_A8);
382 }
383 
384 static void realview_pbx_a9_init(MachineState *machine)
385 {
386     if (!machine->cpu_model) {
387         machine->cpu_model = "cortex-a9";
388     }
389     realview_init(machine, BOARD_PBX_A9);
390 }
391 
392 static void realview_eb_class_init(ObjectClass *oc, void *data)
393 {
394     MachineClass *mc = MACHINE_CLASS(oc);
395 
396     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
397     mc->init = realview_eb_init;
398     mc->block_default_type = IF_SCSI;
399 }
400 
401 static const TypeInfo realview_eb_type = {
402     .name = MACHINE_TYPE_NAME("realview-eb"),
403     .parent = TYPE_MACHINE,
404     .class_init = realview_eb_class_init,
405 };
406 
407 static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
408 {
409     MachineClass *mc = MACHINE_CLASS(oc);
410 
411     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
412     mc->init = realview_eb_mpcore_init;
413     mc->block_default_type = IF_SCSI;
414     mc->max_cpus = 4;
415 }
416 
417 static const TypeInfo realview_eb_mpcore_type = {
418     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
419     .parent = TYPE_MACHINE,
420     .class_init = realview_eb_mpcore_class_init,
421 };
422 
423 static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
424 {
425     MachineClass *mc = MACHINE_CLASS(oc);
426 
427     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
428     mc->init = realview_pb_a8_init;
429 }
430 
431 static const TypeInfo realview_pb_a8_type = {
432     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
433     .parent = TYPE_MACHINE,
434     .class_init = realview_pb_a8_class_init,
435 };
436 
437 static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
438 {
439     MachineClass *mc = MACHINE_CLASS(oc);
440 
441     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
442     mc->init = realview_pbx_a9_init;
443     mc->block_default_type = IF_SCSI;
444     mc->max_cpus = 4;
445 }
446 
447 static const TypeInfo realview_pbx_a9_type = {
448     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
449     .parent = TYPE_MACHINE,
450     .class_init = realview_pbx_a9_class_init,
451 };
452 
453 static void realview_machine_init(void)
454 {
455     type_register_static(&realview_eb_type);
456     type_register_static(&realview_eb_mpcore_type);
457     type_register_static(&realview_pb_a8_type);
458     type_register_static(&realview_pbx_a9_type);
459 }
460 
461 type_init(realview_machine_init)
462