xref: /openbmc/qemu/hw/arm/omap1.c (revision 4771d756)
1dd285b06SPaolo Bonzini /*
2dd285b06SPaolo Bonzini  * TI OMAP processors emulation.
3dd285b06SPaolo Bonzini  *
4dd285b06SPaolo Bonzini  * Copyright (C) 2006-2008 Andrzej Zaborowski  <balrog@zabor.org>
5dd285b06SPaolo Bonzini  *
6dd285b06SPaolo Bonzini  * This program is free software; you can redistribute it and/or
7dd285b06SPaolo Bonzini  * modify it under the terms of the GNU General Public License as
8dd285b06SPaolo Bonzini  * published by the Free Software Foundation; either version 2 or
9dd285b06SPaolo Bonzini  * (at your option) version 3 of the License.
10dd285b06SPaolo Bonzini  *
11dd285b06SPaolo Bonzini  * This program is distributed in the hope that it will be useful,
12dd285b06SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13dd285b06SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14dd285b06SPaolo Bonzini  * GNU General Public License for more details.
15dd285b06SPaolo Bonzini  *
16dd285b06SPaolo Bonzini  * You should have received a copy of the GNU General Public License along
17dd285b06SPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
18dd285b06SPaolo Bonzini  */
19c8623c02SDirk Müller 
2012b16722SPeter Maydell #include "qemu/osdep.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
22*4771d756SPaolo Bonzini #include "qemu-common.h"
23*4771d756SPaolo Bonzini #include "cpu.h"
24c8623c02SDirk Müller #include "hw/boards.h"
25dd285b06SPaolo Bonzini #include "hw/hw.h"
26bd2be150SPeter Maydell #include "hw/arm/arm.h"
270d09e41aSPaolo Bonzini #include "hw/arm/omap.h"
28dd285b06SPaolo Bonzini #include "sysemu/sysemu.h"
290d09e41aSPaolo Bonzini #include "hw/arm/soc_dma.h"
30fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
31dd285b06SPaolo Bonzini #include "sysemu/blockdev.h"
32dd285b06SPaolo Bonzini #include "qemu/range.h"
33dd285b06SPaolo Bonzini #include "hw/sysbus.h"
34dd285b06SPaolo Bonzini 
35dd285b06SPaolo Bonzini /* Should signal the TCMI/GPMC */
36dd285b06SPaolo Bonzini uint32_t omap_badwidth_read8(void *opaque, hwaddr addr)
37dd285b06SPaolo Bonzini {
38dd285b06SPaolo Bonzini     uint8_t ret;
39dd285b06SPaolo Bonzini 
40dd285b06SPaolo Bonzini     OMAP_8B_REG(addr);
41e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 1);
42dd285b06SPaolo Bonzini     return ret;
43dd285b06SPaolo Bonzini }
44dd285b06SPaolo Bonzini 
45dd285b06SPaolo Bonzini void omap_badwidth_write8(void *opaque, hwaddr addr,
46dd285b06SPaolo Bonzini                 uint32_t value)
47dd285b06SPaolo Bonzini {
48dd285b06SPaolo Bonzini     uint8_t val8 = value;
49dd285b06SPaolo Bonzini 
50dd285b06SPaolo Bonzini     OMAP_8B_REG(addr);
51e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val8, 1);
52dd285b06SPaolo Bonzini }
53dd285b06SPaolo Bonzini 
54dd285b06SPaolo Bonzini uint32_t omap_badwidth_read16(void *opaque, hwaddr addr)
55dd285b06SPaolo Bonzini {
56dd285b06SPaolo Bonzini     uint16_t ret;
57dd285b06SPaolo Bonzini 
58dd285b06SPaolo Bonzini     OMAP_16B_REG(addr);
59e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 2);
60dd285b06SPaolo Bonzini     return ret;
61dd285b06SPaolo Bonzini }
62dd285b06SPaolo Bonzini 
63dd285b06SPaolo Bonzini void omap_badwidth_write16(void *opaque, hwaddr addr,
64dd285b06SPaolo Bonzini                 uint32_t value)
65dd285b06SPaolo Bonzini {
66dd285b06SPaolo Bonzini     uint16_t val16 = value;
67dd285b06SPaolo Bonzini 
68dd285b06SPaolo Bonzini     OMAP_16B_REG(addr);
69e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val16, 2);
70dd285b06SPaolo Bonzini }
71dd285b06SPaolo Bonzini 
72dd285b06SPaolo Bonzini uint32_t omap_badwidth_read32(void *opaque, hwaddr addr)
73dd285b06SPaolo Bonzini {
74dd285b06SPaolo Bonzini     uint32_t ret;
75dd285b06SPaolo Bonzini 
76dd285b06SPaolo Bonzini     OMAP_32B_REG(addr);
77e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 4);
78dd285b06SPaolo Bonzini     return ret;
79dd285b06SPaolo Bonzini }
80dd285b06SPaolo Bonzini 
81dd285b06SPaolo Bonzini void omap_badwidth_write32(void *opaque, hwaddr addr,
82dd285b06SPaolo Bonzini                 uint32_t value)
83dd285b06SPaolo Bonzini {
84dd285b06SPaolo Bonzini     OMAP_32B_REG(addr);
85e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &value, 4);
86dd285b06SPaolo Bonzini }
87dd285b06SPaolo Bonzini 
88dd285b06SPaolo Bonzini /* MPU OS timers */
89dd285b06SPaolo Bonzini struct omap_mpu_timer_s {
90dd285b06SPaolo Bonzini     MemoryRegion iomem;
91dd285b06SPaolo Bonzini     qemu_irq irq;
92dd285b06SPaolo Bonzini     omap_clk clk;
93dd285b06SPaolo Bonzini     uint32_t val;
94dd285b06SPaolo Bonzini     int64_t time;
95dd285b06SPaolo Bonzini     QEMUTimer *timer;
96dd285b06SPaolo Bonzini     QEMUBH *tick;
97dd285b06SPaolo Bonzini     int64_t rate;
98dd285b06SPaolo Bonzini     int it_ena;
99dd285b06SPaolo Bonzini 
100dd285b06SPaolo Bonzini     int enable;
101dd285b06SPaolo Bonzini     int ptv;
102dd285b06SPaolo Bonzini     int ar;
103dd285b06SPaolo Bonzini     int st;
104dd285b06SPaolo Bonzini     uint32_t reset_val;
105dd285b06SPaolo Bonzini };
106dd285b06SPaolo Bonzini 
107dd285b06SPaolo Bonzini static inline uint32_t omap_timer_read(struct omap_mpu_timer_s *timer)
108dd285b06SPaolo Bonzini {
109bc72ad67SAlex Bligh     uint64_t distance = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->time;
110dd285b06SPaolo Bonzini 
111dd285b06SPaolo Bonzini     if (timer->st && timer->enable && timer->rate)
112dd285b06SPaolo Bonzini         return timer->val - muldiv64(distance >> (timer->ptv + 1),
113dd285b06SPaolo Bonzini                                      timer->rate, get_ticks_per_sec());
114dd285b06SPaolo Bonzini     else
115dd285b06SPaolo Bonzini         return timer->val;
116dd285b06SPaolo Bonzini }
117dd285b06SPaolo Bonzini 
118dd285b06SPaolo Bonzini static inline void omap_timer_sync(struct omap_mpu_timer_s *timer)
119dd285b06SPaolo Bonzini {
120dd285b06SPaolo Bonzini     timer->val = omap_timer_read(timer);
121bc72ad67SAlex Bligh     timer->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
122dd285b06SPaolo Bonzini }
123dd285b06SPaolo Bonzini 
124dd285b06SPaolo Bonzini static inline void omap_timer_update(struct omap_mpu_timer_s *timer)
125dd285b06SPaolo Bonzini {
126dd285b06SPaolo Bonzini     int64_t expires;
127dd285b06SPaolo Bonzini 
128dd285b06SPaolo Bonzini     if (timer->enable && timer->st && timer->rate) {
129dd285b06SPaolo Bonzini         timer->val = timer->reset_val;	/* Should skip this on clk enable */
130dd285b06SPaolo Bonzini         expires = muldiv64((uint64_t) timer->val << (timer->ptv + 1),
131dd285b06SPaolo Bonzini                            get_ticks_per_sec(), timer->rate);
132dd285b06SPaolo Bonzini 
133dd285b06SPaolo Bonzini         /* If timer expiry would be sooner than in about 1 ms and
134dd285b06SPaolo Bonzini          * auto-reload isn't set, then fire immediately.  This is a hack
135dd285b06SPaolo Bonzini          * to make systems like PalmOS run in acceptable time.  PalmOS
136dd285b06SPaolo Bonzini          * sets the interval to a very low value and polls the status bit
137dd285b06SPaolo Bonzini          * in a busy loop when it wants to sleep just a couple of CPU
138dd285b06SPaolo Bonzini          * ticks.  */
139dd285b06SPaolo Bonzini         if (expires > (get_ticks_per_sec() >> 10) || timer->ar)
140bc72ad67SAlex Bligh             timer_mod(timer->timer, timer->time + expires);
141dd285b06SPaolo Bonzini         else
142dd285b06SPaolo Bonzini             qemu_bh_schedule(timer->tick);
143dd285b06SPaolo Bonzini     } else
144bc72ad67SAlex Bligh         timer_del(timer->timer);
145dd285b06SPaolo Bonzini }
146dd285b06SPaolo Bonzini 
147dd285b06SPaolo Bonzini static void omap_timer_fire(void *opaque)
148dd285b06SPaolo Bonzini {
149dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = opaque;
150dd285b06SPaolo Bonzini 
151dd285b06SPaolo Bonzini     if (!timer->ar) {
152dd285b06SPaolo Bonzini         timer->val = 0;
153dd285b06SPaolo Bonzini         timer->st = 0;
154dd285b06SPaolo Bonzini     }
155dd285b06SPaolo Bonzini 
156dd285b06SPaolo Bonzini     if (timer->it_ena)
157dd285b06SPaolo Bonzini         /* Edge-triggered irq */
158dd285b06SPaolo Bonzini         qemu_irq_pulse(timer->irq);
159dd285b06SPaolo Bonzini }
160dd285b06SPaolo Bonzini 
161dd285b06SPaolo Bonzini static void omap_timer_tick(void *opaque)
162dd285b06SPaolo Bonzini {
163dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
164dd285b06SPaolo Bonzini 
165dd285b06SPaolo Bonzini     omap_timer_sync(timer);
166dd285b06SPaolo Bonzini     omap_timer_fire(timer);
167dd285b06SPaolo Bonzini     omap_timer_update(timer);
168dd285b06SPaolo Bonzini }
169dd285b06SPaolo Bonzini 
170dd285b06SPaolo Bonzini static void omap_timer_clk_update(void *opaque, int line, int on)
171dd285b06SPaolo Bonzini {
172dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
173dd285b06SPaolo Bonzini 
174dd285b06SPaolo Bonzini     omap_timer_sync(timer);
175dd285b06SPaolo Bonzini     timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
176dd285b06SPaolo Bonzini     omap_timer_update(timer);
177dd285b06SPaolo Bonzini }
178dd285b06SPaolo Bonzini 
179dd285b06SPaolo Bonzini static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer)
180dd285b06SPaolo Bonzini {
181dd285b06SPaolo Bonzini     omap_clk_adduser(timer->clk,
182f3c7d038SAndreas Färber                     qemu_allocate_irq(omap_timer_clk_update, timer, 0));
183dd285b06SPaolo Bonzini     timer->rate = omap_clk_getrate(timer->clk);
184dd285b06SPaolo Bonzini }
185dd285b06SPaolo Bonzini 
186dd285b06SPaolo Bonzini static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr,
187dd285b06SPaolo Bonzini                                     unsigned size)
188dd285b06SPaolo Bonzini {
189dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
190dd285b06SPaolo Bonzini 
191dd285b06SPaolo Bonzini     if (size != 4) {
192dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
193dd285b06SPaolo Bonzini     }
194dd285b06SPaolo Bonzini 
195dd285b06SPaolo Bonzini     switch (addr) {
196dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
197dd285b06SPaolo Bonzini         return (s->enable << 5) | (s->ptv << 2) | (s->ar << 1) | s->st;
198dd285b06SPaolo Bonzini 
199dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIM */
200dd285b06SPaolo Bonzini         break;
201dd285b06SPaolo Bonzini 
202dd285b06SPaolo Bonzini     case 0x08:	/* READ_TIM */
203dd285b06SPaolo Bonzini         return omap_timer_read(s);
204dd285b06SPaolo Bonzini     }
205dd285b06SPaolo Bonzini 
206dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
207dd285b06SPaolo Bonzini     return 0;
208dd285b06SPaolo Bonzini }
209dd285b06SPaolo Bonzini 
210dd285b06SPaolo Bonzini static void omap_mpu_timer_write(void *opaque, hwaddr addr,
211dd285b06SPaolo Bonzini                                  uint64_t value, unsigned size)
212dd285b06SPaolo Bonzini {
213dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
214dd285b06SPaolo Bonzini 
215dd285b06SPaolo Bonzini     if (size != 4) {
21677a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
21777a8257eSStefan Weil         return;
218dd285b06SPaolo Bonzini     }
219dd285b06SPaolo Bonzini 
220dd285b06SPaolo Bonzini     switch (addr) {
221dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
222dd285b06SPaolo Bonzini         omap_timer_sync(s);
223dd285b06SPaolo Bonzini         s->enable = (value >> 5) & 1;
224dd285b06SPaolo Bonzini         s->ptv = (value >> 2) & 7;
225dd285b06SPaolo Bonzini         s->ar = (value >> 1) & 1;
226dd285b06SPaolo Bonzini         s->st = value & 1;
227dd285b06SPaolo Bonzini         omap_timer_update(s);
228dd285b06SPaolo Bonzini         return;
229dd285b06SPaolo Bonzini 
230dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIM */
231dd285b06SPaolo Bonzini         s->reset_val = value;
232dd285b06SPaolo Bonzini         return;
233dd285b06SPaolo Bonzini 
234dd285b06SPaolo Bonzini     case 0x08:	/* READ_TIM */
235dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
236dd285b06SPaolo Bonzini         break;
237dd285b06SPaolo Bonzini 
238dd285b06SPaolo Bonzini     default:
239dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
240dd285b06SPaolo Bonzini     }
241dd285b06SPaolo Bonzini }
242dd285b06SPaolo Bonzini 
243dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpu_timer_ops = {
244dd285b06SPaolo Bonzini     .read = omap_mpu_timer_read,
245dd285b06SPaolo Bonzini     .write = omap_mpu_timer_write,
246dd285b06SPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
247dd285b06SPaolo Bonzini };
248dd285b06SPaolo Bonzini 
249dd285b06SPaolo Bonzini static void omap_mpu_timer_reset(struct omap_mpu_timer_s *s)
250dd285b06SPaolo Bonzini {
251bc72ad67SAlex Bligh     timer_del(s->timer);
252dd285b06SPaolo Bonzini     s->enable = 0;
253dd285b06SPaolo Bonzini     s->reset_val = 31337;
254dd285b06SPaolo Bonzini     s->val = 0;
255dd285b06SPaolo Bonzini     s->ptv = 0;
256dd285b06SPaolo Bonzini     s->ar = 0;
257dd285b06SPaolo Bonzini     s->st = 0;
258dd285b06SPaolo Bonzini     s->it_ena = 1;
259dd285b06SPaolo Bonzini }
260dd285b06SPaolo Bonzini 
261dd285b06SPaolo Bonzini static struct omap_mpu_timer_s *omap_mpu_timer_init(MemoryRegion *system_memory,
262dd285b06SPaolo Bonzini                 hwaddr base,
263dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
264dd285b06SPaolo Bonzini {
265b45c03f5SMarkus Armbruster     struct omap_mpu_timer_s *s = g_new0(struct omap_mpu_timer_s, 1);
266dd285b06SPaolo Bonzini 
267dd285b06SPaolo Bonzini     s->irq = irq;
268dd285b06SPaolo Bonzini     s->clk = clk;
269bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, s);
270dd285b06SPaolo Bonzini     s->tick = qemu_bh_new(omap_timer_fire, s);
271dd285b06SPaolo Bonzini     omap_mpu_timer_reset(s);
272dd285b06SPaolo Bonzini     omap_timer_clk_setup(s);
273dd285b06SPaolo Bonzini 
2742c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mpu_timer_ops, s,
275dd285b06SPaolo Bonzini                           "omap-mpu-timer", 0x100);
276dd285b06SPaolo Bonzini 
277dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
278dd285b06SPaolo Bonzini 
279dd285b06SPaolo Bonzini     return s;
280dd285b06SPaolo Bonzini }
281dd285b06SPaolo Bonzini 
282dd285b06SPaolo Bonzini /* Watchdog timer */
283dd285b06SPaolo Bonzini struct omap_watchdog_timer_s {
284dd285b06SPaolo Bonzini     struct omap_mpu_timer_s timer;
285dd285b06SPaolo Bonzini     MemoryRegion iomem;
286dd285b06SPaolo Bonzini     uint8_t last_wr;
287dd285b06SPaolo Bonzini     int mode;
288dd285b06SPaolo Bonzini     int free;
289dd285b06SPaolo Bonzini     int reset;
290dd285b06SPaolo Bonzini };
291dd285b06SPaolo Bonzini 
292dd285b06SPaolo Bonzini static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr,
293dd285b06SPaolo Bonzini                                    unsigned size)
294dd285b06SPaolo Bonzini {
295dd285b06SPaolo Bonzini     struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
296dd285b06SPaolo Bonzini 
297dd285b06SPaolo Bonzini     if (size != 2) {
298dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
299dd285b06SPaolo Bonzini     }
300dd285b06SPaolo Bonzini 
301dd285b06SPaolo Bonzini     switch (addr) {
302dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
303dd285b06SPaolo Bonzini         return (s->timer.ptv << 9) | (s->timer.ar << 8) |
304dd285b06SPaolo Bonzini                 (s->timer.st << 7) | (s->free << 1);
305dd285b06SPaolo Bonzini 
306dd285b06SPaolo Bonzini     case 0x04:	/* READ_TIMER */
307dd285b06SPaolo Bonzini         return omap_timer_read(&s->timer);
308dd285b06SPaolo Bonzini 
309dd285b06SPaolo Bonzini     case 0x08:	/* TIMER_MODE */
310dd285b06SPaolo Bonzini         return s->mode << 15;
311dd285b06SPaolo Bonzini     }
312dd285b06SPaolo Bonzini 
313dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
314dd285b06SPaolo Bonzini     return 0;
315dd285b06SPaolo Bonzini }
316dd285b06SPaolo Bonzini 
317dd285b06SPaolo Bonzini static void omap_wd_timer_write(void *opaque, hwaddr addr,
318dd285b06SPaolo Bonzini                                 uint64_t value, unsigned size)
319dd285b06SPaolo Bonzini {
320dd285b06SPaolo Bonzini     struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
321dd285b06SPaolo Bonzini 
322dd285b06SPaolo Bonzini     if (size != 2) {
32377a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
32477a8257eSStefan Weil         return;
325dd285b06SPaolo Bonzini     }
326dd285b06SPaolo Bonzini 
327dd285b06SPaolo Bonzini     switch (addr) {
328dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
329dd285b06SPaolo Bonzini         omap_timer_sync(&s->timer);
330dd285b06SPaolo Bonzini         s->timer.ptv = (value >> 9) & 7;
331dd285b06SPaolo Bonzini         s->timer.ar = (value >> 8) & 1;
332dd285b06SPaolo Bonzini         s->timer.st = (value >> 7) & 1;
333dd285b06SPaolo Bonzini         s->free = (value >> 1) & 1;
334dd285b06SPaolo Bonzini         omap_timer_update(&s->timer);
335dd285b06SPaolo Bonzini         break;
336dd285b06SPaolo Bonzini 
337dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIMER */
338dd285b06SPaolo Bonzini         s->timer.reset_val = value & 0xffff;
339dd285b06SPaolo Bonzini         break;
340dd285b06SPaolo Bonzini 
341dd285b06SPaolo Bonzini     case 0x08:	/* TIMER_MODE */
342dd285b06SPaolo Bonzini         if (!s->mode && ((value >> 15) & 1))
343dd285b06SPaolo Bonzini             omap_clk_get(s->timer.clk);
344dd285b06SPaolo Bonzini         s->mode |= (value >> 15) & 1;
345dd285b06SPaolo Bonzini         if (s->last_wr == 0xf5) {
346dd285b06SPaolo Bonzini             if ((value & 0xff) == 0xa0) {
347dd285b06SPaolo Bonzini                 if (s->mode) {
348dd285b06SPaolo Bonzini                     s->mode = 0;
349dd285b06SPaolo Bonzini                     omap_clk_put(s->timer.clk);
350dd285b06SPaolo Bonzini                 }
351dd285b06SPaolo Bonzini             } else {
352dd285b06SPaolo Bonzini                 /* XXX: on T|E hardware somehow this has no effect,
353dd285b06SPaolo Bonzini                  * on Zire 71 it works as specified.  */
354dd285b06SPaolo Bonzini                 s->reset = 1;
355dd285b06SPaolo Bonzini                 qemu_system_reset_request();
356dd285b06SPaolo Bonzini             }
357dd285b06SPaolo Bonzini         }
358dd285b06SPaolo Bonzini         s->last_wr = value & 0xff;
359dd285b06SPaolo Bonzini         break;
360dd285b06SPaolo Bonzini 
361dd285b06SPaolo Bonzini     default:
362dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
363dd285b06SPaolo Bonzini     }
364dd285b06SPaolo Bonzini }
365dd285b06SPaolo Bonzini 
366dd285b06SPaolo Bonzini static const MemoryRegionOps omap_wd_timer_ops = {
367dd285b06SPaolo Bonzini     .read = omap_wd_timer_read,
368dd285b06SPaolo Bonzini     .write = omap_wd_timer_write,
369dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
370dd285b06SPaolo Bonzini };
371dd285b06SPaolo Bonzini 
372dd285b06SPaolo Bonzini static void omap_wd_timer_reset(struct omap_watchdog_timer_s *s)
373dd285b06SPaolo Bonzini {
374bc72ad67SAlex Bligh     timer_del(s->timer.timer);
375dd285b06SPaolo Bonzini     if (!s->mode)
376dd285b06SPaolo Bonzini         omap_clk_get(s->timer.clk);
377dd285b06SPaolo Bonzini     s->mode = 1;
378dd285b06SPaolo Bonzini     s->free = 1;
379dd285b06SPaolo Bonzini     s->reset = 0;
380dd285b06SPaolo Bonzini     s->timer.enable = 1;
381dd285b06SPaolo Bonzini     s->timer.it_ena = 1;
382dd285b06SPaolo Bonzini     s->timer.reset_val = 0xffff;
383dd285b06SPaolo Bonzini     s->timer.val = 0;
384dd285b06SPaolo Bonzini     s->timer.st = 0;
385dd285b06SPaolo Bonzini     s->timer.ptv = 0;
386dd285b06SPaolo Bonzini     s->timer.ar = 0;
387dd285b06SPaolo Bonzini     omap_timer_update(&s->timer);
388dd285b06SPaolo Bonzini }
389dd285b06SPaolo Bonzini 
390dd285b06SPaolo Bonzini static struct omap_watchdog_timer_s *omap_wd_timer_init(MemoryRegion *memory,
391dd285b06SPaolo Bonzini                 hwaddr base,
392dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
393dd285b06SPaolo Bonzini {
394b45c03f5SMarkus Armbruster     struct omap_watchdog_timer_s *s = g_new0(struct omap_watchdog_timer_s, 1);
395dd285b06SPaolo Bonzini 
396dd285b06SPaolo Bonzini     s->timer.irq = irq;
397dd285b06SPaolo Bonzini     s->timer.clk = clk;
398bc72ad67SAlex Bligh     s->timer.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, &s->timer);
399dd285b06SPaolo Bonzini     omap_wd_timer_reset(s);
400dd285b06SPaolo Bonzini     omap_timer_clk_setup(&s->timer);
401dd285b06SPaolo Bonzini 
4022c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_wd_timer_ops, s,
403dd285b06SPaolo Bonzini                           "omap-wd-timer", 0x100);
404dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
405dd285b06SPaolo Bonzini 
406dd285b06SPaolo Bonzini     return s;
407dd285b06SPaolo Bonzini }
408dd285b06SPaolo Bonzini 
409dd285b06SPaolo Bonzini /* 32-kHz timer */
410dd285b06SPaolo Bonzini struct omap_32khz_timer_s {
411dd285b06SPaolo Bonzini     struct omap_mpu_timer_s timer;
412dd285b06SPaolo Bonzini     MemoryRegion iomem;
413dd285b06SPaolo Bonzini };
414dd285b06SPaolo Bonzini 
415dd285b06SPaolo Bonzini static uint64_t omap_os_timer_read(void *opaque, hwaddr addr,
416dd285b06SPaolo Bonzini                                    unsigned size)
417dd285b06SPaolo Bonzini {
418dd285b06SPaolo Bonzini     struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
419dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
420dd285b06SPaolo Bonzini 
421dd285b06SPaolo Bonzini     if (size != 4) {
422dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
423dd285b06SPaolo Bonzini     }
424dd285b06SPaolo Bonzini 
425dd285b06SPaolo Bonzini     switch (offset) {
426dd285b06SPaolo Bonzini     case 0x00:	/* TVR */
427dd285b06SPaolo Bonzini         return s->timer.reset_val;
428dd285b06SPaolo Bonzini 
429dd285b06SPaolo Bonzini     case 0x04:	/* TCR */
430dd285b06SPaolo Bonzini         return omap_timer_read(&s->timer);
431dd285b06SPaolo Bonzini 
432dd285b06SPaolo Bonzini     case 0x08:	/* CR */
433dd285b06SPaolo Bonzini         return (s->timer.ar << 3) | (s->timer.it_ena << 2) | s->timer.st;
434dd285b06SPaolo Bonzini 
435dd285b06SPaolo Bonzini     default:
436dd285b06SPaolo Bonzini         break;
437dd285b06SPaolo Bonzini     }
438dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
439dd285b06SPaolo Bonzini     return 0;
440dd285b06SPaolo Bonzini }
441dd285b06SPaolo Bonzini 
442dd285b06SPaolo Bonzini static void omap_os_timer_write(void *opaque, hwaddr addr,
443dd285b06SPaolo Bonzini                                 uint64_t value, unsigned size)
444dd285b06SPaolo Bonzini {
445dd285b06SPaolo Bonzini     struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
446dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
447dd285b06SPaolo Bonzini 
448dd285b06SPaolo Bonzini     if (size != 4) {
44977a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
45077a8257eSStefan Weil         return;
451dd285b06SPaolo Bonzini     }
452dd285b06SPaolo Bonzini 
453dd285b06SPaolo Bonzini     switch (offset) {
454dd285b06SPaolo Bonzini     case 0x00:	/* TVR */
455dd285b06SPaolo Bonzini         s->timer.reset_val = value & 0x00ffffff;
456dd285b06SPaolo Bonzini         break;
457dd285b06SPaolo Bonzini 
458dd285b06SPaolo Bonzini     case 0x04:	/* TCR */
459dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
460dd285b06SPaolo Bonzini         break;
461dd285b06SPaolo Bonzini 
462dd285b06SPaolo Bonzini     case 0x08:	/* CR */
463dd285b06SPaolo Bonzini         s->timer.ar = (value >> 3) & 1;
464dd285b06SPaolo Bonzini         s->timer.it_ena = (value >> 2) & 1;
465dd285b06SPaolo Bonzini         if (s->timer.st != (value & 1) || (value & 2)) {
466dd285b06SPaolo Bonzini             omap_timer_sync(&s->timer);
467dd285b06SPaolo Bonzini             s->timer.enable = value & 1;
468dd285b06SPaolo Bonzini             s->timer.st = value & 1;
469dd285b06SPaolo Bonzini             omap_timer_update(&s->timer);
470dd285b06SPaolo Bonzini         }
471dd285b06SPaolo Bonzini         break;
472dd285b06SPaolo Bonzini 
473dd285b06SPaolo Bonzini     default:
474dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
475dd285b06SPaolo Bonzini     }
476dd285b06SPaolo Bonzini }
477dd285b06SPaolo Bonzini 
478dd285b06SPaolo Bonzini static const MemoryRegionOps omap_os_timer_ops = {
479dd285b06SPaolo Bonzini     .read = omap_os_timer_read,
480dd285b06SPaolo Bonzini     .write = omap_os_timer_write,
481dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
482dd285b06SPaolo Bonzini };
483dd285b06SPaolo Bonzini 
484dd285b06SPaolo Bonzini static void omap_os_timer_reset(struct omap_32khz_timer_s *s)
485dd285b06SPaolo Bonzini {
486bc72ad67SAlex Bligh     timer_del(s->timer.timer);
487dd285b06SPaolo Bonzini     s->timer.enable = 0;
488dd285b06SPaolo Bonzini     s->timer.it_ena = 0;
489dd285b06SPaolo Bonzini     s->timer.reset_val = 0x00ffffff;
490dd285b06SPaolo Bonzini     s->timer.val = 0;
491dd285b06SPaolo Bonzini     s->timer.st = 0;
492dd285b06SPaolo Bonzini     s->timer.ptv = 0;
493dd285b06SPaolo Bonzini     s->timer.ar = 1;
494dd285b06SPaolo Bonzini }
495dd285b06SPaolo Bonzini 
496dd285b06SPaolo Bonzini static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory,
497dd285b06SPaolo Bonzini                 hwaddr base,
498dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
499dd285b06SPaolo Bonzini {
500b45c03f5SMarkus Armbruster     struct omap_32khz_timer_s *s = g_new0(struct omap_32khz_timer_s, 1);
501dd285b06SPaolo Bonzini 
502dd285b06SPaolo Bonzini     s->timer.irq = irq;
503dd285b06SPaolo Bonzini     s->timer.clk = clk;
504bc72ad67SAlex Bligh     s->timer.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, &s->timer);
505dd285b06SPaolo Bonzini     omap_os_timer_reset(s);
506dd285b06SPaolo Bonzini     omap_timer_clk_setup(&s->timer);
507dd285b06SPaolo Bonzini 
5082c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_os_timer_ops, s,
509dd285b06SPaolo Bonzini                           "omap-os-timer", 0x800);
510dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
511dd285b06SPaolo Bonzini 
512dd285b06SPaolo Bonzini     return s;
513dd285b06SPaolo Bonzini }
514dd285b06SPaolo Bonzini 
515dd285b06SPaolo Bonzini /* Ultra Low-Power Device Module */
516dd285b06SPaolo Bonzini static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr,
517dd285b06SPaolo Bonzini                                   unsigned size)
518dd285b06SPaolo Bonzini {
519dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
520dd285b06SPaolo Bonzini     uint16_t ret;
521dd285b06SPaolo Bonzini 
522dd285b06SPaolo Bonzini     if (size != 2) {
523dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
524dd285b06SPaolo Bonzini     }
525dd285b06SPaolo Bonzini 
526dd285b06SPaolo Bonzini     switch (addr) {
527dd285b06SPaolo Bonzini     case 0x14:	/* IT_STATUS */
528dd285b06SPaolo Bonzini         ret = s->ulpd_pm_regs[addr >> 2];
529dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = 0;
530dd285b06SPaolo Bonzini         qemu_irq_lower(qdev_get_gpio_in(s->ih[1], OMAP_INT_GAUGE_32K));
531dd285b06SPaolo Bonzini         return ret;
532dd285b06SPaolo Bonzini 
533dd285b06SPaolo Bonzini     case 0x18:	/* Reserved */
534dd285b06SPaolo Bonzini     case 0x1c:	/* Reserved */
535dd285b06SPaolo Bonzini     case 0x20:	/* Reserved */
536dd285b06SPaolo Bonzini     case 0x28:	/* Reserved */
537dd285b06SPaolo Bonzini     case 0x2c:	/* Reserved */
538dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
539dd285b06SPaolo Bonzini         /* fall through */
540dd285b06SPaolo Bonzini     case 0x00:	/* COUNTER_32_LSB */
541dd285b06SPaolo Bonzini     case 0x04:	/* COUNTER_32_MSB */
542dd285b06SPaolo Bonzini     case 0x08:	/* COUNTER_HIGH_FREQ_LSB */
543dd285b06SPaolo Bonzini     case 0x0c:	/* COUNTER_HIGH_FREQ_MSB */
544dd285b06SPaolo Bonzini     case 0x10:	/* GAUGING_CTRL */
545dd285b06SPaolo Bonzini     case 0x24:	/* SETUP_ANALOG_CELL3_ULPD1 */
546dd285b06SPaolo Bonzini     case 0x30:	/* CLOCK_CTRL */
547dd285b06SPaolo Bonzini     case 0x34:	/* SOFT_REQ */
548dd285b06SPaolo Bonzini     case 0x38:	/* COUNTER_32_FIQ */
549dd285b06SPaolo Bonzini     case 0x3c:	/* DPLL_CTRL */
550dd285b06SPaolo Bonzini     case 0x40:	/* STATUS_REQ */
551dd285b06SPaolo Bonzini         /* XXX: check clk::usecount state for every clock */
552dd285b06SPaolo Bonzini     case 0x48:	/* LOCL_TIME */
553dd285b06SPaolo Bonzini     case 0x4c:	/* APLL_CTRL */
554dd285b06SPaolo Bonzini     case 0x50:	/* POWER_CTRL */
555dd285b06SPaolo Bonzini         return s->ulpd_pm_regs[addr >> 2];
556dd285b06SPaolo Bonzini     }
557dd285b06SPaolo Bonzini 
558dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
559dd285b06SPaolo Bonzini     return 0;
560dd285b06SPaolo Bonzini }
561dd285b06SPaolo Bonzini 
562dd285b06SPaolo Bonzini static inline void omap_ulpd_clk_update(struct omap_mpu_state_s *s,
563dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
564dd285b06SPaolo Bonzini {
565dd285b06SPaolo Bonzini     if (diff & (1 << 4))				/* USB_MCLK_EN */
566dd285b06SPaolo Bonzini         omap_clk_onoff(omap_findclk(s, "usb_clk0"), (value >> 4) & 1);
567dd285b06SPaolo Bonzini     if (diff & (1 << 5))				/* DIS_USB_PVCI_CLK */
568dd285b06SPaolo Bonzini         omap_clk_onoff(omap_findclk(s, "usb_w2fc_ck"), (~value >> 5) & 1);
569dd285b06SPaolo Bonzini }
570dd285b06SPaolo Bonzini 
571dd285b06SPaolo Bonzini static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s,
572dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
573dd285b06SPaolo Bonzini {
574dd285b06SPaolo Bonzini     if (diff & (1 << 0))				/* SOFT_DPLL_REQ */
575dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "dpll4"), (~value >> 0) & 1);
576dd285b06SPaolo Bonzini     if (diff & (1 << 1))				/* SOFT_COM_REQ */
577dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "com_mclk_out"), (~value >> 1) & 1);
578dd285b06SPaolo Bonzini     if (diff & (1 << 2))				/* SOFT_SDW_REQ */
579dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "bt_mclk_out"), (~value >> 2) & 1);
580dd285b06SPaolo Bonzini     if (diff & (1 << 3))				/* SOFT_USB_REQ */
581dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "usb_clk0"), (~value >> 3) & 1);
582dd285b06SPaolo Bonzini }
583dd285b06SPaolo Bonzini 
584dd285b06SPaolo Bonzini static void omap_ulpd_pm_write(void *opaque, hwaddr addr,
585dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
586dd285b06SPaolo Bonzini {
587dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
588dd285b06SPaolo Bonzini     int64_t now, ticks;
589dd285b06SPaolo Bonzini     int div, mult;
590dd285b06SPaolo Bonzini     static const int bypass_div[4] = { 1, 2, 4, 4 };
591dd285b06SPaolo Bonzini     uint16_t diff;
592dd285b06SPaolo Bonzini 
593dd285b06SPaolo Bonzini     if (size != 2) {
59477a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
59577a8257eSStefan Weil         return;
596dd285b06SPaolo Bonzini     }
597dd285b06SPaolo Bonzini 
598dd285b06SPaolo Bonzini     switch (addr) {
599dd285b06SPaolo Bonzini     case 0x00:	/* COUNTER_32_LSB */
600dd285b06SPaolo Bonzini     case 0x04:	/* COUNTER_32_MSB */
601dd285b06SPaolo Bonzini     case 0x08:	/* COUNTER_HIGH_FREQ_LSB */
602dd285b06SPaolo Bonzini     case 0x0c:	/* COUNTER_HIGH_FREQ_MSB */
603dd285b06SPaolo Bonzini     case 0x14:	/* IT_STATUS */
604dd285b06SPaolo Bonzini     case 0x40:	/* STATUS_REQ */
605dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
606dd285b06SPaolo Bonzini         break;
607dd285b06SPaolo Bonzini 
608dd285b06SPaolo Bonzini     case 0x10:	/* GAUGING_CTRL */
609dd285b06SPaolo Bonzini         /* Bits 0 and 1 seem to be confused in the OMAP 310 TRM */
610dd285b06SPaolo Bonzini         if ((s->ulpd_pm_regs[addr >> 2] ^ value) & 1) {
611bc72ad67SAlex Bligh             now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
612dd285b06SPaolo Bonzini 
613dd285b06SPaolo Bonzini             if (value & 1)
614dd285b06SPaolo Bonzini                 s->ulpd_gauge_start = now;
615dd285b06SPaolo Bonzini             else {
616dd285b06SPaolo Bonzini                 now -= s->ulpd_gauge_start;
617dd285b06SPaolo Bonzini 
618dd285b06SPaolo Bonzini                 /* 32-kHz ticks */
619dd285b06SPaolo Bonzini                 ticks = muldiv64(now, 32768, get_ticks_per_sec());
620dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x00 >> 2] = (ticks >>  0) & 0xffff;
621dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x04 >> 2] = (ticks >> 16) & 0xffff;
622dd285b06SPaolo Bonzini                 if (ticks >> 32)	/* OVERFLOW_32K */
623dd285b06SPaolo Bonzini                     s->ulpd_pm_regs[0x14 >> 2] |= 1 << 2;
624dd285b06SPaolo Bonzini 
625dd285b06SPaolo Bonzini                 /* High frequency ticks */
626dd285b06SPaolo Bonzini                 ticks = muldiv64(now, 12000000, get_ticks_per_sec());
627dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x08 >> 2] = (ticks >>  0) & 0xffff;
628dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x0c >> 2] = (ticks >> 16) & 0xffff;
629dd285b06SPaolo Bonzini                 if (ticks >> 32)	/* OVERFLOW_HI_FREQ */
630dd285b06SPaolo Bonzini                     s->ulpd_pm_regs[0x14 >> 2] |= 1 << 1;
631dd285b06SPaolo Bonzini 
632dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x14 >> 2] |= 1 << 0;	/* IT_GAUGING */
633dd285b06SPaolo Bonzini                 qemu_irq_raise(qdev_get_gpio_in(s->ih[1], OMAP_INT_GAUGE_32K));
634dd285b06SPaolo Bonzini             }
635dd285b06SPaolo Bonzini         }
636dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value;
637dd285b06SPaolo Bonzini         break;
638dd285b06SPaolo Bonzini 
639dd285b06SPaolo Bonzini     case 0x18:	/* Reserved */
640dd285b06SPaolo Bonzini     case 0x1c:	/* Reserved */
641dd285b06SPaolo Bonzini     case 0x20:	/* Reserved */
642dd285b06SPaolo Bonzini     case 0x28:	/* Reserved */
643dd285b06SPaolo Bonzini     case 0x2c:	/* Reserved */
644dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
645dd285b06SPaolo Bonzini         /* fall through */
646dd285b06SPaolo Bonzini     case 0x24:	/* SETUP_ANALOG_CELL3_ULPD1 */
647dd285b06SPaolo Bonzini     case 0x38:	/* COUNTER_32_FIQ */
648dd285b06SPaolo Bonzini     case 0x48:	/* LOCL_TIME */
649dd285b06SPaolo Bonzini     case 0x50:	/* POWER_CTRL */
650dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value;
651dd285b06SPaolo Bonzini         break;
652dd285b06SPaolo Bonzini 
653dd285b06SPaolo Bonzini     case 0x30:	/* CLOCK_CTRL */
654dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] ^ value;
655dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x3f;
656dd285b06SPaolo Bonzini         omap_ulpd_clk_update(s, diff, value);
657dd285b06SPaolo Bonzini         break;
658dd285b06SPaolo Bonzini 
659dd285b06SPaolo Bonzini     case 0x34:	/* SOFT_REQ */
660dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] ^ value;
661dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x1f;
662dd285b06SPaolo Bonzini         omap_ulpd_req_update(s, diff, value);
663dd285b06SPaolo Bonzini         break;
664dd285b06SPaolo Bonzini 
665dd285b06SPaolo Bonzini     case 0x3c:	/* DPLL_CTRL */
666dd285b06SPaolo Bonzini         /* XXX: OMAP310 TRM claims bit 3 is PLL_ENABLE, and bit 4 is
667dd285b06SPaolo Bonzini          * omitted altogether, probably a typo.  */
668dd285b06SPaolo Bonzini         /* This register has identical semantics with DPLL(1:3) control
669dd285b06SPaolo Bonzini          * registers, see omap_dpll_write() */
670dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] & value;
671dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x2fff;
672dd285b06SPaolo Bonzini         if (diff & (0x3ff << 2)) {
673dd285b06SPaolo Bonzini             if (value & (1 << 4)) {			/* PLL_ENABLE */
674dd285b06SPaolo Bonzini                 div = ((value >> 5) & 3) + 1;		/* PLL_DIV */
675dd285b06SPaolo Bonzini                 mult = MIN((value >> 7) & 0x1f, 1);	/* PLL_MULT */
676dd285b06SPaolo Bonzini             } else {
677dd285b06SPaolo Bonzini                 div = bypass_div[((value >> 2) & 3)];	/* BYPASS_DIV */
678dd285b06SPaolo Bonzini                 mult = 1;
679dd285b06SPaolo Bonzini             }
680dd285b06SPaolo Bonzini             omap_clk_setrate(omap_findclk(s, "dpll4"), div, mult);
681dd285b06SPaolo Bonzini         }
682dd285b06SPaolo Bonzini 
683dd285b06SPaolo Bonzini         /* Enter the desired mode.  */
684dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] =
685dd285b06SPaolo Bonzini                 (s->ulpd_pm_regs[addr >> 2] & 0xfffe) |
686dd285b06SPaolo Bonzini                 ((s->ulpd_pm_regs[addr >> 2] >> 4) & 1);
687dd285b06SPaolo Bonzini 
688dd285b06SPaolo Bonzini         /* Act as if the lock is restored.  */
689dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] |= 2;
690dd285b06SPaolo Bonzini         break;
691dd285b06SPaolo Bonzini 
692dd285b06SPaolo Bonzini     case 0x4c:	/* APLL_CTRL */
693dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] & value;
694dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0xf;
695dd285b06SPaolo Bonzini         if (diff & (1 << 0))				/* APLL_NDPLL_SWITCH */
696dd285b06SPaolo Bonzini             omap_clk_reparent(omap_findclk(s, "ck_48m"), omap_findclk(s,
697dd285b06SPaolo Bonzini                                     (value & (1 << 0)) ? "apll" : "dpll4"));
698dd285b06SPaolo Bonzini         break;
699dd285b06SPaolo Bonzini 
700dd285b06SPaolo Bonzini     default:
701dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
702dd285b06SPaolo Bonzini     }
703dd285b06SPaolo Bonzini }
704dd285b06SPaolo Bonzini 
705dd285b06SPaolo Bonzini static const MemoryRegionOps omap_ulpd_pm_ops = {
706dd285b06SPaolo Bonzini     .read = omap_ulpd_pm_read,
707dd285b06SPaolo Bonzini     .write = omap_ulpd_pm_write,
708dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
709dd285b06SPaolo Bonzini };
710dd285b06SPaolo Bonzini 
711dd285b06SPaolo Bonzini static void omap_ulpd_pm_reset(struct omap_mpu_state_s *mpu)
712dd285b06SPaolo Bonzini {
713dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x00 >> 2] = 0x0001;
714dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x04 >> 2] = 0x0000;
715dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x08 >> 2] = 0x0001;
716dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x0c >> 2] = 0x0000;
717dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x10 >> 2] = 0x0000;
718dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x18 >> 2] = 0x01;
719dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x1c >> 2] = 0x01;
720dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x20 >> 2] = 0x01;
721dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x24 >> 2] = 0x03ff;
722dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x28 >> 2] = 0x01;
723dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x2c >> 2] = 0x01;
724dd285b06SPaolo Bonzini     omap_ulpd_clk_update(mpu, mpu->ulpd_pm_regs[0x30 >> 2], 0x0000);
725dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x30 >> 2] = 0x0000;
726dd285b06SPaolo Bonzini     omap_ulpd_req_update(mpu, mpu->ulpd_pm_regs[0x34 >> 2], 0x0000);
727dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x34 >> 2] = 0x0000;
728dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x38 >> 2] = 0x0001;
729dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x3c >> 2] = 0x2211;
730dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x40 >> 2] = 0x0000; /* FIXME: dump a real STATUS_REQ */
731dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x48 >> 2] = 0x960;
732dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x4c >> 2] = 0x08;
733dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x50 >> 2] = 0x08;
734dd285b06SPaolo Bonzini     omap_clk_setrate(omap_findclk(mpu, "dpll4"), 1, 4);
735dd285b06SPaolo Bonzini     omap_clk_reparent(omap_findclk(mpu, "ck_48m"), omap_findclk(mpu, "dpll4"));
736dd285b06SPaolo Bonzini }
737dd285b06SPaolo Bonzini 
738dd285b06SPaolo Bonzini static void omap_ulpd_pm_init(MemoryRegion *system_memory,
739dd285b06SPaolo Bonzini                 hwaddr base,
740dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
741dd285b06SPaolo Bonzini {
7422c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->ulpd_pm_iomem, NULL, &omap_ulpd_pm_ops, mpu,
743dd285b06SPaolo Bonzini                           "omap-ulpd-pm", 0x800);
744dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &mpu->ulpd_pm_iomem);
745dd285b06SPaolo Bonzini     omap_ulpd_pm_reset(mpu);
746dd285b06SPaolo Bonzini }
747dd285b06SPaolo Bonzini 
748dd285b06SPaolo Bonzini /* OMAP Pin Configuration */
749dd285b06SPaolo Bonzini static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr,
750dd285b06SPaolo Bonzini                                   unsigned size)
751dd285b06SPaolo Bonzini {
752dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
753dd285b06SPaolo Bonzini 
754dd285b06SPaolo Bonzini     if (size != 4) {
755dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
756dd285b06SPaolo Bonzini     }
757dd285b06SPaolo Bonzini 
758dd285b06SPaolo Bonzini     switch (addr) {
759dd285b06SPaolo Bonzini     case 0x00:	/* FUNC_MUX_CTRL_0 */
760dd285b06SPaolo Bonzini     case 0x04:	/* FUNC_MUX_CTRL_1 */
761dd285b06SPaolo Bonzini     case 0x08:	/* FUNC_MUX_CTRL_2 */
762dd285b06SPaolo Bonzini         return s->func_mux_ctrl[addr >> 2];
763dd285b06SPaolo Bonzini 
764dd285b06SPaolo Bonzini     case 0x0c:	/* COMP_MODE_CTRL_0 */
765dd285b06SPaolo Bonzini         return s->comp_mode_ctrl[0];
766dd285b06SPaolo Bonzini 
767dd285b06SPaolo Bonzini     case 0x10:	/* FUNC_MUX_CTRL_3 */
768dd285b06SPaolo Bonzini     case 0x14:	/* FUNC_MUX_CTRL_4 */
769dd285b06SPaolo Bonzini     case 0x18:	/* FUNC_MUX_CTRL_5 */
770dd285b06SPaolo Bonzini     case 0x1c:	/* FUNC_MUX_CTRL_6 */
771dd285b06SPaolo Bonzini     case 0x20:	/* FUNC_MUX_CTRL_7 */
772dd285b06SPaolo Bonzini     case 0x24:	/* FUNC_MUX_CTRL_8 */
773dd285b06SPaolo Bonzini     case 0x28:	/* FUNC_MUX_CTRL_9 */
774dd285b06SPaolo Bonzini     case 0x2c:	/* FUNC_MUX_CTRL_A */
775dd285b06SPaolo Bonzini     case 0x30:	/* FUNC_MUX_CTRL_B */
776dd285b06SPaolo Bonzini     case 0x34:	/* FUNC_MUX_CTRL_C */
777dd285b06SPaolo Bonzini     case 0x38:	/* FUNC_MUX_CTRL_D */
778dd285b06SPaolo Bonzini         return s->func_mux_ctrl[(addr >> 2) - 1];
779dd285b06SPaolo Bonzini 
780dd285b06SPaolo Bonzini     case 0x40:	/* PULL_DWN_CTRL_0 */
781dd285b06SPaolo Bonzini     case 0x44:	/* PULL_DWN_CTRL_1 */
782dd285b06SPaolo Bonzini     case 0x48:	/* PULL_DWN_CTRL_2 */
783dd285b06SPaolo Bonzini     case 0x4c:	/* PULL_DWN_CTRL_3 */
784dd285b06SPaolo Bonzini         return s->pull_dwn_ctrl[(addr & 0xf) >> 2];
785dd285b06SPaolo Bonzini 
786dd285b06SPaolo Bonzini     case 0x50:	/* GATE_INH_CTRL_0 */
787dd285b06SPaolo Bonzini         return s->gate_inh_ctrl[0];
788dd285b06SPaolo Bonzini 
789dd285b06SPaolo Bonzini     case 0x60:	/* VOLTAGE_CTRL_0 */
790dd285b06SPaolo Bonzini         return s->voltage_ctrl[0];
791dd285b06SPaolo Bonzini 
792dd285b06SPaolo Bonzini     case 0x70:	/* TEST_DBG_CTRL_0 */
793dd285b06SPaolo Bonzini         return s->test_dbg_ctrl[0];
794dd285b06SPaolo Bonzini 
795dd285b06SPaolo Bonzini     case 0x80:	/* MOD_CONF_CTRL_0 */
796dd285b06SPaolo Bonzini         return s->mod_conf_ctrl[0];
797dd285b06SPaolo Bonzini     }
798dd285b06SPaolo Bonzini 
799dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
800dd285b06SPaolo Bonzini     return 0;
801dd285b06SPaolo Bonzini }
802dd285b06SPaolo Bonzini 
803dd285b06SPaolo Bonzini static inline void omap_pin_funcmux0_update(struct omap_mpu_state_s *s,
804dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
805dd285b06SPaolo Bonzini {
806dd285b06SPaolo Bonzini     if (s->compat1509) {
807dd285b06SPaolo Bonzini         if (diff & (1 << 9))			/* BLUETOOTH */
808dd285b06SPaolo Bonzini             omap_clk_onoff(omap_findclk(s, "bt_mclk_out"),
809dd285b06SPaolo Bonzini                             (~value >> 9) & 1);
810dd285b06SPaolo Bonzini         if (diff & (1 << 7))			/* USB.CLKO */
811dd285b06SPaolo Bonzini             omap_clk_onoff(omap_findclk(s, "usb.clko"),
812dd285b06SPaolo Bonzini                             (value >> 7) & 1);
813dd285b06SPaolo Bonzini     }
814dd285b06SPaolo Bonzini }
815dd285b06SPaolo Bonzini 
816dd285b06SPaolo Bonzini static inline void omap_pin_funcmux1_update(struct omap_mpu_state_s *s,
817dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
818dd285b06SPaolo Bonzini {
819dd285b06SPaolo Bonzini     if (s->compat1509) {
820d2f41a11SPeter Maydell         if (diff & (1U << 31)) {
821d2f41a11SPeter Maydell             /* MCBSP3_CLK_HIZ_DI */
822d2f41a11SPeter Maydell             omap_clk_onoff(omap_findclk(s, "mcbsp3.clkx"), (value >> 31) & 1);
823d2f41a11SPeter Maydell         }
824d2f41a11SPeter Maydell         if (diff & (1 << 1)) {
825d2f41a11SPeter Maydell             /* CLK32K */
826d2f41a11SPeter Maydell             omap_clk_onoff(omap_findclk(s, "clk32k_out"), (~value >> 1) & 1);
827d2f41a11SPeter Maydell         }
828dd285b06SPaolo Bonzini     }
829dd285b06SPaolo Bonzini }
830dd285b06SPaolo Bonzini 
831dd285b06SPaolo Bonzini static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s,
832dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
833dd285b06SPaolo Bonzini {
834d2f41a11SPeter Maydell     if (diff & (1U << 31)) {
835d2f41a11SPeter Maydell         /* CONF_MOD_UART3_CLK_MODE_R */
836dd285b06SPaolo Bonzini         omap_clk_reparent(omap_findclk(s, "uart3_ck"),
837dd285b06SPaolo Bonzini                           omap_findclk(s, ((value >> 31) & 1) ?
838dd285b06SPaolo Bonzini                                        "ck_48m" : "armper_ck"));
839d2f41a11SPeter Maydell     }
840dd285b06SPaolo Bonzini     if (diff & (1 << 30))			/* CONF_MOD_UART2_CLK_MODE_R */
841dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "uart2_ck"),
842dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 30) & 1) ?
843dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
844dd285b06SPaolo Bonzini     if (diff & (1 << 29))			/* CONF_MOD_UART1_CLK_MODE_R */
845dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "uart1_ck"),
846dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 29) & 1) ?
847dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
848dd285b06SPaolo Bonzini     if (diff & (1 << 23))			/* CONF_MOD_MMC_SD_CLK_REQ_R */
849dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "mmc_ck"),
850dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 23) & 1) ?
851dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
852dd285b06SPaolo Bonzini     if (diff & (1 << 12))			/* CONF_MOD_COM_MCLK_12_48_S */
853dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "com_mclk_out"),
854dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 12) & 1) ?
855dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
856dd285b06SPaolo Bonzini     if (diff & (1 << 9))			/* CONF_MOD_USB_HOST_HHC_UHO */
857dd285b06SPaolo Bonzini          omap_clk_onoff(omap_findclk(s, "usb_hhc_ck"), (value >> 9) & 1);
858dd285b06SPaolo Bonzini }
859dd285b06SPaolo Bonzini 
860dd285b06SPaolo Bonzini static void omap_pin_cfg_write(void *opaque, hwaddr addr,
861dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
862dd285b06SPaolo Bonzini {
863dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
864dd285b06SPaolo Bonzini     uint32_t diff;
865dd285b06SPaolo Bonzini 
866dd285b06SPaolo Bonzini     if (size != 4) {
86777a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
86877a8257eSStefan Weil         return;
869dd285b06SPaolo Bonzini     }
870dd285b06SPaolo Bonzini 
871dd285b06SPaolo Bonzini     switch (addr) {
872dd285b06SPaolo Bonzini     case 0x00:	/* FUNC_MUX_CTRL_0 */
873dd285b06SPaolo Bonzini         diff = s->func_mux_ctrl[addr >> 2] ^ value;
874dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
875dd285b06SPaolo Bonzini         omap_pin_funcmux0_update(s, diff, value);
876dd285b06SPaolo Bonzini         return;
877dd285b06SPaolo Bonzini 
878dd285b06SPaolo Bonzini     case 0x04:	/* FUNC_MUX_CTRL_1 */
879dd285b06SPaolo Bonzini         diff = s->func_mux_ctrl[addr >> 2] ^ value;
880dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
881dd285b06SPaolo Bonzini         omap_pin_funcmux1_update(s, diff, value);
882dd285b06SPaolo Bonzini         return;
883dd285b06SPaolo Bonzini 
884dd285b06SPaolo Bonzini     case 0x08:	/* FUNC_MUX_CTRL_2 */
885dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
886dd285b06SPaolo Bonzini         return;
887dd285b06SPaolo Bonzini 
888dd285b06SPaolo Bonzini     case 0x0c:	/* COMP_MODE_CTRL_0 */
889dd285b06SPaolo Bonzini         s->comp_mode_ctrl[0] = value;
890dd285b06SPaolo Bonzini         s->compat1509 = (value != 0x0000eaef);
891dd285b06SPaolo Bonzini         omap_pin_funcmux0_update(s, ~0, s->func_mux_ctrl[0]);
892dd285b06SPaolo Bonzini         omap_pin_funcmux1_update(s, ~0, s->func_mux_ctrl[1]);
893dd285b06SPaolo Bonzini         return;
894dd285b06SPaolo Bonzini 
895dd285b06SPaolo Bonzini     case 0x10:	/* FUNC_MUX_CTRL_3 */
896dd285b06SPaolo Bonzini     case 0x14:	/* FUNC_MUX_CTRL_4 */
897dd285b06SPaolo Bonzini     case 0x18:	/* FUNC_MUX_CTRL_5 */
898dd285b06SPaolo Bonzini     case 0x1c:	/* FUNC_MUX_CTRL_6 */
899dd285b06SPaolo Bonzini     case 0x20:	/* FUNC_MUX_CTRL_7 */
900dd285b06SPaolo Bonzini     case 0x24:	/* FUNC_MUX_CTRL_8 */
901dd285b06SPaolo Bonzini     case 0x28:	/* FUNC_MUX_CTRL_9 */
902dd285b06SPaolo Bonzini     case 0x2c:	/* FUNC_MUX_CTRL_A */
903dd285b06SPaolo Bonzini     case 0x30:	/* FUNC_MUX_CTRL_B */
904dd285b06SPaolo Bonzini     case 0x34:	/* FUNC_MUX_CTRL_C */
905dd285b06SPaolo Bonzini     case 0x38:	/* FUNC_MUX_CTRL_D */
906dd285b06SPaolo Bonzini         s->func_mux_ctrl[(addr >> 2) - 1] = value;
907dd285b06SPaolo Bonzini         return;
908dd285b06SPaolo Bonzini 
909dd285b06SPaolo Bonzini     case 0x40:	/* PULL_DWN_CTRL_0 */
910dd285b06SPaolo Bonzini     case 0x44:	/* PULL_DWN_CTRL_1 */
911dd285b06SPaolo Bonzini     case 0x48:	/* PULL_DWN_CTRL_2 */
912dd285b06SPaolo Bonzini     case 0x4c:	/* PULL_DWN_CTRL_3 */
913dd285b06SPaolo Bonzini         s->pull_dwn_ctrl[(addr & 0xf) >> 2] = value;
914dd285b06SPaolo Bonzini         return;
915dd285b06SPaolo Bonzini 
916dd285b06SPaolo Bonzini     case 0x50:	/* GATE_INH_CTRL_0 */
917dd285b06SPaolo Bonzini         s->gate_inh_ctrl[0] = value;
918dd285b06SPaolo Bonzini         return;
919dd285b06SPaolo Bonzini 
920dd285b06SPaolo Bonzini     case 0x60:	/* VOLTAGE_CTRL_0 */
921dd285b06SPaolo Bonzini         s->voltage_ctrl[0] = value;
922dd285b06SPaolo Bonzini         return;
923dd285b06SPaolo Bonzini 
924dd285b06SPaolo Bonzini     case 0x70:	/* TEST_DBG_CTRL_0 */
925dd285b06SPaolo Bonzini         s->test_dbg_ctrl[0] = value;
926dd285b06SPaolo Bonzini         return;
927dd285b06SPaolo Bonzini 
928dd285b06SPaolo Bonzini     case 0x80:	/* MOD_CONF_CTRL_0 */
929dd285b06SPaolo Bonzini         diff = s->mod_conf_ctrl[0] ^ value;
930dd285b06SPaolo Bonzini         s->mod_conf_ctrl[0] = value;
931dd285b06SPaolo Bonzini         omap_pin_modconf1_update(s, diff, value);
932dd285b06SPaolo Bonzini         return;
933dd285b06SPaolo Bonzini 
934dd285b06SPaolo Bonzini     default:
935dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
936dd285b06SPaolo Bonzini     }
937dd285b06SPaolo Bonzini }
938dd285b06SPaolo Bonzini 
939dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pin_cfg_ops = {
940dd285b06SPaolo Bonzini     .read = omap_pin_cfg_read,
941dd285b06SPaolo Bonzini     .write = omap_pin_cfg_write,
942dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
943dd285b06SPaolo Bonzini };
944dd285b06SPaolo Bonzini 
945dd285b06SPaolo Bonzini static void omap_pin_cfg_reset(struct omap_mpu_state_s *mpu)
946dd285b06SPaolo Bonzini {
947dd285b06SPaolo Bonzini     /* Start in Compatibility Mode.  */
948dd285b06SPaolo Bonzini     mpu->compat1509 = 1;
949dd285b06SPaolo Bonzini     omap_pin_funcmux0_update(mpu, mpu->func_mux_ctrl[0], 0);
950dd285b06SPaolo Bonzini     omap_pin_funcmux1_update(mpu, mpu->func_mux_ctrl[1], 0);
951dd285b06SPaolo Bonzini     omap_pin_modconf1_update(mpu, mpu->mod_conf_ctrl[0], 0);
952dd285b06SPaolo Bonzini     memset(mpu->func_mux_ctrl, 0, sizeof(mpu->func_mux_ctrl));
953dd285b06SPaolo Bonzini     memset(mpu->comp_mode_ctrl, 0, sizeof(mpu->comp_mode_ctrl));
954dd285b06SPaolo Bonzini     memset(mpu->pull_dwn_ctrl, 0, sizeof(mpu->pull_dwn_ctrl));
955dd285b06SPaolo Bonzini     memset(mpu->gate_inh_ctrl, 0, sizeof(mpu->gate_inh_ctrl));
956dd285b06SPaolo Bonzini     memset(mpu->voltage_ctrl, 0, sizeof(mpu->voltage_ctrl));
957dd285b06SPaolo Bonzini     memset(mpu->test_dbg_ctrl, 0, sizeof(mpu->test_dbg_ctrl));
958dd285b06SPaolo Bonzini     memset(mpu->mod_conf_ctrl, 0, sizeof(mpu->mod_conf_ctrl));
959dd285b06SPaolo Bonzini }
960dd285b06SPaolo Bonzini 
961dd285b06SPaolo Bonzini static void omap_pin_cfg_init(MemoryRegion *system_memory,
962dd285b06SPaolo Bonzini                 hwaddr base,
963dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
964dd285b06SPaolo Bonzini {
9652c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->pin_cfg_iomem, NULL, &omap_pin_cfg_ops, mpu,
966dd285b06SPaolo Bonzini                           "omap-pin-cfg", 0x800);
967dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &mpu->pin_cfg_iomem);
968dd285b06SPaolo Bonzini     omap_pin_cfg_reset(mpu);
969dd285b06SPaolo Bonzini }
970dd285b06SPaolo Bonzini 
971dd285b06SPaolo Bonzini /* Device Identification, Die Identification */
972dd285b06SPaolo Bonzini static uint64_t omap_id_read(void *opaque, hwaddr addr,
973dd285b06SPaolo Bonzini                              unsigned size)
974dd285b06SPaolo Bonzini {
975dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
976dd285b06SPaolo Bonzini 
977dd285b06SPaolo Bonzini     if (size != 4) {
978dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
979dd285b06SPaolo Bonzini     }
980dd285b06SPaolo Bonzini 
981dd285b06SPaolo Bonzini     switch (addr) {
982dd285b06SPaolo Bonzini     case 0xfffe1800:	/* DIE_ID_LSB */
983dd285b06SPaolo Bonzini         return 0xc9581f0e;
984dd285b06SPaolo Bonzini     case 0xfffe1804:	/* DIE_ID_MSB */
985dd285b06SPaolo Bonzini         return 0xa8858bfa;
986dd285b06SPaolo Bonzini 
987dd285b06SPaolo Bonzini     case 0xfffe2000:	/* PRODUCT_ID_LSB */
988dd285b06SPaolo Bonzini         return 0x00aaaafc;
989dd285b06SPaolo Bonzini     case 0xfffe2004:	/* PRODUCT_ID_MSB */
990dd285b06SPaolo Bonzini         return 0xcafeb574;
991dd285b06SPaolo Bonzini 
992dd285b06SPaolo Bonzini     case 0xfffed400:	/* JTAG_ID_LSB */
993dd285b06SPaolo Bonzini         switch (s->mpu_model) {
994dd285b06SPaolo Bonzini         case omap310:
995dd285b06SPaolo Bonzini             return 0x03310315;
996dd285b06SPaolo Bonzini         case omap1510:
997dd285b06SPaolo Bonzini             return 0x03310115;
998dd285b06SPaolo Bonzini         default:
999dd285b06SPaolo Bonzini             hw_error("%s: bad mpu model\n", __FUNCTION__);
1000dd285b06SPaolo Bonzini         }
1001dd285b06SPaolo Bonzini         break;
1002dd285b06SPaolo Bonzini 
1003dd285b06SPaolo Bonzini     case 0xfffed404:	/* JTAG_ID_MSB */
1004dd285b06SPaolo Bonzini         switch (s->mpu_model) {
1005dd285b06SPaolo Bonzini         case omap310:
1006dd285b06SPaolo Bonzini             return 0xfb57402f;
1007dd285b06SPaolo Bonzini         case omap1510:
1008dd285b06SPaolo Bonzini             return 0xfb47002f;
1009dd285b06SPaolo Bonzini         default:
1010dd285b06SPaolo Bonzini             hw_error("%s: bad mpu model\n", __FUNCTION__);
1011dd285b06SPaolo Bonzini         }
1012dd285b06SPaolo Bonzini         break;
1013dd285b06SPaolo Bonzini     }
1014dd285b06SPaolo Bonzini 
1015dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1016dd285b06SPaolo Bonzini     return 0;
1017dd285b06SPaolo Bonzini }
1018dd285b06SPaolo Bonzini 
1019dd285b06SPaolo Bonzini static void omap_id_write(void *opaque, hwaddr addr,
1020dd285b06SPaolo Bonzini                           uint64_t value, unsigned size)
1021dd285b06SPaolo Bonzini {
1022dd285b06SPaolo Bonzini     if (size != 4) {
102377a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
102477a8257eSStefan Weil         return;
1025dd285b06SPaolo Bonzini     }
1026dd285b06SPaolo Bonzini 
1027dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1028dd285b06SPaolo Bonzini }
1029dd285b06SPaolo Bonzini 
1030dd285b06SPaolo Bonzini static const MemoryRegionOps omap_id_ops = {
1031dd285b06SPaolo Bonzini     .read = omap_id_read,
1032dd285b06SPaolo Bonzini     .write = omap_id_write,
1033dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1034dd285b06SPaolo Bonzini };
1035dd285b06SPaolo Bonzini 
1036dd285b06SPaolo Bonzini static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu)
1037dd285b06SPaolo Bonzini {
10382c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->id_iomem, NULL, &omap_id_ops, mpu,
1039dd285b06SPaolo Bonzini                           "omap-id", 0x100000000ULL);
10402c9b15caSPaolo Bonzini     memory_region_init_alias(&mpu->id_iomem_e18, NULL, "omap-id-e18", &mpu->id_iomem,
1041dd285b06SPaolo Bonzini                              0xfffe1800, 0x800);
1042dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, 0xfffe1800, &mpu->id_iomem_e18);
10432c9b15caSPaolo Bonzini     memory_region_init_alias(&mpu->id_iomem_ed4, NULL, "omap-id-ed4", &mpu->id_iomem,
1044dd285b06SPaolo Bonzini                              0xfffed400, 0x100);
1045dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, 0xfffed400, &mpu->id_iomem_ed4);
1046dd285b06SPaolo Bonzini     if (!cpu_is_omap15xx(mpu)) {
10472c9b15caSPaolo Bonzini         memory_region_init_alias(&mpu->id_iomem_ed4, NULL, "omap-id-e20",
1048dd285b06SPaolo Bonzini                                  &mpu->id_iomem, 0xfffe2000, 0x800);
1049dd285b06SPaolo Bonzini         memory_region_add_subregion(memory, 0xfffe2000, &mpu->id_iomem_e20);
1050dd285b06SPaolo Bonzini     }
1051dd285b06SPaolo Bonzini }
1052dd285b06SPaolo Bonzini 
1053dd285b06SPaolo Bonzini /* MPUI Control (Dummy) */
1054dd285b06SPaolo Bonzini static uint64_t omap_mpui_read(void *opaque, hwaddr addr,
1055dd285b06SPaolo Bonzini                                unsigned size)
1056dd285b06SPaolo Bonzini {
1057dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1058dd285b06SPaolo Bonzini 
1059dd285b06SPaolo Bonzini     if (size != 4) {
1060dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
1061dd285b06SPaolo Bonzini     }
1062dd285b06SPaolo Bonzini 
1063dd285b06SPaolo Bonzini     switch (addr) {
1064dd285b06SPaolo Bonzini     case 0x00:	/* CTRL */
1065dd285b06SPaolo Bonzini         return s->mpui_ctrl;
1066dd285b06SPaolo Bonzini     case 0x04:	/* DEBUG_ADDR */
1067dd285b06SPaolo Bonzini         return 0x01ffffff;
1068dd285b06SPaolo Bonzini     case 0x08:	/* DEBUG_DATA */
1069dd285b06SPaolo Bonzini         return 0xffffffff;
1070dd285b06SPaolo Bonzini     case 0x0c:	/* DEBUG_FLAG */
1071dd285b06SPaolo Bonzini         return 0x00000800;
1072dd285b06SPaolo Bonzini     case 0x10:	/* STATUS */
1073dd285b06SPaolo Bonzini         return 0x00000000;
1074dd285b06SPaolo Bonzini 
1075dd285b06SPaolo Bonzini     /* Not in OMAP310 */
1076dd285b06SPaolo Bonzini     case 0x14:	/* DSP_STATUS */
1077dd285b06SPaolo Bonzini     case 0x18:	/* DSP_BOOT_CONFIG */
1078dd285b06SPaolo Bonzini         return 0x00000000;
1079dd285b06SPaolo Bonzini     case 0x1c:	/* DSP_MPUI_CONFIG */
1080dd285b06SPaolo Bonzini         return 0x0000ffff;
1081dd285b06SPaolo Bonzini     }
1082dd285b06SPaolo Bonzini 
1083dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1084dd285b06SPaolo Bonzini     return 0;
1085dd285b06SPaolo Bonzini }
1086dd285b06SPaolo Bonzini 
1087dd285b06SPaolo Bonzini static void omap_mpui_write(void *opaque, hwaddr addr,
1088dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1089dd285b06SPaolo Bonzini {
1090dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1091dd285b06SPaolo Bonzini 
1092dd285b06SPaolo Bonzini     if (size != 4) {
109377a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
109477a8257eSStefan Weil         return;
1095dd285b06SPaolo Bonzini     }
1096dd285b06SPaolo Bonzini 
1097dd285b06SPaolo Bonzini     switch (addr) {
1098dd285b06SPaolo Bonzini     case 0x00:	/* CTRL */
1099dd285b06SPaolo Bonzini         s->mpui_ctrl = value & 0x007fffff;
1100dd285b06SPaolo Bonzini         break;
1101dd285b06SPaolo Bonzini 
1102dd285b06SPaolo Bonzini     case 0x04:	/* DEBUG_ADDR */
1103dd285b06SPaolo Bonzini     case 0x08:	/* DEBUG_DATA */
1104dd285b06SPaolo Bonzini     case 0x0c:	/* DEBUG_FLAG */
1105dd285b06SPaolo Bonzini     case 0x10:	/* STATUS */
1106dd285b06SPaolo Bonzini     /* Not in OMAP310 */
1107dd285b06SPaolo Bonzini     case 0x14:	/* DSP_STATUS */
1108dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
1109dd285b06SPaolo Bonzini         break;
1110dd285b06SPaolo Bonzini     case 0x18:	/* DSP_BOOT_CONFIG */
1111dd285b06SPaolo Bonzini     case 0x1c:	/* DSP_MPUI_CONFIG */
1112dd285b06SPaolo Bonzini         break;
1113dd285b06SPaolo Bonzini 
1114dd285b06SPaolo Bonzini     default:
1115dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1116dd285b06SPaolo Bonzini     }
1117dd285b06SPaolo Bonzini }
1118dd285b06SPaolo Bonzini 
1119dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpui_ops = {
1120dd285b06SPaolo Bonzini     .read = omap_mpui_read,
1121dd285b06SPaolo Bonzini     .write = omap_mpui_write,
1122dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1123dd285b06SPaolo Bonzini };
1124dd285b06SPaolo Bonzini 
1125dd285b06SPaolo Bonzini static void omap_mpui_reset(struct omap_mpu_state_s *s)
1126dd285b06SPaolo Bonzini {
1127dd285b06SPaolo Bonzini     s->mpui_ctrl = 0x0003ff1b;
1128dd285b06SPaolo Bonzini }
1129dd285b06SPaolo Bonzini 
1130dd285b06SPaolo Bonzini static void omap_mpui_init(MemoryRegion *memory, hwaddr base,
1131dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
1132dd285b06SPaolo Bonzini {
11332c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->mpui_iomem, NULL, &omap_mpui_ops, mpu,
1134dd285b06SPaolo Bonzini                           "omap-mpui", 0x100);
1135dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &mpu->mpui_iomem);
1136dd285b06SPaolo Bonzini 
1137dd285b06SPaolo Bonzini     omap_mpui_reset(mpu);
1138dd285b06SPaolo Bonzini }
1139dd285b06SPaolo Bonzini 
1140dd285b06SPaolo Bonzini /* TIPB Bridges */
1141dd285b06SPaolo Bonzini struct omap_tipb_bridge_s {
1142dd285b06SPaolo Bonzini     qemu_irq abort;
1143dd285b06SPaolo Bonzini     MemoryRegion iomem;
1144dd285b06SPaolo Bonzini 
1145dd285b06SPaolo Bonzini     int width_intr;
1146dd285b06SPaolo Bonzini     uint16_t control;
1147dd285b06SPaolo Bonzini     uint16_t alloc;
1148dd285b06SPaolo Bonzini     uint16_t buffer;
1149dd285b06SPaolo Bonzini     uint16_t enh_control;
1150dd285b06SPaolo Bonzini };
1151dd285b06SPaolo Bonzini 
1152dd285b06SPaolo Bonzini static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr,
1153dd285b06SPaolo Bonzini                                       unsigned size)
1154dd285b06SPaolo Bonzini {
1155dd285b06SPaolo Bonzini     struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1156dd285b06SPaolo Bonzini 
1157dd285b06SPaolo Bonzini     if (size < 2) {
1158dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1159dd285b06SPaolo Bonzini     }
1160dd285b06SPaolo Bonzini 
1161dd285b06SPaolo Bonzini     switch (addr) {
1162dd285b06SPaolo Bonzini     case 0x00:	/* TIPB_CNTL */
1163dd285b06SPaolo Bonzini         return s->control;
1164dd285b06SPaolo Bonzini     case 0x04:	/* TIPB_BUS_ALLOC */
1165dd285b06SPaolo Bonzini         return s->alloc;
1166dd285b06SPaolo Bonzini     case 0x08:	/* MPU_TIPB_CNTL */
1167dd285b06SPaolo Bonzini         return s->buffer;
1168dd285b06SPaolo Bonzini     case 0x0c:	/* ENHANCED_TIPB_CNTL */
1169dd285b06SPaolo Bonzini         return s->enh_control;
1170dd285b06SPaolo Bonzini     case 0x10:	/* ADDRESS_DBG */
1171dd285b06SPaolo Bonzini     case 0x14:	/* DATA_DEBUG_LOW */
1172dd285b06SPaolo Bonzini     case 0x18:	/* DATA_DEBUG_HIGH */
1173dd285b06SPaolo Bonzini         return 0xffff;
1174dd285b06SPaolo Bonzini     case 0x1c:	/* DEBUG_CNTR_SIG */
1175dd285b06SPaolo Bonzini         return 0x00f8;
1176dd285b06SPaolo Bonzini     }
1177dd285b06SPaolo Bonzini 
1178dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1179dd285b06SPaolo Bonzini     return 0;
1180dd285b06SPaolo Bonzini }
1181dd285b06SPaolo Bonzini 
1182dd285b06SPaolo Bonzini static void omap_tipb_bridge_write(void *opaque, hwaddr addr,
1183dd285b06SPaolo Bonzini                                    uint64_t value, unsigned size)
1184dd285b06SPaolo Bonzini {
1185dd285b06SPaolo Bonzini     struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1186dd285b06SPaolo Bonzini 
1187dd285b06SPaolo Bonzini     if (size < 2) {
118877a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
118977a8257eSStefan Weil         return;
1190dd285b06SPaolo Bonzini     }
1191dd285b06SPaolo Bonzini 
1192dd285b06SPaolo Bonzini     switch (addr) {
1193dd285b06SPaolo Bonzini     case 0x00:	/* TIPB_CNTL */
1194dd285b06SPaolo Bonzini         s->control = value & 0xffff;
1195dd285b06SPaolo Bonzini         break;
1196dd285b06SPaolo Bonzini 
1197dd285b06SPaolo Bonzini     case 0x04:	/* TIPB_BUS_ALLOC */
1198dd285b06SPaolo Bonzini         s->alloc = value & 0x003f;
1199dd285b06SPaolo Bonzini         break;
1200dd285b06SPaolo Bonzini 
1201dd285b06SPaolo Bonzini     case 0x08:	/* MPU_TIPB_CNTL */
1202dd285b06SPaolo Bonzini         s->buffer = value & 0x0003;
1203dd285b06SPaolo Bonzini         break;
1204dd285b06SPaolo Bonzini 
1205dd285b06SPaolo Bonzini     case 0x0c:	/* ENHANCED_TIPB_CNTL */
1206dd285b06SPaolo Bonzini         s->width_intr = !(value & 2);
1207dd285b06SPaolo Bonzini         s->enh_control = value & 0x000f;
1208dd285b06SPaolo Bonzini         break;
1209dd285b06SPaolo Bonzini 
1210dd285b06SPaolo Bonzini     case 0x10:	/* ADDRESS_DBG */
1211dd285b06SPaolo Bonzini     case 0x14:	/* DATA_DEBUG_LOW */
1212dd285b06SPaolo Bonzini     case 0x18:	/* DATA_DEBUG_HIGH */
1213dd285b06SPaolo Bonzini     case 0x1c:	/* DEBUG_CNTR_SIG */
1214dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
1215dd285b06SPaolo Bonzini         break;
1216dd285b06SPaolo Bonzini 
1217dd285b06SPaolo Bonzini     default:
1218dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1219dd285b06SPaolo Bonzini     }
1220dd285b06SPaolo Bonzini }
1221dd285b06SPaolo Bonzini 
1222dd285b06SPaolo Bonzini static const MemoryRegionOps omap_tipb_bridge_ops = {
1223dd285b06SPaolo Bonzini     .read = omap_tipb_bridge_read,
1224dd285b06SPaolo Bonzini     .write = omap_tipb_bridge_write,
1225dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1226dd285b06SPaolo Bonzini };
1227dd285b06SPaolo Bonzini 
1228dd285b06SPaolo Bonzini static void omap_tipb_bridge_reset(struct omap_tipb_bridge_s *s)
1229dd285b06SPaolo Bonzini {
1230dd285b06SPaolo Bonzini     s->control = 0xffff;
1231dd285b06SPaolo Bonzini     s->alloc = 0x0009;
1232dd285b06SPaolo Bonzini     s->buffer = 0x0000;
1233dd285b06SPaolo Bonzini     s->enh_control = 0x000f;
1234dd285b06SPaolo Bonzini }
1235dd285b06SPaolo Bonzini 
1236dd285b06SPaolo Bonzini static struct omap_tipb_bridge_s *omap_tipb_bridge_init(
1237dd285b06SPaolo Bonzini     MemoryRegion *memory, hwaddr base,
1238dd285b06SPaolo Bonzini     qemu_irq abort_irq, omap_clk clk)
1239dd285b06SPaolo Bonzini {
1240b45c03f5SMarkus Armbruster     struct omap_tipb_bridge_s *s = g_new0(struct omap_tipb_bridge_s, 1);
1241dd285b06SPaolo Bonzini 
1242dd285b06SPaolo Bonzini     s->abort = abort_irq;
1243dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(s);
1244dd285b06SPaolo Bonzini 
12452c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_tipb_bridge_ops, s,
1246dd285b06SPaolo Bonzini                           "omap-tipb-bridge", 0x100);
1247dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
1248dd285b06SPaolo Bonzini 
1249dd285b06SPaolo Bonzini     return s;
1250dd285b06SPaolo Bonzini }
1251dd285b06SPaolo Bonzini 
1252dd285b06SPaolo Bonzini /* Dummy Traffic Controller's Memory Interface */
1253dd285b06SPaolo Bonzini static uint64_t omap_tcmi_read(void *opaque, hwaddr addr,
1254dd285b06SPaolo Bonzini                                unsigned size)
1255dd285b06SPaolo Bonzini {
1256dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1257dd285b06SPaolo Bonzini     uint32_t ret;
1258dd285b06SPaolo Bonzini 
1259dd285b06SPaolo Bonzini     if (size != 4) {
1260dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
1261dd285b06SPaolo Bonzini     }
1262dd285b06SPaolo Bonzini 
1263dd285b06SPaolo Bonzini     switch (addr) {
1264dd285b06SPaolo Bonzini     case 0x00:	/* IMIF_PRIO */
1265dd285b06SPaolo Bonzini     case 0x04:	/* EMIFS_PRIO */
1266dd285b06SPaolo Bonzini     case 0x08:	/* EMIFF_PRIO */
1267dd285b06SPaolo Bonzini     case 0x0c:	/* EMIFS_CONFIG */
1268dd285b06SPaolo Bonzini     case 0x10:	/* EMIFS_CS0_CONFIG */
1269dd285b06SPaolo Bonzini     case 0x14:	/* EMIFS_CS1_CONFIG */
1270dd285b06SPaolo Bonzini     case 0x18:	/* EMIFS_CS2_CONFIG */
1271dd285b06SPaolo Bonzini     case 0x1c:	/* EMIFS_CS3_CONFIG */
1272dd285b06SPaolo Bonzini     case 0x24:	/* EMIFF_MRS */
1273dd285b06SPaolo Bonzini     case 0x28:	/* TIMEOUT1 */
1274dd285b06SPaolo Bonzini     case 0x2c:	/* TIMEOUT2 */
1275dd285b06SPaolo Bonzini     case 0x30:	/* TIMEOUT3 */
1276dd285b06SPaolo Bonzini     case 0x3c:	/* EMIFF_SDRAM_CONFIG_2 */
1277dd285b06SPaolo Bonzini     case 0x40:	/* EMIFS_CFG_DYN_WAIT */
1278dd285b06SPaolo Bonzini         return s->tcmi_regs[addr >> 2];
1279dd285b06SPaolo Bonzini 
1280dd285b06SPaolo Bonzini     case 0x20:	/* EMIFF_SDRAM_CONFIG */
1281dd285b06SPaolo Bonzini         ret = s->tcmi_regs[addr >> 2];
1282dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] &= ~1; /* XXX: Clear SLRF on SDRAM access */
1283dd285b06SPaolo Bonzini         /* XXX: We can try using the VGA_DIRTY flag for this */
1284dd285b06SPaolo Bonzini         return ret;
1285dd285b06SPaolo Bonzini     }
1286dd285b06SPaolo Bonzini 
1287dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1288dd285b06SPaolo Bonzini     return 0;
1289dd285b06SPaolo Bonzini }
1290dd285b06SPaolo Bonzini 
1291dd285b06SPaolo Bonzini static void omap_tcmi_write(void *opaque, hwaddr addr,
1292dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1293dd285b06SPaolo Bonzini {
1294dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1295dd285b06SPaolo Bonzini 
1296dd285b06SPaolo Bonzini     if (size != 4) {
129777a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
129877a8257eSStefan Weil         return;
1299dd285b06SPaolo Bonzini     }
1300dd285b06SPaolo Bonzini 
1301dd285b06SPaolo Bonzini     switch (addr) {
1302dd285b06SPaolo Bonzini     case 0x00:	/* IMIF_PRIO */
1303dd285b06SPaolo Bonzini     case 0x04:	/* EMIFS_PRIO */
1304dd285b06SPaolo Bonzini     case 0x08:	/* EMIFF_PRIO */
1305dd285b06SPaolo Bonzini     case 0x10:	/* EMIFS_CS0_CONFIG */
1306dd285b06SPaolo Bonzini     case 0x14:	/* EMIFS_CS1_CONFIG */
1307dd285b06SPaolo Bonzini     case 0x18:	/* EMIFS_CS2_CONFIG */
1308dd285b06SPaolo Bonzini     case 0x1c:	/* EMIFS_CS3_CONFIG */
1309dd285b06SPaolo Bonzini     case 0x20:	/* EMIFF_SDRAM_CONFIG */
1310dd285b06SPaolo Bonzini     case 0x24:	/* EMIFF_MRS */
1311dd285b06SPaolo Bonzini     case 0x28:	/* TIMEOUT1 */
1312dd285b06SPaolo Bonzini     case 0x2c:	/* TIMEOUT2 */
1313dd285b06SPaolo Bonzini     case 0x30:	/* TIMEOUT3 */
1314dd285b06SPaolo Bonzini     case 0x3c:	/* EMIFF_SDRAM_CONFIG_2 */
1315dd285b06SPaolo Bonzini     case 0x40:	/* EMIFS_CFG_DYN_WAIT */
1316dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] = value;
1317dd285b06SPaolo Bonzini         break;
1318dd285b06SPaolo Bonzini     case 0x0c:	/* EMIFS_CONFIG */
1319dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] = (value & 0xf) | (1 << 4);
1320dd285b06SPaolo Bonzini         break;
1321dd285b06SPaolo Bonzini 
1322dd285b06SPaolo Bonzini     default:
1323dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1324dd285b06SPaolo Bonzini     }
1325dd285b06SPaolo Bonzini }
1326dd285b06SPaolo Bonzini 
1327dd285b06SPaolo Bonzini static const MemoryRegionOps omap_tcmi_ops = {
1328dd285b06SPaolo Bonzini     .read = omap_tcmi_read,
1329dd285b06SPaolo Bonzini     .write = omap_tcmi_write,
1330dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1331dd285b06SPaolo Bonzini };
1332dd285b06SPaolo Bonzini 
1333dd285b06SPaolo Bonzini static void omap_tcmi_reset(struct omap_mpu_state_s *mpu)
1334dd285b06SPaolo Bonzini {
1335dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x00 >> 2] = 0x00000000;
1336dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x04 >> 2] = 0x00000000;
1337dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x08 >> 2] = 0x00000000;
1338dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x0c >> 2] = 0x00000010;
1339dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x10 >> 2] = 0x0010fffb;
1340dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x14 >> 2] = 0x0010fffb;
1341dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x18 >> 2] = 0x0010fffb;
1342dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x1c >> 2] = 0x0010fffb;
1343dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x20 >> 2] = 0x00618800;
1344dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x24 >> 2] = 0x00000037;
1345dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x28 >> 2] = 0x00000000;
1346dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x2c >> 2] = 0x00000000;
1347dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x30 >> 2] = 0x00000000;
1348dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x3c >> 2] = 0x00000003;
1349dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x40 >> 2] = 0x00000000;
1350dd285b06SPaolo Bonzini }
1351dd285b06SPaolo Bonzini 
1352dd285b06SPaolo Bonzini static void omap_tcmi_init(MemoryRegion *memory, hwaddr base,
1353dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
1354dd285b06SPaolo Bonzini {
13552c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->tcmi_iomem, NULL, &omap_tcmi_ops, mpu,
1356dd285b06SPaolo Bonzini                           "omap-tcmi", 0x100);
1357dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &mpu->tcmi_iomem);
1358dd285b06SPaolo Bonzini     omap_tcmi_reset(mpu);
1359dd285b06SPaolo Bonzini }
1360dd285b06SPaolo Bonzini 
1361dd285b06SPaolo Bonzini /* Digital phase-locked loops control */
1362dd285b06SPaolo Bonzini struct dpll_ctl_s {
1363dd285b06SPaolo Bonzini     MemoryRegion iomem;
1364dd285b06SPaolo Bonzini     uint16_t mode;
1365dd285b06SPaolo Bonzini     omap_clk dpll;
1366dd285b06SPaolo Bonzini };
1367dd285b06SPaolo Bonzini 
1368dd285b06SPaolo Bonzini static uint64_t omap_dpll_read(void *opaque, hwaddr addr,
1369dd285b06SPaolo Bonzini                                unsigned size)
1370dd285b06SPaolo Bonzini {
1371dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1372dd285b06SPaolo Bonzini 
1373dd285b06SPaolo Bonzini     if (size != 2) {
1374dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1375dd285b06SPaolo Bonzini     }
1376dd285b06SPaolo Bonzini 
1377dd285b06SPaolo Bonzini     if (addr == 0x00)	/* CTL_REG */
1378dd285b06SPaolo Bonzini         return s->mode;
1379dd285b06SPaolo Bonzini 
1380dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1381dd285b06SPaolo Bonzini     return 0;
1382dd285b06SPaolo Bonzini }
1383dd285b06SPaolo Bonzini 
1384dd285b06SPaolo Bonzini static void omap_dpll_write(void *opaque, hwaddr addr,
1385dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1386dd285b06SPaolo Bonzini {
1387dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1388dd285b06SPaolo Bonzini     uint16_t diff;
1389dd285b06SPaolo Bonzini     static const int bypass_div[4] = { 1, 2, 4, 4 };
1390dd285b06SPaolo Bonzini     int div, mult;
1391dd285b06SPaolo Bonzini 
1392dd285b06SPaolo Bonzini     if (size != 2) {
139377a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
139477a8257eSStefan Weil         return;
1395dd285b06SPaolo Bonzini     }
1396dd285b06SPaolo Bonzini 
1397dd285b06SPaolo Bonzini     if (addr == 0x00) {	/* CTL_REG */
1398dd285b06SPaolo Bonzini         /* See omap_ulpd_pm_write() too */
1399dd285b06SPaolo Bonzini         diff = s->mode & value;
1400dd285b06SPaolo Bonzini         s->mode = value & 0x2fff;
1401dd285b06SPaolo Bonzini         if (diff & (0x3ff << 2)) {
1402dd285b06SPaolo Bonzini             if (value & (1 << 4)) {			/* PLL_ENABLE */
1403dd285b06SPaolo Bonzini                 div = ((value >> 5) & 3) + 1;		/* PLL_DIV */
1404dd285b06SPaolo Bonzini                 mult = MIN((value >> 7) & 0x1f, 1);	/* PLL_MULT */
1405dd285b06SPaolo Bonzini             } else {
1406dd285b06SPaolo Bonzini                 div = bypass_div[((value >> 2) & 3)];	/* BYPASS_DIV */
1407dd285b06SPaolo Bonzini                 mult = 1;
1408dd285b06SPaolo Bonzini             }
1409dd285b06SPaolo Bonzini             omap_clk_setrate(s->dpll, div, mult);
1410dd285b06SPaolo Bonzini         }
1411dd285b06SPaolo Bonzini 
1412dd285b06SPaolo Bonzini         /* Enter the desired mode.  */
1413dd285b06SPaolo Bonzini         s->mode = (s->mode & 0xfffe) | ((s->mode >> 4) & 1);
1414dd285b06SPaolo Bonzini 
1415dd285b06SPaolo Bonzini         /* Act as if the lock is restored.  */
1416dd285b06SPaolo Bonzini         s->mode |= 2;
1417dd285b06SPaolo Bonzini     } else {
1418dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1419dd285b06SPaolo Bonzini     }
1420dd285b06SPaolo Bonzini }
1421dd285b06SPaolo Bonzini 
1422dd285b06SPaolo Bonzini static const MemoryRegionOps omap_dpll_ops = {
1423dd285b06SPaolo Bonzini     .read = omap_dpll_read,
1424dd285b06SPaolo Bonzini     .write = omap_dpll_write,
1425dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1426dd285b06SPaolo Bonzini };
1427dd285b06SPaolo Bonzini 
1428dd285b06SPaolo Bonzini static void omap_dpll_reset(struct dpll_ctl_s *s)
1429dd285b06SPaolo Bonzini {
1430dd285b06SPaolo Bonzini     s->mode = 0x2002;
1431dd285b06SPaolo Bonzini     omap_clk_setrate(s->dpll, 1, 1);
1432dd285b06SPaolo Bonzini }
1433dd285b06SPaolo Bonzini 
1434dd285b06SPaolo Bonzini static struct dpll_ctl_s  *omap_dpll_init(MemoryRegion *memory,
1435dd285b06SPaolo Bonzini                            hwaddr base, omap_clk clk)
1436dd285b06SPaolo Bonzini {
1437dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = g_malloc0(sizeof(*s));
14382c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_dpll_ops, s, "omap-dpll", 0x100);
1439dd285b06SPaolo Bonzini 
1440dd285b06SPaolo Bonzini     s->dpll = clk;
1441dd285b06SPaolo Bonzini     omap_dpll_reset(s);
1442dd285b06SPaolo Bonzini 
1443dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
1444dd285b06SPaolo Bonzini     return s;
1445dd285b06SPaolo Bonzini }
1446dd285b06SPaolo Bonzini 
1447dd285b06SPaolo Bonzini /* MPU Clock/Reset/Power Mode Control */
1448dd285b06SPaolo Bonzini static uint64_t omap_clkm_read(void *opaque, hwaddr addr,
1449dd285b06SPaolo Bonzini                                unsigned size)
1450dd285b06SPaolo Bonzini {
1451dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1452dd285b06SPaolo Bonzini 
1453dd285b06SPaolo Bonzini     if (size != 2) {
1454dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1455dd285b06SPaolo Bonzini     }
1456dd285b06SPaolo Bonzini 
1457dd285b06SPaolo Bonzini     switch (addr) {
1458dd285b06SPaolo Bonzini     case 0x00:	/* ARM_CKCTL */
1459dd285b06SPaolo Bonzini         return s->clkm.arm_ckctl;
1460dd285b06SPaolo Bonzini 
1461dd285b06SPaolo Bonzini     case 0x04:	/* ARM_IDLECT1 */
1462dd285b06SPaolo Bonzini         return s->clkm.arm_idlect1;
1463dd285b06SPaolo Bonzini 
1464dd285b06SPaolo Bonzini     case 0x08:	/* ARM_IDLECT2 */
1465dd285b06SPaolo Bonzini         return s->clkm.arm_idlect2;
1466dd285b06SPaolo Bonzini 
1467dd285b06SPaolo Bonzini     case 0x0c:	/* ARM_EWUPCT */
1468dd285b06SPaolo Bonzini         return s->clkm.arm_ewupct;
1469dd285b06SPaolo Bonzini 
1470dd285b06SPaolo Bonzini     case 0x10:	/* ARM_RSTCT1 */
1471dd285b06SPaolo Bonzini         return s->clkm.arm_rstct1;
1472dd285b06SPaolo Bonzini 
1473dd285b06SPaolo Bonzini     case 0x14:	/* ARM_RSTCT2 */
1474dd285b06SPaolo Bonzini         return s->clkm.arm_rstct2;
1475dd285b06SPaolo Bonzini 
1476dd285b06SPaolo Bonzini     case 0x18:	/* ARM_SYSST */
1477dd285b06SPaolo Bonzini         return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start;
1478dd285b06SPaolo Bonzini 
1479dd285b06SPaolo Bonzini     case 0x1c:	/* ARM_CKOUT1 */
1480dd285b06SPaolo Bonzini         return s->clkm.arm_ckout1;
1481dd285b06SPaolo Bonzini 
1482dd285b06SPaolo Bonzini     case 0x20:	/* ARM_CKOUT2 */
1483dd285b06SPaolo Bonzini         break;
1484dd285b06SPaolo Bonzini     }
1485dd285b06SPaolo Bonzini 
1486dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1487dd285b06SPaolo Bonzini     return 0;
1488dd285b06SPaolo Bonzini }
1489dd285b06SPaolo Bonzini 
1490dd285b06SPaolo Bonzini static inline void omap_clkm_ckctl_update(struct omap_mpu_state_s *s,
1491dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1492dd285b06SPaolo Bonzini {
1493dd285b06SPaolo Bonzini     omap_clk clk;
1494dd285b06SPaolo Bonzini 
1495dd285b06SPaolo Bonzini     if (diff & (1 << 14)) {				/* ARM_INTHCK_SEL */
1496dd285b06SPaolo Bonzini         if (value & (1 << 14))
1497dd285b06SPaolo Bonzini             /* Reserved */;
1498dd285b06SPaolo Bonzini         else {
1499dd285b06SPaolo Bonzini             clk = omap_findclk(s, "arminth_ck");
1500dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
1501dd285b06SPaolo Bonzini         }
1502dd285b06SPaolo Bonzini     }
1503dd285b06SPaolo Bonzini     if (diff & (1 << 12)) {				/* ARM_TIMXO */
1504dd285b06SPaolo Bonzini         clk = omap_findclk(s, "armtim_ck");
1505dd285b06SPaolo Bonzini         if (value & (1 << 12))
1506dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "clkin"));
1507dd285b06SPaolo Bonzini         else
1508dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
1509dd285b06SPaolo Bonzini     }
1510dd285b06SPaolo Bonzini     /* XXX: en_dspck */
1511dd285b06SPaolo Bonzini     if (diff & (3 << 10)) {				/* DSPMMUDIV */
1512dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dspmmu_ck");
1513dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 10) & 3), 1);
1514dd285b06SPaolo Bonzini     }
1515dd285b06SPaolo Bonzini     if (diff & (3 << 8)) {				/* TCDIV */
1516dd285b06SPaolo Bonzini         clk = omap_findclk(s, "tc_ck");
1517dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 8) & 3), 1);
1518dd285b06SPaolo Bonzini     }
1519dd285b06SPaolo Bonzini     if (diff & (3 << 6)) {				/* DSPDIV */
1520dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dsp_ck");
1521dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 6) & 3), 1);
1522dd285b06SPaolo Bonzini     }
1523dd285b06SPaolo Bonzini     if (diff & (3 << 4)) {				/* ARMDIV */
1524dd285b06SPaolo Bonzini         clk = omap_findclk(s, "arm_ck");
1525dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 4) & 3), 1);
1526dd285b06SPaolo Bonzini     }
1527dd285b06SPaolo Bonzini     if (diff & (3 << 2)) {				/* LCDDIV */
1528dd285b06SPaolo Bonzini         clk = omap_findclk(s, "lcd_ck");
1529dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 2) & 3), 1);
1530dd285b06SPaolo Bonzini     }
1531dd285b06SPaolo Bonzini     if (diff & (3 << 0)) {				/* PERDIV */
1532dd285b06SPaolo Bonzini         clk = omap_findclk(s, "armper_ck");
1533dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 0) & 3), 1);
1534dd285b06SPaolo Bonzini     }
1535dd285b06SPaolo Bonzini }
1536dd285b06SPaolo Bonzini 
1537dd285b06SPaolo Bonzini static inline void omap_clkm_idlect1_update(struct omap_mpu_state_s *s,
1538dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1539dd285b06SPaolo Bonzini {
1540dd285b06SPaolo Bonzini     omap_clk clk;
1541dd285b06SPaolo Bonzini 
1542dd285b06SPaolo Bonzini     if (value & (1 << 11)) {                            /* SETARM_IDLE */
1543c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
1544dd285b06SPaolo Bonzini     }
1545dd285b06SPaolo Bonzini     if (!(value & (1 << 10)))				/* WKUP_MODE */
1546dd285b06SPaolo Bonzini         qemu_system_shutdown_request();	/* XXX: disable wakeup from IRQ */
1547dd285b06SPaolo Bonzini 
1548dd285b06SPaolo Bonzini #define SET_CANIDLE(clock, bit)				\
1549dd285b06SPaolo Bonzini     if (diff & (1 << bit)) {				\
1550dd285b06SPaolo Bonzini         clk = omap_findclk(s, clock);			\
1551dd285b06SPaolo Bonzini         omap_clk_canidle(clk, (value >> bit) & 1);	\
1552dd285b06SPaolo Bonzini     }
1553dd285b06SPaolo Bonzini     SET_CANIDLE("mpuwd_ck", 0)				/* IDLWDT_ARM */
1554dd285b06SPaolo Bonzini     SET_CANIDLE("armxor_ck", 1)				/* IDLXORP_ARM */
1555dd285b06SPaolo Bonzini     SET_CANIDLE("mpuper_ck", 2)				/* IDLPER_ARM */
1556dd285b06SPaolo Bonzini     SET_CANIDLE("lcd_ck", 3)				/* IDLLCD_ARM */
1557dd285b06SPaolo Bonzini     SET_CANIDLE("lb_ck", 4)				/* IDLLB_ARM */
1558dd285b06SPaolo Bonzini     SET_CANIDLE("hsab_ck", 5)				/* IDLHSAB_ARM */
1559dd285b06SPaolo Bonzini     SET_CANIDLE("tipb_ck", 6)				/* IDLIF_ARM */
1560dd285b06SPaolo Bonzini     SET_CANIDLE("dma_ck", 6)				/* IDLIF_ARM */
1561dd285b06SPaolo Bonzini     SET_CANIDLE("tc_ck", 6)				/* IDLIF_ARM */
1562dd285b06SPaolo Bonzini     SET_CANIDLE("dpll1", 7)				/* IDLDPLL_ARM */
1563dd285b06SPaolo Bonzini     SET_CANIDLE("dpll2", 7)				/* IDLDPLL_ARM */
1564dd285b06SPaolo Bonzini     SET_CANIDLE("dpll3", 7)				/* IDLDPLL_ARM */
1565dd285b06SPaolo Bonzini     SET_CANIDLE("mpui_ck", 8)				/* IDLAPI_ARM */
1566dd285b06SPaolo Bonzini     SET_CANIDLE("armtim_ck", 9)				/* IDLTIM_ARM */
1567dd285b06SPaolo Bonzini }
1568dd285b06SPaolo Bonzini 
1569dd285b06SPaolo Bonzini static inline void omap_clkm_idlect2_update(struct omap_mpu_state_s *s,
1570dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1571dd285b06SPaolo Bonzini {
1572dd285b06SPaolo Bonzini     omap_clk clk;
1573dd285b06SPaolo Bonzini 
1574dd285b06SPaolo Bonzini #define SET_ONOFF(clock, bit)				\
1575dd285b06SPaolo Bonzini     if (diff & (1 << bit)) {				\
1576dd285b06SPaolo Bonzini         clk = omap_findclk(s, clock);			\
1577dd285b06SPaolo Bonzini         omap_clk_onoff(clk, (value >> bit) & 1);	\
1578dd285b06SPaolo Bonzini     }
1579dd285b06SPaolo Bonzini     SET_ONOFF("mpuwd_ck", 0)				/* EN_WDTCK */
1580dd285b06SPaolo Bonzini     SET_ONOFF("armxor_ck", 1)				/* EN_XORPCK */
1581dd285b06SPaolo Bonzini     SET_ONOFF("mpuper_ck", 2)				/* EN_PERCK */
1582dd285b06SPaolo Bonzini     SET_ONOFF("lcd_ck", 3)				/* EN_LCDCK */
1583dd285b06SPaolo Bonzini     SET_ONOFF("lb_ck", 4)				/* EN_LBCK */
1584dd285b06SPaolo Bonzini     SET_ONOFF("hsab_ck", 5)				/* EN_HSABCK */
1585dd285b06SPaolo Bonzini     SET_ONOFF("mpui_ck", 6)				/* EN_APICK */
1586dd285b06SPaolo Bonzini     SET_ONOFF("armtim_ck", 7)				/* EN_TIMCK */
1587dd285b06SPaolo Bonzini     SET_CANIDLE("dma_ck", 8)				/* DMACK_REQ */
1588dd285b06SPaolo Bonzini     SET_ONOFF("arm_gpio_ck", 9)				/* EN_GPIOCK */
1589dd285b06SPaolo Bonzini     SET_ONOFF("lbfree_ck", 10)				/* EN_LBFREECK */
1590dd285b06SPaolo Bonzini }
1591dd285b06SPaolo Bonzini 
1592dd285b06SPaolo Bonzini static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s,
1593dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1594dd285b06SPaolo Bonzini {
1595dd285b06SPaolo Bonzini     omap_clk clk;
1596dd285b06SPaolo Bonzini 
1597dd285b06SPaolo Bonzini     if (diff & (3 << 4)) {				/* TCLKOUT */
1598dd285b06SPaolo Bonzini         clk = omap_findclk(s, "tclk_out");
1599dd285b06SPaolo Bonzini         switch ((value >> 4) & 3) {
1600dd285b06SPaolo Bonzini         case 1:
1601dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen3"));
1602dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1603dd285b06SPaolo Bonzini             break;
1604dd285b06SPaolo Bonzini         case 2:
1605dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
1606dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1607dd285b06SPaolo Bonzini             break;
1608dd285b06SPaolo Bonzini         default:
1609dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 0);
1610dd285b06SPaolo Bonzini         }
1611dd285b06SPaolo Bonzini     }
1612dd285b06SPaolo Bonzini     if (diff & (3 << 2)) {				/* DCLKOUT */
1613dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dclk_out");
1614dd285b06SPaolo Bonzini         switch ((value >> 2) & 3) {
1615dd285b06SPaolo Bonzini         case 0:
1616dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "dspmmu_ck"));
1617dd285b06SPaolo Bonzini             break;
1618dd285b06SPaolo Bonzini         case 1:
1619dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen2"));
1620dd285b06SPaolo Bonzini             break;
1621dd285b06SPaolo Bonzini         case 2:
1622dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "dsp_ck"));
1623dd285b06SPaolo Bonzini             break;
1624dd285b06SPaolo Bonzini         case 3:
1625dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
1626dd285b06SPaolo Bonzini             break;
1627dd285b06SPaolo Bonzini         }
1628dd285b06SPaolo Bonzini     }
1629dd285b06SPaolo Bonzini     if (diff & (3 << 0)) {				/* ACLKOUT */
1630dd285b06SPaolo Bonzini         clk = omap_findclk(s, "aclk_out");
1631dd285b06SPaolo Bonzini         switch ((value >> 0) & 3) {
1632dd285b06SPaolo Bonzini         case 1:
1633dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
1634dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1635dd285b06SPaolo Bonzini             break;
1636dd285b06SPaolo Bonzini         case 2:
1637dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "arm_ck"));
1638dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1639dd285b06SPaolo Bonzini             break;
1640dd285b06SPaolo Bonzini         case 3:
1641dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
1642dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1643dd285b06SPaolo Bonzini             break;
1644dd285b06SPaolo Bonzini         default:
1645dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 0);
1646dd285b06SPaolo Bonzini         }
1647dd285b06SPaolo Bonzini     }
1648dd285b06SPaolo Bonzini }
1649dd285b06SPaolo Bonzini 
1650dd285b06SPaolo Bonzini static void omap_clkm_write(void *opaque, hwaddr addr,
1651dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1652dd285b06SPaolo Bonzini {
1653dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1654dd285b06SPaolo Bonzini     uint16_t diff;
1655dd285b06SPaolo Bonzini     omap_clk clk;
1656dd285b06SPaolo Bonzini     static const char *clkschemename[8] = {
1657dd285b06SPaolo Bonzini         "fully synchronous", "fully asynchronous", "synchronous scalable",
1658dd285b06SPaolo Bonzini         "mix mode 1", "mix mode 2", "bypass mode", "mix mode 3", "mix mode 4",
1659dd285b06SPaolo Bonzini     };
1660dd285b06SPaolo Bonzini 
1661dd285b06SPaolo Bonzini     if (size != 2) {
166277a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
166377a8257eSStefan Weil         return;
1664dd285b06SPaolo Bonzini     }
1665dd285b06SPaolo Bonzini 
1666dd285b06SPaolo Bonzini     switch (addr) {
1667dd285b06SPaolo Bonzini     case 0x00:	/* ARM_CKCTL */
1668dd285b06SPaolo Bonzini         diff = s->clkm.arm_ckctl ^ value;
1669dd285b06SPaolo Bonzini         s->clkm.arm_ckctl = value & 0x7fff;
1670dd285b06SPaolo Bonzini         omap_clkm_ckctl_update(s, diff, value);
1671dd285b06SPaolo Bonzini         return;
1672dd285b06SPaolo Bonzini 
1673dd285b06SPaolo Bonzini     case 0x04:	/* ARM_IDLECT1 */
1674dd285b06SPaolo Bonzini         diff = s->clkm.arm_idlect1 ^ value;
1675dd285b06SPaolo Bonzini         s->clkm.arm_idlect1 = value & 0x0fff;
1676dd285b06SPaolo Bonzini         omap_clkm_idlect1_update(s, diff, value);
1677dd285b06SPaolo Bonzini         return;
1678dd285b06SPaolo Bonzini 
1679dd285b06SPaolo Bonzini     case 0x08:	/* ARM_IDLECT2 */
1680dd285b06SPaolo Bonzini         diff = s->clkm.arm_idlect2 ^ value;
1681dd285b06SPaolo Bonzini         s->clkm.arm_idlect2 = value & 0x07ff;
1682dd285b06SPaolo Bonzini         omap_clkm_idlect2_update(s, diff, value);
1683dd285b06SPaolo Bonzini         return;
1684dd285b06SPaolo Bonzini 
1685dd285b06SPaolo Bonzini     case 0x0c:	/* ARM_EWUPCT */
1686dd285b06SPaolo Bonzini         s->clkm.arm_ewupct = value & 0x003f;
1687dd285b06SPaolo Bonzini         return;
1688dd285b06SPaolo Bonzini 
1689dd285b06SPaolo Bonzini     case 0x10:	/* ARM_RSTCT1 */
1690dd285b06SPaolo Bonzini         diff = s->clkm.arm_rstct1 ^ value;
1691dd285b06SPaolo Bonzini         s->clkm.arm_rstct1 = value & 0x0007;
1692dd285b06SPaolo Bonzini         if (value & 9) {
1693dd285b06SPaolo Bonzini             qemu_system_reset_request();
1694dd285b06SPaolo Bonzini             s->clkm.cold_start = 0xa;
1695dd285b06SPaolo Bonzini         }
1696dd285b06SPaolo Bonzini         if (diff & ~value & 4) {				/* DSP_RST */
1697dd285b06SPaolo Bonzini             omap_mpui_reset(s);
1698dd285b06SPaolo Bonzini             omap_tipb_bridge_reset(s->private_tipb);
1699dd285b06SPaolo Bonzini             omap_tipb_bridge_reset(s->public_tipb);
1700dd285b06SPaolo Bonzini         }
1701dd285b06SPaolo Bonzini         if (diff & 2) {						/* DSP_EN */
1702dd285b06SPaolo Bonzini             clk = omap_findclk(s, "dsp_ck");
1703dd285b06SPaolo Bonzini             omap_clk_canidle(clk, (~value >> 1) & 1);
1704dd285b06SPaolo Bonzini         }
1705dd285b06SPaolo Bonzini         return;
1706dd285b06SPaolo Bonzini 
1707dd285b06SPaolo Bonzini     case 0x14:	/* ARM_RSTCT2 */
1708dd285b06SPaolo Bonzini         s->clkm.arm_rstct2 = value & 0x0001;
1709dd285b06SPaolo Bonzini         return;
1710dd285b06SPaolo Bonzini 
1711dd285b06SPaolo Bonzini     case 0x18:	/* ARM_SYSST */
1712dd285b06SPaolo Bonzini         if ((s->clkm.clocking_scheme ^ (value >> 11)) & 7) {
1713dd285b06SPaolo Bonzini             s->clkm.clocking_scheme = (value >> 11) & 7;
1714dd285b06SPaolo Bonzini             printf("%s: clocking scheme set to %s\n", __FUNCTION__,
1715dd285b06SPaolo Bonzini                             clkschemename[s->clkm.clocking_scheme]);
1716dd285b06SPaolo Bonzini         }
1717dd285b06SPaolo Bonzini         s->clkm.cold_start &= value & 0x3f;
1718dd285b06SPaolo Bonzini         return;
1719dd285b06SPaolo Bonzini 
1720dd285b06SPaolo Bonzini     case 0x1c:	/* ARM_CKOUT1 */
1721dd285b06SPaolo Bonzini         diff = s->clkm.arm_ckout1 ^ value;
1722dd285b06SPaolo Bonzini         s->clkm.arm_ckout1 = value & 0x003f;
1723dd285b06SPaolo Bonzini         omap_clkm_ckout1_update(s, diff, value);
1724dd285b06SPaolo Bonzini         return;
1725dd285b06SPaolo Bonzini 
1726dd285b06SPaolo Bonzini     case 0x20:	/* ARM_CKOUT2 */
1727dd285b06SPaolo Bonzini     default:
1728dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1729dd285b06SPaolo Bonzini     }
1730dd285b06SPaolo Bonzini }
1731dd285b06SPaolo Bonzini 
1732dd285b06SPaolo Bonzini static const MemoryRegionOps omap_clkm_ops = {
1733dd285b06SPaolo Bonzini     .read = omap_clkm_read,
1734dd285b06SPaolo Bonzini     .write = omap_clkm_write,
1735dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1736dd285b06SPaolo Bonzini };
1737dd285b06SPaolo Bonzini 
1738dd285b06SPaolo Bonzini static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr,
1739dd285b06SPaolo Bonzini                                  unsigned size)
1740dd285b06SPaolo Bonzini {
1741dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1742259186a7SAndreas Färber     CPUState *cpu = CPU(s->cpu);
1743dd285b06SPaolo Bonzini 
1744dd285b06SPaolo Bonzini     if (size != 2) {
1745dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1746dd285b06SPaolo Bonzini     }
1747dd285b06SPaolo Bonzini 
1748dd285b06SPaolo Bonzini     switch (addr) {
1749dd285b06SPaolo Bonzini     case 0x04:	/* DSP_IDLECT1 */
1750dd285b06SPaolo Bonzini         return s->clkm.dsp_idlect1;
1751dd285b06SPaolo Bonzini 
1752dd285b06SPaolo Bonzini     case 0x08:	/* DSP_IDLECT2 */
1753dd285b06SPaolo Bonzini         return s->clkm.dsp_idlect2;
1754dd285b06SPaolo Bonzini 
1755dd285b06SPaolo Bonzini     case 0x14:	/* DSP_RSTCT2 */
1756dd285b06SPaolo Bonzini         return s->clkm.dsp_rstct2;
1757dd285b06SPaolo Bonzini 
1758dd285b06SPaolo Bonzini     case 0x18:	/* DSP_SYSST */
1759259186a7SAndreas Färber         cpu = CPU(s->cpu);
1760dd285b06SPaolo Bonzini         return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start |
1761259186a7SAndreas Färber                 (cpu->halted << 6);      /* Quite useless... */
1762dd285b06SPaolo Bonzini     }
1763dd285b06SPaolo Bonzini 
1764dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1765dd285b06SPaolo Bonzini     return 0;
1766dd285b06SPaolo Bonzini }
1767dd285b06SPaolo Bonzini 
1768dd285b06SPaolo Bonzini static inline void omap_clkdsp_idlect1_update(struct omap_mpu_state_s *s,
1769dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1770dd285b06SPaolo Bonzini {
1771dd285b06SPaolo Bonzini     omap_clk clk;
1772dd285b06SPaolo Bonzini 
1773dd285b06SPaolo Bonzini     SET_CANIDLE("dspxor_ck", 1);			/* IDLXORP_DSP */
1774dd285b06SPaolo Bonzini }
1775dd285b06SPaolo Bonzini 
1776dd285b06SPaolo Bonzini static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s,
1777dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1778dd285b06SPaolo Bonzini {
1779dd285b06SPaolo Bonzini     omap_clk clk;
1780dd285b06SPaolo Bonzini 
1781dd285b06SPaolo Bonzini     SET_ONOFF("dspxor_ck", 1);				/* EN_XORPCK */
1782dd285b06SPaolo Bonzini }
1783dd285b06SPaolo Bonzini 
1784dd285b06SPaolo Bonzini static void omap_clkdsp_write(void *opaque, hwaddr addr,
1785dd285b06SPaolo Bonzini                               uint64_t value, unsigned size)
1786dd285b06SPaolo Bonzini {
1787dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1788dd285b06SPaolo Bonzini     uint16_t diff;
1789dd285b06SPaolo Bonzini 
1790dd285b06SPaolo Bonzini     if (size != 2) {
179177a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
179277a8257eSStefan Weil         return;
1793dd285b06SPaolo Bonzini     }
1794dd285b06SPaolo Bonzini 
1795dd285b06SPaolo Bonzini     switch (addr) {
1796dd285b06SPaolo Bonzini     case 0x04:	/* DSP_IDLECT1 */
1797dd285b06SPaolo Bonzini         diff = s->clkm.dsp_idlect1 ^ value;
1798dd285b06SPaolo Bonzini         s->clkm.dsp_idlect1 = value & 0x01f7;
1799dd285b06SPaolo Bonzini         omap_clkdsp_idlect1_update(s, diff, value);
1800dd285b06SPaolo Bonzini         break;
1801dd285b06SPaolo Bonzini 
1802dd285b06SPaolo Bonzini     case 0x08:	/* DSP_IDLECT2 */
1803dd285b06SPaolo Bonzini         s->clkm.dsp_idlect2 = value & 0x0037;
1804dd285b06SPaolo Bonzini         diff = s->clkm.dsp_idlect1 ^ value;
1805dd285b06SPaolo Bonzini         omap_clkdsp_idlect2_update(s, diff, value);
1806dd285b06SPaolo Bonzini         break;
1807dd285b06SPaolo Bonzini 
1808dd285b06SPaolo Bonzini     case 0x14:	/* DSP_RSTCT2 */
1809dd285b06SPaolo Bonzini         s->clkm.dsp_rstct2 = value & 0x0001;
1810dd285b06SPaolo Bonzini         break;
1811dd285b06SPaolo Bonzini 
1812dd285b06SPaolo Bonzini     case 0x18:	/* DSP_SYSST */
1813dd285b06SPaolo Bonzini         s->clkm.cold_start &= value & 0x3f;
1814dd285b06SPaolo Bonzini         break;
1815dd285b06SPaolo Bonzini 
1816dd285b06SPaolo Bonzini     default:
1817dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1818dd285b06SPaolo Bonzini     }
1819dd285b06SPaolo Bonzini }
1820dd285b06SPaolo Bonzini 
1821dd285b06SPaolo Bonzini static const MemoryRegionOps omap_clkdsp_ops = {
1822dd285b06SPaolo Bonzini     .read = omap_clkdsp_read,
1823dd285b06SPaolo Bonzini     .write = omap_clkdsp_write,
1824dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1825dd285b06SPaolo Bonzini };
1826dd285b06SPaolo Bonzini 
1827dd285b06SPaolo Bonzini static void omap_clkm_reset(struct omap_mpu_state_s *s)
1828dd285b06SPaolo Bonzini {
1829dd285b06SPaolo Bonzini     if (s->wdt && s->wdt->reset)
1830dd285b06SPaolo Bonzini         s->clkm.cold_start = 0x6;
1831dd285b06SPaolo Bonzini     s->clkm.clocking_scheme = 0;
1832dd285b06SPaolo Bonzini     omap_clkm_ckctl_update(s, ~0, 0x3000);
1833dd285b06SPaolo Bonzini     s->clkm.arm_ckctl = 0x3000;
1834dd285b06SPaolo Bonzini     omap_clkm_idlect1_update(s, s->clkm.arm_idlect1 ^ 0x0400, 0x0400);
1835dd285b06SPaolo Bonzini     s->clkm.arm_idlect1 = 0x0400;
1836dd285b06SPaolo Bonzini     omap_clkm_idlect2_update(s, s->clkm.arm_idlect2 ^ 0x0100, 0x0100);
1837dd285b06SPaolo Bonzini     s->clkm.arm_idlect2 = 0x0100;
1838dd285b06SPaolo Bonzini     s->clkm.arm_ewupct = 0x003f;
1839dd285b06SPaolo Bonzini     s->clkm.arm_rstct1 = 0x0000;
1840dd285b06SPaolo Bonzini     s->clkm.arm_rstct2 = 0x0000;
1841dd285b06SPaolo Bonzini     s->clkm.arm_ckout1 = 0x0015;
1842dd285b06SPaolo Bonzini     s->clkm.dpll1_mode = 0x2002;
1843dd285b06SPaolo Bonzini     omap_clkdsp_idlect1_update(s, s->clkm.dsp_idlect1 ^ 0x0040, 0x0040);
1844dd285b06SPaolo Bonzini     s->clkm.dsp_idlect1 = 0x0040;
1845dd285b06SPaolo Bonzini     omap_clkdsp_idlect2_update(s, ~0, 0x0000);
1846dd285b06SPaolo Bonzini     s->clkm.dsp_idlect2 = 0x0000;
1847dd285b06SPaolo Bonzini     s->clkm.dsp_rstct2 = 0x0000;
1848dd285b06SPaolo Bonzini }
1849dd285b06SPaolo Bonzini 
1850dd285b06SPaolo Bonzini static void omap_clkm_init(MemoryRegion *memory, hwaddr mpu_base,
1851dd285b06SPaolo Bonzini                 hwaddr dsp_base, struct omap_mpu_state_s *s)
1852dd285b06SPaolo Bonzini {
18532c9b15caSPaolo Bonzini     memory_region_init_io(&s->clkm_iomem, NULL, &omap_clkm_ops, s,
1854dd285b06SPaolo Bonzini                           "omap-clkm", 0x100);
18552c9b15caSPaolo Bonzini     memory_region_init_io(&s->clkdsp_iomem, NULL, &omap_clkdsp_ops, s,
1856dd285b06SPaolo Bonzini                           "omap-clkdsp", 0x1000);
1857dd285b06SPaolo Bonzini 
1858dd285b06SPaolo Bonzini     s->clkm.arm_idlect1 = 0x03ff;
1859dd285b06SPaolo Bonzini     s->clkm.arm_idlect2 = 0x0100;
1860dd285b06SPaolo Bonzini     s->clkm.dsp_idlect1 = 0x0002;
1861dd285b06SPaolo Bonzini     omap_clkm_reset(s);
1862dd285b06SPaolo Bonzini     s->clkm.cold_start = 0x3a;
1863dd285b06SPaolo Bonzini 
1864dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, mpu_base, &s->clkm_iomem);
1865dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, dsp_base, &s->clkdsp_iomem);
1866dd285b06SPaolo Bonzini }
1867dd285b06SPaolo Bonzini 
1868dd285b06SPaolo Bonzini /* MPU I/O */
1869dd285b06SPaolo Bonzini struct omap_mpuio_s {
1870dd285b06SPaolo Bonzini     qemu_irq irq;
1871dd285b06SPaolo Bonzini     qemu_irq kbd_irq;
1872dd285b06SPaolo Bonzini     qemu_irq *in;
1873dd285b06SPaolo Bonzini     qemu_irq handler[16];
1874dd285b06SPaolo Bonzini     qemu_irq wakeup;
1875dd285b06SPaolo Bonzini     MemoryRegion iomem;
1876dd285b06SPaolo Bonzini 
1877dd285b06SPaolo Bonzini     uint16_t inputs;
1878dd285b06SPaolo Bonzini     uint16_t outputs;
1879dd285b06SPaolo Bonzini     uint16_t dir;
1880dd285b06SPaolo Bonzini     uint16_t edge;
1881dd285b06SPaolo Bonzini     uint16_t mask;
1882dd285b06SPaolo Bonzini     uint16_t ints;
1883dd285b06SPaolo Bonzini 
1884dd285b06SPaolo Bonzini     uint16_t debounce;
1885dd285b06SPaolo Bonzini     uint16_t latch;
1886dd285b06SPaolo Bonzini     uint8_t event;
1887dd285b06SPaolo Bonzini 
1888dd285b06SPaolo Bonzini     uint8_t buttons[5];
1889dd285b06SPaolo Bonzini     uint8_t row_latch;
1890dd285b06SPaolo Bonzini     uint8_t cols;
1891dd285b06SPaolo Bonzini     int kbd_mask;
1892dd285b06SPaolo Bonzini     int clk;
1893dd285b06SPaolo Bonzini };
1894dd285b06SPaolo Bonzini 
1895dd285b06SPaolo Bonzini static void omap_mpuio_set(void *opaque, int line, int level)
1896dd285b06SPaolo Bonzini {
1897dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
1898dd285b06SPaolo Bonzini     uint16_t prev = s->inputs;
1899dd285b06SPaolo Bonzini 
1900dd285b06SPaolo Bonzini     if (level)
1901dd285b06SPaolo Bonzini         s->inputs |= 1 << line;
1902dd285b06SPaolo Bonzini     else
1903dd285b06SPaolo Bonzini         s->inputs &= ~(1 << line);
1904dd285b06SPaolo Bonzini 
1905dd285b06SPaolo Bonzini     if (((1 << line) & s->dir & ~s->mask) && s->clk) {
1906dd285b06SPaolo Bonzini         if ((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) {
1907dd285b06SPaolo Bonzini             s->ints |= 1 << line;
1908dd285b06SPaolo Bonzini             qemu_irq_raise(s->irq);
1909dd285b06SPaolo Bonzini             /* TODO: wakeup */
1910dd285b06SPaolo Bonzini         }
1911dd285b06SPaolo Bonzini         if ((s->event & (1 << 0)) &&		/* SET_GPIO_EVENT_MODE */
1912dd285b06SPaolo Bonzini                 (s->event >> 1) == line)	/* PIN_SELECT */
1913dd285b06SPaolo Bonzini             s->latch = s->inputs;
1914dd285b06SPaolo Bonzini     }
1915dd285b06SPaolo Bonzini }
1916dd285b06SPaolo Bonzini 
1917dd285b06SPaolo Bonzini static void omap_mpuio_kbd_update(struct omap_mpuio_s *s)
1918dd285b06SPaolo Bonzini {
1919dd285b06SPaolo Bonzini     int i;
1920dd285b06SPaolo Bonzini     uint8_t *row, rows = 0, cols = ~s->cols;
1921dd285b06SPaolo Bonzini 
1922dd285b06SPaolo Bonzini     for (row = s->buttons + 4, i = 1 << 4; i; row --, i >>= 1)
1923dd285b06SPaolo Bonzini         if (*row & cols)
1924dd285b06SPaolo Bonzini             rows |= i;
1925dd285b06SPaolo Bonzini 
1926dd285b06SPaolo Bonzini     qemu_set_irq(s->kbd_irq, rows && !s->kbd_mask && s->clk);
1927dd285b06SPaolo Bonzini     s->row_latch = ~rows;
1928dd285b06SPaolo Bonzini }
1929dd285b06SPaolo Bonzini 
1930dd285b06SPaolo Bonzini static uint64_t omap_mpuio_read(void *opaque, hwaddr addr,
1931dd285b06SPaolo Bonzini                                 unsigned size)
1932dd285b06SPaolo Bonzini {
1933dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
1934dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
1935dd285b06SPaolo Bonzini     uint16_t ret;
1936dd285b06SPaolo Bonzini 
1937dd285b06SPaolo Bonzini     if (size != 2) {
1938dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1939dd285b06SPaolo Bonzini     }
1940dd285b06SPaolo Bonzini 
1941dd285b06SPaolo Bonzini     switch (offset) {
1942dd285b06SPaolo Bonzini     case 0x00:	/* INPUT_LATCH */
1943dd285b06SPaolo Bonzini         return s->inputs;
1944dd285b06SPaolo Bonzini 
1945dd285b06SPaolo Bonzini     case 0x04:	/* OUTPUT_REG */
1946dd285b06SPaolo Bonzini         return s->outputs;
1947dd285b06SPaolo Bonzini 
1948dd285b06SPaolo Bonzini     case 0x08:	/* IO_CNTL */
1949dd285b06SPaolo Bonzini         return s->dir;
1950dd285b06SPaolo Bonzini 
1951dd285b06SPaolo Bonzini     case 0x10:	/* KBR_LATCH */
1952dd285b06SPaolo Bonzini         return s->row_latch;
1953dd285b06SPaolo Bonzini 
1954dd285b06SPaolo Bonzini     case 0x14:	/* KBC_REG */
1955dd285b06SPaolo Bonzini         return s->cols;
1956dd285b06SPaolo Bonzini 
1957dd285b06SPaolo Bonzini     case 0x18:	/* GPIO_EVENT_MODE_REG */
1958dd285b06SPaolo Bonzini         return s->event;
1959dd285b06SPaolo Bonzini 
1960dd285b06SPaolo Bonzini     case 0x1c:	/* GPIO_INT_EDGE_REG */
1961dd285b06SPaolo Bonzini         return s->edge;
1962dd285b06SPaolo Bonzini 
1963dd285b06SPaolo Bonzini     case 0x20:	/* KBD_INT */
1964dd285b06SPaolo Bonzini         return (~s->row_latch & 0x1f) && !s->kbd_mask;
1965dd285b06SPaolo Bonzini 
1966dd285b06SPaolo Bonzini     case 0x24:	/* GPIO_INT */
1967dd285b06SPaolo Bonzini         ret = s->ints;
1968dd285b06SPaolo Bonzini         s->ints &= s->mask;
1969dd285b06SPaolo Bonzini         if (ret)
1970dd285b06SPaolo Bonzini             qemu_irq_lower(s->irq);
1971dd285b06SPaolo Bonzini         return ret;
1972dd285b06SPaolo Bonzini 
1973dd285b06SPaolo Bonzini     case 0x28:	/* KBD_MASKIT */
1974dd285b06SPaolo Bonzini         return s->kbd_mask;
1975dd285b06SPaolo Bonzini 
1976dd285b06SPaolo Bonzini     case 0x2c:	/* GPIO_MASKIT */
1977dd285b06SPaolo Bonzini         return s->mask;
1978dd285b06SPaolo Bonzini 
1979dd285b06SPaolo Bonzini     case 0x30:	/* GPIO_DEBOUNCING_REG */
1980dd285b06SPaolo Bonzini         return s->debounce;
1981dd285b06SPaolo Bonzini 
1982dd285b06SPaolo Bonzini     case 0x34:	/* GPIO_LATCH_REG */
1983dd285b06SPaolo Bonzini         return s->latch;
1984dd285b06SPaolo Bonzini     }
1985dd285b06SPaolo Bonzini 
1986dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1987dd285b06SPaolo Bonzini     return 0;
1988dd285b06SPaolo Bonzini }
1989dd285b06SPaolo Bonzini 
1990dd285b06SPaolo Bonzini static void omap_mpuio_write(void *opaque, hwaddr addr,
1991dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
1992dd285b06SPaolo Bonzini {
1993dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
1994dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
1995dd285b06SPaolo Bonzini     uint16_t diff;
1996dd285b06SPaolo Bonzini     int ln;
1997dd285b06SPaolo Bonzini 
1998dd285b06SPaolo Bonzini     if (size != 2) {
199977a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
200077a8257eSStefan Weil         return;
2001dd285b06SPaolo Bonzini     }
2002dd285b06SPaolo Bonzini 
2003dd285b06SPaolo Bonzini     switch (offset) {
2004dd285b06SPaolo Bonzini     case 0x04:	/* OUTPUT_REG */
2005dd285b06SPaolo Bonzini         diff = (s->outputs ^ value) & ~s->dir;
2006dd285b06SPaolo Bonzini         s->outputs = value;
2007bd2a8884SStefan Hajnoczi         while ((ln = ctz32(diff)) != 32) {
2008dd285b06SPaolo Bonzini             if (s->handler[ln])
2009dd285b06SPaolo Bonzini                 qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2010dd285b06SPaolo Bonzini             diff &= ~(1 << ln);
2011dd285b06SPaolo Bonzini         }
2012dd285b06SPaolo Bonzini         break;
2013dd285b06SPaolo Bonzini 
2014dd285b06SPaolo Bonzini     case 0x08:	/* IO_CNTL */
2015dd285b06SPaolo Bonzini         diff = s->outputs & (s->dir ^ value);
2016dd285b06SPaolo Bonzini         s->dir = value;
2017dd285b06SPaolo Bonzini 
2018dd285b06SPaolo Bonzini         value = s->outputs & ~s->dir;
2019bd2a8884SStefan Hajnoczi         while ((ln = ctz32(diff)) != 32) {
2020dd285b06SPaolo Bonzini             if (s->handler[ln])
2021dd285b06SPaolo Bonzini                 qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2022dd285b06SPaolo Bonzini             diff &= ~(1 << ln);
2023dd285b06SPaolo Bonzini         }
2024dd285b06SPaolo Bonzini         break;
2025dd285b06SPaolo Bonzini 
2026dd285b06SPaolo Bonzini     case 0x14:	/* KBC_REG */
2027dd285b06SPaolo Bonzini         s->cols = value;
2028dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2029dd285b06SPaolo Bonzini         break;
2030dd285b06SPaolo Bonzini 
2031dd285b06SPaolo Bonzini     case 0x18:	/* GPIO_EVENT_MODE_REG */
2032dd285b06SPaolo Bonzini         s->event = value & 0x1f;
2033dd285b06SPaolo Bonzini         break;
2034dd285b06SPaolo Bonzini 
2035dd285b06SPaolo Bonzini     case 0x1c:	/* GPIO_INT_EDGE_REG */
2036dd285b06SPaolo Bonzini         s->edge = value;
2037dd285b06SPaolo Bonzini         break;
2038dd285b06SPaolo Bonzini 
2039dd285b06SPaolo Bonzini     case 0x28:	/* KBD_MASKIT */
2040dd285b06SPaolo Bonzini         s->kbd_mask = value & 1;
2041dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2042dd285b06SPaolo Bonzini         break;
2043dd285b06SPaolo Bonzini 
2044dd285b06SPaolo Bonzini     case 0x2c:	/* GPIO_MASKIT */
2045dd285b06SPaolo Bonzini         s->mask = value;
2046dd285b06SPaolo Bonzini         break;
2047dd285b06SPaolo Bonzini 
2048dd285b06SPaolo Bonzini     case 0x30:	/* GPIO_DEBOUNCING_REG */
2049dd285b06SPaolo Bonzini         s->debounce = value & 0x1ff;
2050dd285b06SPaolo Bonzini         break;
2051dd285b06SPaolo Bonzini 
2052dd285b06SPaolo Bonzini     case 0x00:	/* INPUT_LATCH */
2053dd285b06SPaolo Bonzini     case 0x10:	/* KBR_LATCH */
2054dd285b06SPaolo Bonzini     case 0x20:	/* KBD_INT */
2055dd285b06SPaolo Bonzini     case 0x24:	/* GPIO_INT */
2056dd285b06SPaolo Bonzini     case 0x34:	/* GPIO_LATCH_REG */
2057dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
2058dd285b06SPaolo Bonzini         return;
2059dd285b06SPaolo Bonzini 
2060dd285b06SPaolo Bonzini     default:
2061dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2062dd285b06SPaolo Bonzini         return;
2063dd285b06SPaolo Bonzini     }
2064dd285b06SPaolo Bonzini }
2065dd285b06SPaolo Bonzini 
2066dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpuio_ops  = {
2067dd285b06SPaolo Bonzini     .read = omap_mpuio_read,
2068dd285b06SPaolo Bonzini     .write = omap_mpuio_write,
2069dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2070dd285b06SPaolo Bonzini };
2071dd285b06SPaolo Bonzini 
2072dd285b06SPaolo Bonzini static void omap_mpuio_reset(struct omap_mpuio_s *s)
2073dd285b06SPaolo Bonzini {
2074dd285b06SPaolo Bonzini     s->inputs = 0;
2075dd285b06SPaolo Bonzini     s->outputs = 0;
2076dd285b06SPaolo Bonzini     s->dir = ~0;
2077dd285b06SPaolo Bonzini     s->event = 0;
2078dd285b06SPaolo Bonzini     s->edge = 0;
2079dd285b06SPaolo Bonzini     s->kbd_mask = 0;
2080dd285b06SPaolo Bonzini     s->mask = 0;
2081dd285b06SPaolo Bonzini     s->debounce = 0;
2082dd285b06SPaolo Bonzini     s->latch = 0;
2083dd285b06SPaolo Bonzini     s->ints = 0;
2084dd285b06SPaolo Bonzini     s->row_latch = 0x1f;
2085dd285b06SPaolo Bonzini     s->clk = 1;
2086dd285b06SPaolo Bonzini }
2087dd285b06SPaolo Bonzini 
2088dd285b06SPaolo Bonzini static void omap_mpuio_onoff(void *opaque, int line, int on)
2089dd285b06SPaolo Bonzini {
2090dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2091dd285b06SPaolo Bonzini 
2092dd285b06SPaolo Bonzini     s->clk = on;
2093dd285b06SPaolo Bonzini     if (on)
2094dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2095dd285b06SPaolo Bonzini }
2096dd285b06SPaolo Bonzini 
2097dd285b06SPaolo Bonzini static struct omap_mpuio_s *omap_mpuio_init(MemoryRegion *memory,
2098dd285b06SPaolo Bonzini                 hwaddr base,
2099dd285b06SPaolo Bonzini                 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
2100dd285b06SPaolo Bonzini                 omap_clk clk)
2101dd285b06SPaolo Bonzini {
2102b45c03f5SMarkus Armbruster     struct omap_mpuio_s *s = g_new0(struct omap_mpuio_s, 1);
2103dd285b06SPaolo Bonzini 
2104dd285b06SPaolo Bonzini     s->irq = gpio_int;
2105dd285b06SPaolo Bonzini     s->kbd_irq = kbd_int;
2106dd285b06SPaolo Bonzini     s->wakeup = wakeup;
2107dd285b06SPaolo Bonzini     s->in = qemu_allocate_irqs(omap_mpuio_set, s, 16);
2108dd285b06SPaolo Bonzini     omap_mpuio_reset(s);
2109dd285b06SPaolo Bonzini 
21102c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mpuio_ops, s,
2111dd285b06SPaolo Bonzini                           "omap-mpuio", 0x800);
2112dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
2113dd285b06SPaolo Bonzini 
2114f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_mpuio_onoff, s, 0));
2115dd285b06SPaolo Bonzini 
2116dd285b06SPaolo Bonzini     return s;
2117dd285b06SPaolo Bonzini }
2118dd285b06SPaolo Bonzini 
2119dd285b06SPaolo Bonzini qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s)
2120dd285b06SPaolo Bonzini {
2121dd285b06SPaolo Bonzini     return s->in;
2122dd285b06SPaolo Bonzini }
2123dd285b06SPaolo Bonzini 
2124dd285b06SPaolo Bonzini void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler)
2125dd285b06SPaolo Bonzini {
2126dd285b06SPaolo Bonzini     if (line >= 16 || line < 0)
2127dd285b06SPaolo Bonzini         hw_error("%s: No GPIO line %i\n", __FUNCTION__, line);
2128dd285b06SPaolo Bonzini     s->handler[line] = handler;
2129dd285b06SPaolo Bonzini }
2130dd285b06SPaolo Bonzini 
2131dd285b06SPaolo Bonzini void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down)
2132dd285b06SPaolo Bonzini {
2133dd285b06SPaolo Bonzini     if (row >= 5 || row < 0)
2134dd285b06SPaolo Bonzini         hw_error("%s: No key %i-%i\n", __FUNCTION__, col, row);
2135dd285b06SPaolo Bonzini 
2136dd285b06SPaolo Bonzini     if (down)
2137dd285b06SPaolo Bonzini         s->buttons[row] |= 1 << col;
2138dd285b06SPaolo Bonzini     else
2139dd285b06SPaolo Bonzini         s->buttons[row] &= ~(1 << col);
2140dd285b06SPaolo Bonzini 
2141dd285b06SPaolo Bonzini     omap_mpuio_kbd_update(s);
2142dd285b06SPaolo Bonzini }
2143dd285b06SPaolo Bonzini 
2144dd285b06SPaolo Bonzini /* MicroWire Interface */
2145dd285b06SPaolo Bonzini struct omap_uwire_s {
2146dd285b06SPaolo Bonzini     MemoryRegion iomem;
2147dd285b06SPaolo Bonzini     qemu_irq txirq;
2148dd285b06SPaolo Bonzini     qemu_irq rxirq;
2149dd285b06SPaolo Bonzini     qemu_irq txdrq;
2150dd285b06SPaolo Bonzini 
2151dd285b06SPaolo Bonzini     uint16_t txbuf;
2152dd285b06SPaolo Bonzini     uint16_t rxbuf;
2153dd285b06SPaolo Bonzini     uint16_t control;
2154dd285b06SPaolo Bonzini     uint16_t setup[5];
2155dd285b06SPaolo Bonzini 
2156dd285b06SPaolo Bonzini     uWireSlave *chip[4];
2157dd285b06SPaolo Bonzini };
2158dd285b06SPaolo Bonzini 
2159dd285b06SPaolo Bonzini static void omap_uwire_transfer_start(struct omap_uwire_s *s)
2160dd285b06SPaolo Bonzini {
2161dd285b06SPaolo Bonzini     int chipselect = (s->control >> 10) & 3;		/* INDEX */
2162dd285b06SPaolo Bonzini     uWireSlave *slave = s->chip[chipselect];
2163dd285b06SPaolo Bonzini 
2164dd285b06SPaolo Bonzini     if ((s->control >> 5) & 0x1f) {			/* NB_BITS_WR */
2165dd285b06SPaolo Bonzini         if (s->control & (1 << 12))			/* CS_CMD */
2166dd285b06SPaolo Bonzini             if (slave && slave->send)
2167dd285b06SPaolo Bonzini                 slave->send(slave->opaque,
2168dd285b06SPaolo Bonzini                                 s->txbuf >> (16 - ((s->control >> 5) & 0x1f)));
2169dd285b06SPaolo Bonzini         s->control &= ~(1 << 14);			/* CSRB */
2170dd285b06SPaolo Bonzini         /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
2171dd285b06SPaolo Bonzini          * a DRQ.  When is the level IRQ supposed to be reset?  */
2172dd285b06SPaolo Bonzini     }
2173dd285b06SPaolo Bonzini 
2174dd285b06SPaolo Bonzini     if ((s->control >> 0) & 0x1f) {			/* NB_BITS_RD */
2175dd285b06SPaolo Bonzini         if (s->control & (1 << 12))			/* CS_CMD */
2176dd285b06SPaolo Bonzini             if (slave && slave->receive)
2177dd285b06SPaolo Bonzini                 s->rxbuf = slave->receive(slave->opaque);
2178dd285b06SPaolo Bonzini         s->control |= 1 << 15;				/* RDRB */
2179dd285b06SPaolo Bonzini         /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
2180dd285b06SPaolo Bonzini          * a DRQ.  When is the level IRQ supposed to be reset?  */
2181dd285b06SPaolo Bonzini     }
2182dd285b06SPaolo Bonzini }
2183dd285b06SPaolo Bonzini 
2184dd285b06SPaolo Bonzini static uint64_t omap_uwire_read(void *opaque, hwaddr addr,
2185dd285b06SPaolo Bonzini                                 unsigned size)
2186dd285b06SPaolo Bonzini {
2187dd285b06SPaolo Bonzini     struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
2188dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2189dd285b06SPaolo Bonzini 
2190dd285b06SPaolo Bonzini     if (size != 2) {
2191dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
2192dd285b06SPaolo Bonzini     }
2193dd285b06SPaolo Bonzini 
2194dd285b06SPaolo Bonzini     switch (offset) {
2195dd285b06SPaolo Bonzini     case 0x00:	/* RDR */
2196dd285b06SPaolo Bonzini         s->control &= ~(1 << 15);			/* RDRB */
2197dd285b06SPaolo Bonzini         return s->rxbuf;
2198dd285b06SPaolo Bonzini 
2199dd285b06SPaolo Bonzini     case 0x04:	/* CSR */
2200dd285b06SPaolo Bonzini         return s->control;
2201dd285b06SPaolo Bonzini 
2202dd285b06SPaolo Bonzini     case 0x08:	/* SR1 */
2203dd285b06SPaolo Bonzini         return s->setup[0];
2204dd285b06SPaolo Bonzini     case 0x0c:	/* SR2 */
2205dd285b06SPaolo Bonzini         return s->setup[1];
2206dd285b06SPaolo Bonzini     case 0x10:	/* SR3 */
2207dd285b06SPaolo Bonzini         return s->setup[2];
2208dd285b06SPaolo Bonzini     case 0x14:	/* SR4 */
2209dd285b06SPaolo Bonzini         return s->setup[3];
2210dd285b06SPaolo Bonzini     case 0x18:	/* SR5 */
2211dd285b06SPaolo Bonzini         return s->setup[4];
2212dd285b06SPaolo Bonzini     }
2213dd285b06SPaolo Bonzini 
2214dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2215dd285b06SPaolo Bonzini     return 0;
2216dd285b06SPaolo Bonzini }
2217dd285b06SPaolo Bonzini 
2218dd285b06SPaolo Bonzini static void omap_uwire_write(void *opaque, hwaddr addr,
2219dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
2220dd285b06SPaolo Bonzini {
2221dd285b06SPaolo Bonzini     struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
2222dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2223dd285b06SPaolo Bonzini 
2224dd285b06SPaolo Bonzini     if (size != 2) {
222577a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
222677a8257eSStefan Weil         return;
2227dd285b06SPaolo Bonzini     }
2228dd285b06SPaolo Bonzini 
2229dd285b06SPaolo Bonzini     switch (offset) {
2230dd285b06SPaolo Bonzini     case 0x00:	/* TDR */
2231dd285b06SPaolo Bonzini         s->txbuf = value;				/* TD */
2232dd285b06SPaolo Bonzini         if ((s->setup[4] & (1 << 2)) &&			/* AUTO_TX_EN */
2233dd285b06SPaolo Bonzini                         ((s->setup[4] & (1 << 3)) ||	/* CS_TOGGLE_TX_EN */
2234dd285b06SPaolo Bonzini                          (s->control & (1 << 12)))) {	/* CS_CMD */
2235dd285b06SPaolo Bonzini             s->control |= 1 << 14;			/* CSRB */
2236dd285b06SPaolo Bonzini             omap_uwire_transfer_start(s);
2237dd285b06SPaolo Bonzini         }
2238dd285b06SPaolo Bonzini         break;
2239dd285b06SPaolo Bonzini 
2240dd285b06SPaolo Bonzini     case 0x04:	/* CSR */
2241dd285b06SPaolo Bonzini         s->control = value & 0x1fff;
2242dd285b06SPaolo Bonzini         if (value & (1 << 13))				/* START */
2243dd285b06SPaolo Bonzini             omap_uwire_transfer_start(s);
2244dd285b06SPaolo Bonzini         break;
2245dd285b06SPaolo Bonzini 
2246dd285b06SPaolo Bonzini     case 0x08:	/* SR1 */
2247dd285b06SPaolo Bonzini         s->setup[0] = value & 0x003f;
2248dd285b06SPaolo Bonzini         break;
2249dd285b06SPaolo Bonzini 
2250dd285b06SPaolo Bonzini     case 0x0c:	/* SR2 */
2251dd285b06SPaolo Bonzini         s->setup[1] = value & 0x0fc0;
2252dd285b06SPaolo Bonzini         break;
2253dd285b06SPaolo Bonzini 
2254dd285b06SPaolo Bonzini     case 0x10:	/* SR3 */
2255dd285b06SPaolo Bonzini         s->setup[2] = value & 0x0003;
2256dd285b06SPaolo Bonzini         break;
2257dd285b06SPaolo Bonzini 
2258dd285b06SPaolo Bonzini     case 0x14:	/* SR4 */
2259dd285b06SPaolo Bonzini         s->setup[3] = value & 0x0001;
2260dd285b06SPaolo Bonzini         break;
2261dd285b06SPaolo Bonzini 
2262dd285b06SPaolo Bonzini     case 0x18:	/* SR5 */
2263dd285b06SPaolo Bonzini         s->setup[4] = value & 0x000f;
2264dd285b06SPaolo Bonzini         break;
2265dd285b06SPaolo Bonzini 
2266dd285b06SPaolo Bonzini     default:
2267dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2268dd285b06SPaolo Bonzini         return;
2269dd285b06SPaolo Bonzini     }
2270dd285b06SPaolo Bonzini }
2271dd285b06SPaolo Bonzini 
2272dd285b06SPaolo Bonzini static const MemoryRegionOps omap_uwire_ops = {
2273dd285b06SPaolo Bonzini     .read = omap_uwire_read,
2274dd285b06SPaolo Bonzini     .write = omap_uwire_write,
2275dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2276dd285b06SPaolo Bonzini };
2277dd285b06SPaolo Bonzini 
2278dd285b06SPaolo Bonzini static void omap_uwire_reset(struct omap_uwire_s *s)
2279dd285b06SPaolo Bonzini {
2280dd285b06SPaolo Bonzini     s->control = 0;
2281dd285b06SPaolo Bonzini     s->setup[0] = 0;
2282dd285b06SPaolo Bonzini     s->setup[1] = 0;
2283dd285b06SPaolo Bonzini     s->setup[2] = 0;
2284dd285b06SPaolo Bonzini     s->setup[3] = 0;
2285dd285b06SPaolo Bonzini     s->setup[4] = 0;
2286dd285b06SPaolo Bonzini }
2287dd285b06SPaolo Bonzini 
2288dd285b06SPaolo Bonzini static struct omap_uwire_s *omap_uwire_init(MemoryRegion *system_memory,
2289dd285b06SPaolo Bonzini                                             hwaddr base,
2290dd285b06SPaolo Bonzini                                             qemu_irq txirq, qemu_irq rxirq,
2291dd285b06SPaolo Bonzini                                             qemu_irq dma,
2292dd285b06SPaolo Bonzini                                             omap_clk clk)
2293dd285b06SPaolo Bonzini {
2294b45c03f5SMarkus Armbruster     struct omap_uwire_s *s = g_new0(struct omap_uwire_s, 1);
2295dd285b06SPaolo Bonzini 
2296dd285b06SPaolo Bonzini     s->txirq = txirq;
2297dd285b06SPaolo Bonzini     s->rxirq = rxirq;
2298dd285b06SPaolo Bonzini     s->txdrq = dma;
2299dd285b06SPaolo Bonzini     omap_uwire_reset(s);
2300dd285b06SPaolo Bonzini 
23012c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_uwire_ops, s, "omap-uwire", 0x800);
2302dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2303dd285b06SPaolo Bonzini 
2304dd285b06SPaolo Bonzini     return s;
2305dd285b06SPaolo Bonzini }
2306dd285b06SPaolo Bonzini 
2307dd285b06SPaolo Bonzini void omap_uwire_attach(struct omap_uwire_s *s,
2308dd285b06SPaolo Bonzini                 uWireSlave *slave, int chipselect)
2309dd285b06SPaolo Bonzini {
2310dd285b06SPaolo Bonzini     if (chipselect < 0 || chipselect > 3) {
2311dd285b06SPaolo Bonzini         fprintf(stderr, "%s: Bad chipselect %i\n", __FUNCTION__, chipselect);
2312dd285b06SPaolo Bonzini         exit(-1);
2313dd285b06SPaolo Bonzini     }
2314dd285b06SPaolo Bonzini 
2315dd285b06SPaolo Bonzini     s->chip[chipselect] = slave;
2316dd285b06SPaolo Bonzini }
2317dd285b06SPaolo Bonzini 
2318dd285b06SPaolo Bonzini /* Pseudonoise Pulse-Width Light Modulator */
2319dd285b06SPaolo Bonzini struct omap_pwl_s {
2320dd285b06SPaolo Bonzini     MemoryRegion iomem;
2321dd285b06SPaolo Bonzini     uint8_t output;
2322dd285b06SPaolo Bonzini     uint8_t level;
2323dd285b06SPaolo Bonzini     uint8_t enable;
2324dd285b06SPaolo Bonzini     int clk;
2325dd285b06SPaolo Bonzini };
2326dd285b06SPaolo Bonzini 
2327dd285b06SPaolo Bonzini static void omap_pwl_update(struct omap_pwl_s *s)
2328dd285b06SPaolo Bonzini {
2329dd285b06SPaolo Bonzini     int output = (s->clk && s->enable) ? s->level : 0;
2330dd285b06SPaolo Bonzini 
2331dd285b06SPaolo Bonzini     if (output != s->output) {
2332dd285b06SPaolo Bonzini         s->output = output;
2333dd285b06SPaolo Bonzini         printf("%s: Backlight now at %i/256\n", __FUNCTION__, output);
2334dd285b06SPaolo Bonzini     }
2335dd285b06SPaolo Bonzini }
2336dd285b06SPaolo Bonzini 
2337dd285b06SPaolo Bonzini static uint64_t omap_pwl_read(void *opaque, hwaddr addr,
2338dd285b06SPaolo Bonzini                               unsigned size)
2339dd285b06SPaolo Bonzini {
2340dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2341dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2342dd285b06SPaolo Bonzini 
2343dd285b06SPaolo Bonzini     if (size != 1) {
2344dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2345dd285b06SPaolo Bonzini     }
2346dd285b06SPaolo Bonzini 
2347dd285b06SPaolo Bonzini     switch (offset) {
2348dd285b06SPaolo Bonzini     case 0x00:	/* PWL_LEVEL */
2349dd285b06SPaolo Bonzini         return s->level;
2350dd285b06SPaolo Bonzini     case 0x04:	/* PWL_CTRL */
2351dd285b06SPaolo Bonzini         return s->enable;
2352dd285b06SPaolo Bonzini     }
2353dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2354dd285b06SPaolo Bonzini     return 0;
2355dd285b06SPaolo Bonzini }
2356dd285b06SPaolo Bonzini 
2357dd285b06SPaolo Bonzini static void omap_pwl_write(void *opaque, hwaddr addr,
2358dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2359dd285b06SPaolo Bonzini {
2360dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2361dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2362dd285b06SPaolo Bonzini 
2363dd285b06SPaolo Bonzini     if (size != 1) {
236477a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
236577a8257eSStefan Weil         return;
2366dd285b06SPaolo Bonzini     }
2367dd285b06SPaolo Bonzini 
2368dd285b06SPaolo Bonzini     switch (offset) {
2369dd285b06SPaolo Bonzini     case 0x00:	/* PWL_LEVEL */
2370dd285b06SPaolo Bonzini         s->level = value;
2371dd285b06SPaolo Bonzini         omap_pwl_update(s);
2372dd285b06SPaolo Bonzini         break;
2373dd285b06SPaolo Bonzini     case 0x04:	/* PWL_CTRL */
2374dd285b06SPaolo Bonzini         s->enable = value & 1;
2375dd285b06SPaolo Bonzini         omap_pwl_update(s);
2376dd285b06SPaolo Bonzini         break;
2377dd285b06SPaolo Bonzini     default:
2378dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2379dd285b06SPaolo Bonzini         return;
2380dd285b06SPaolo Bonzini     }
2381dd285b06SPaolo Bonzini }
2382dd285b06SPaolo Bonzini 
2383dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pwl_ops = {
2384dd285b06SPaolo Bonzini     .read = omap_pwl_read,
2385dd285b06SPaolo Bonzini     .write = omap_pwl_write,
2386dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2387dd285b06SPaolo Bonzini };
2388dd285b06SPaolo Bonzini 
2389dd285b06SPaolo Bonzini static void omap_pwl_reset(struct omap_pwl_s *s)
2390dd285b06SPaolo Bonzini {
2391dd285b06SPaolo Bonzini     s->output = 0;
2392dd285b06SPaolo Bonzini     s->level = 0;
2393dd285b06SPaolo Bonzini     s->enable = 0;
2394dd285b06SPaolo Bonzini     s->clk = 1;
2395dd285b06SPaolo Bonzini     omap_pwl_update(s);
2396dd285b06SPaolo Bonzini }
2397dd285b06SPaolo Bonzini 
2398dd285b06SPaolo Bonzini static void omap_pwl_clk_update(void *opaque, int line, int on)
2399dd285b06SPaolo Bonzini {
2400dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2401dd285b06SPaolo Bonzini 
2402dd285b06SPaolo Bonzini     s->clk = on;
2403dd285b06SPaolo Bonzini     omap_pwl_update(s);
2404dd285b06SPaolo Bonzini }
2405dd285b06SPaolo Bonzini 
2406dd285b06SPaolo Bonzini static struct omap_pwl_s *omap_pwl_init(MemoryRegion *system_memory,
2407dd285b06SPaolo Bonzini                                         hwaddr base,
2408dd285b06SPaolo Bonzini                                         omap_clk clk)
2409dd285b06SPaolo Bonzini {
2410dd285b06SPaolo Bonzini     struct omap_pwl_s *s = g_malloc0(sizeof(*s));
2411dd285b06SPaolo Bonzini 
2412dd285b06SPaolo Bonzini     omap_pwl_reset(s);
2413dd285b06SPaolo Bonzini 
24142c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_pwl_ops, s,
2415dd285b06SPaolo Bonzini                           "omap-pwl", 0x800);
2416dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2417dd285b06SPaolo Bonzini 
2418f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_pwl_clk_update, s, 0));
2419dd285b06SPaolo Bonzini     return s;
2420dd285b06SPaolo Bonzini }
2421dd285b06SPaolo Bonzini 
2422dd285b06SPaolo Bonzini /* Pulse-Width Tone module */
2423dd285b06SPaolo Bonzini struct omap_pwt_s {
2424dd285b06SPaolo Bonzini     MemoryRegion iomem;
2425dd285b06SPaolo Bonzini     uint8_t frc;
2426dd285b06SPaolo Bonzini     uint8_t vrc;
2427dd285b06SPaolo Bonzini     uint8_t gcr;
2428dd285b06SPaolo Bonzini     omap_clk clk;
2429dd285b06SPaolo Bonzini };
2430dd285b06SPaolo Bonzini 
2431dd285b06SPaolo Bonzini static uint64_t omap_pwt_read(void *opaque, hwaddr addr,
2432dd285b06SPaolo Bonzini                               unsigned size)
2433dd285b06SPaolo Bonzini {
2434dd285b06SPaolo Bonzini     struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
2435dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2436dd285b06SPaolo Bonzini 
2437dd285b06SPaolo Bonzini     if (size != 1) {
2438dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2439dd285b06SPaolo Bonzini     }
2440dd285b06SPaolo Bonzini 
2441dd285b06SPaolo Bonzini     switch (offset) {
2442dd285b06SPaolo Bonzini     case 0x00:	/* FRC */
2443dd285b06SPaolo Bonzini         return s->frc;
2444dd285b06SPaolo Bonzini     case 0x04:	/* VCR */
2445dd285b06SPaolo Bonzini         return s->vrc;
2446dd285b06SPaolo Bonzini     case 0x08:	/* GCR */
2447dd285b06SPaolo Bonzini         return s->gcr;
2448dd285b06SPaolo Bonzini     }
2449dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2450dd285b06SPaolo Bonzini     return 0;
2451dd285b06SPaolo Bonzini }
2452dd285b06SPaolo Bonzini 
2453dd285b06SPaolo Bonzini static void omap_pwt_write(void *opaque, hwaddr addr,
2454dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2455dd285b06SPaolo Bonzini {
2456dd285b06SPaolo Bonzini     struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
2457dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2458dd285b06SPaolo Bonzini 
2459dd285b06SPaolo Bonzini     if (size != 1) {
246077a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
246177a8257eSStefan Weil         return;
2462dd285b06SPaolo Bonzini     }
2463dd285b06SPaolo Bonzini 
2464dd285b06SPaolo Bonzini     switch (offset) {
2465dd285b06SPaolo Bonzini     case 0x00:	/* FRC */
2466dd285b06SPaolo Bonzini         s->frc = value & 0x3f;
2467dd285b06SPaolo Bonzini         break;
2468dd285b06SPaolo Bonzini     case 0x04:	/* VRC */
2469dd285b06SPaolo Bonzini         if ((value ^ s->vrc) & 1) {
2470dd285b06SPaolo Bonzini             if (value & 1)
2471dd285b06SPaolo Bonzini                 printf("%s: %iHz buzz on\n", __FUNCTION__, (int)
2472dd285b06SPaolo Bonzini                                 /* 1.5 MHz from a 12-MHz or 13-MHz PWT_CLK */
2473dd285b06SPaolo Bonzini                                 ((omap_clk_getrate(s->clk) >> 3) /
2474dd285b06SPaolo Bonzini                                  /* Pre-multiplexer divider */
2475dd285b06SPaolo Bonzini                                  ((s->gcr & 2) ? 1 : 154) /
2476dd285b06SPaolo Bonzini                                  /* Octave multiplexer */
2477dd285b06SPaolo Bonzini                                  (2 << (value & 3)) *
2478dd285b06SPaolo Bonzini                                  /* 101/107 divider */
2479dd285b06SPaolo Bonzini                                  ((value & (1 << 2)) ? 101 : 107) *
2480dd285b06SPaolo Bonzini                                  /*  49/55 divider */
2481dd285b06SPaolo Bonzini                                  ((value & (1 << 3)) ?  49 : 55) *
2482dd285b06SPaolo Bonzini                                  /*  50/63 divider */
2483dd285b06SPaolo Bonzini                                  ((value & (1 << 4)) ?  50 : 63) *
2484dd285b06SPaolo Bonzini                                  /*  80/127 divider */
2485dd285b06SPaolo Bonzini                                  ((value & (1 << 5)) ?  80 : 127) /
2486dd285b06SPaolo Bonzini                                  (107 * 55 * 63 * 127)));
2487dd285b06SPaolo Bonzini             else
2488dd285b06SPaolo Bonzini                 printf("%s: silence!\n", __FUNCTION__);
2489dd285b06SPaolo Bonzini         }
2490dd285b06SPaolo Bonzini         s->vrc = value & 0x7f;
2491dd285b06SPaolo Bonzini         break;
2492dd285b06SPaolo Bonzini     case 0x08:	/* GCR */
2493dd285b06SPaolo Bonzini         s->gcr = value & 3;
2494dd285b06SPaolo Bonzini         break;
2495dd285b06SPaolo Bonzini     default:
2496dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2497dd285b06SPaolo Bonzini         return;
2498dd285b06SPaolo Bonzini     }
2499dd285b06SPaolo Bonzini }
2500dd285b06SPaolo Bonzini 
2501dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pwt_ops = {
2502dd285b06SPaolo Bonzini     .read =omap_pwt_read,
2503dd285b06SPaolo Bonzini     .write = omap_pwt_write,
2504dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2505dd285b06SPaolo Bonzini };
2506dd285b06SPaolo Bonzini 
2507dd285b06SPaolo Bonzini static void omap_pwt_reset(struct omap_pwt_s *s)
2508dd285b06SPaolo Bonzini {
2509dd285b06SPaolo Bonzini     s->frc = 0;
2510dd285b06SPaolo Bonzini     s->vrc = 0;
2511dd285b06SPaolo Bonzini     s->gcr = 0;
2512dd285b06SPaolo Bonzini }
2513dd285b06SPaolo Bonzini 
2514dd285b06SPaolo Bonzini static struct omap_pwt_s *omap_pwt_init(MemoryRegion *system_memory,
2515dd285b06SPaolo Bonzini                                         hwaddr base,
2516dd285b06SPaolo Bonzini                                         omap_clk clk)
2517dd285b06SPaolo Bonzini {
2518dd285b06SPaolo Bonzini     struct omap_pwt_s *s = g_malloc0(sizeof(*s));
2519dd285b06SPaolo Bonzini     s->clk = clk;
2520dd285b06SPaolo Bonzini     omap_pwt_reset(s);
2521dd285b06SPaolo Bonzini 
25222c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_pwt_ops, s,
2523dd285b06SPaolo Bonzini                           "omap-pwt", 0x800);
2524dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2525dd285b06SPaolo Bonzini     return s;
2526dd285b06SPaolo Bonzini }
2527dd285b06SPaolo Bonzini 
2528dd285b06SPaolo Bonzini /* Real-time Clock module */
2529dd285b06SPaolo Bonzini struct omap_rtc_s {
2530dd285b06SPaolo Bonzini     MemoryRegion iomem;
2531dd285b06SPaolo Bonzini     qemu_irq irq;
2532dd285b06SPaolo Bonzini     qemu_irq alarm;
2533dd285b06SPaolo Bonzini     QEMUTimer *clk;
2534dd285b06SPaolo Bonzini 
2535dd285b06SPaolo Bonzini     uint8_t interrupts;
2536dd285b06SPaolo Bonzini     uint8_t status;
2537dd285b06SPaolo Bonzini     int16_t comp_reg;
2538dd285b06SPaolo Bonzini     int running;
2539dd285b06SPaolo Bonzini     int pm_am;
2540dd285b06SPaolo Bonzini     int auto_comp;
2541dd285b06SPaolo Bonzini     int round;
2542dd285b06SPaolo Bonzini     struct tm alarm_tm;
2543dd285b06SPaolo Bonzini     time_t alarm_ti;
2544dd285b06SPaolo Bonzini 
2545dd285b06SPaolo Bonzini     struct tm current_tm;
2546dd285b06SPaolo Bonzini     time_t ti;
2547dd285b06SPaolo Bonzini     uint64_t tick;
2548dd285b06SPaolo Bonzini };
2549dd285b06SPaolo Bonzini 
2550dd285b06SPaolo Bonzini static void omap_rtc_interrupts_update(struct omap_rtc_s *s)
2551dd285b06SPaolo Bonzini {
2552dd285b06SPaolo Bonzini     /* s->alarm is level-triggered */
2553dd285b06SPaolo Bonzini     qemu_set_irq(s->alarm, (s->status >> 6) & 1);
2554dd285b06SPaolo Bonzini }
2555dd285b06SPaolo Bonzini 
2556dd285b06SPaolo Bonzini static void omap_rtc_alarm_update(struct omap_rtc_s *s)
2557dd285b06SPaolo Bonzini {
2558dd285b06SPaolo Bonzini     s->alarm_ti = mktimegm(&s->alarm_tm);
2559dd285b06SPaolo Bonzini     if (s->alarm_ti == -1)
2560dd285b06SPaolo Bonzini         printf("%s: conversion failed\n", __FUNCTION__);
2561dd285b06SPaolo Bonzini }
2562dd285b06SPaolo Bonzini 
2563dd285b06SPaolo Bonzini static uint64_t omap_rtc_read(void *opaque, hwaddr addr,
2564dd285b06SPaolo Bonzini                               unsigned size)
2565dd285b06SPaolo Bonzini {
2566dd285b06SPaolo Bonzini     struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
2567dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2568dd285b06SPaolo Bonzini     uint8_t i;
2569dd285b06SPaolo Bonzini 
2570dd285b06SPaolo Bonzini     if (size != 1) {
2571dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2572dd285b06SPaolo Bonzini     }
2573dd285b06SPaolo Bonzini 
2574dd285b06SPaolo Bonzini     switch (offset) {
2575dd285b06SPaolo Bonzini     case 0x00:	/* SECONDS_REG */
2576dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_sec);
2577dd285b06SPaolo Bonzini 
2578dd285b06SPaolo Bonzini     case 0x04:	/* MINUTES_REG */
2579dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_min);
2580dd285b06SPaolo Bonzini 
2581dd285b06SPaolo Bonzini     case 0x08:	/* HOURS_REG */
2582dd285b06SPaolo Bonzini         if (s->pm_am)
2583dd285b06SPaolo Bonzini             return ((s->current_tm.tm_hour > 11) << 7) |
2584dd285b06SPaolo Bonzini                     to_bcd(((s->current_tm.tm_hour - 1) % 12) + 1);
2585dd285b06SPaolo Bonzini         else
2586dd285b06SPaolo Bonzini             return to_bcd(s->current_tm.tm_hour);
2587dd285b06SPaolo Bonzini 
2588dd285b06SPaolo Bonzini     case 0x0c:	/* DAYS_REG */
2589dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_mday);
2590dd285b06SPaolo Bonzini 
2591dd285b06SPaolo Bonzini     case 0x10:	/* MONTHS_REG */
2592dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_mon + 1);
2593dd285b06SPaolo Bonzini 
2594dd285b06SPaolo Bonzini     case 0x14:	/* YEARS_REG */
2595dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_year % 100);
2596dd285b06SPaolo Bonzini 
2597dd285b06SPaolo Bonzini     case 0x18:	/* WEEK_REG */
2598dd285b06SPaolo Bonzini         return s->current_tm.tm_wday;
2599dd285b06SPaolo Bonzini 
2600dd285b06SPaolo Bonzini     case 0x20:	/* ALARM_SECONDS_REG */
2601dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_sec);
2602dd285b06SPaolo Bonzini 
2603dd285b06SPaolo Bonzini     case 0x24:	/* ALARM_MINUTES_REG */
2604dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_min);
2605dd285b06SPaolo Bonzini 
2606dd285b06SPaolo Bonzini     case 0x28:	/* ALARM_HOURS_REG */
2607dd285b06SPaolo Bonzini         if (s->pm_am)
2608dd285b06SPaolo Bonzini             return ((s->alarm_tm.tm_hour > 11) << 7) |
2609dd285b06SPaolo Bonzini                     to_bcd(((s->alarm_tm.tm_hour - 1) % 12) + 1);
2610dd285b06SPaolo Bonzini         else
2611dd285b06SPaolo Bonzini             return to_bcd(s->alarm_tm.tm_hour);
2612dd285b06SPaolo Bonzini 
2613dd285b06SPaolo Bonzini     case 0x2c:	/* ALARM_DAYS_REG */
2614dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_mday);
2615dd285b06SPaolo Bonzini 
2616dd285b06SPaolo Bonzini     case 0x30:	/* ALARM_MONTHS_REG */
2617dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_mon + 1);
2618dd285b06SPaolo Bonzini 
2619dd285b06SPaolo Bonzini     case 0x34:	/* ALARM_YEARS_REG */
2620dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_year % 100);
2621dd285b06SPaolo Bonzini 
2622dd285b06SPaolo Bonzini     case 0x40:	/* RTC_CTRL_REG */
2623dd285b06SPaolo Bonzini         return (s->pm_am << 3) | (s->auto_comp << 2) |
2624dd285b06SPaolo Bonzini                 (s->round << 1) | s->running;
2625dd285b06SPaolo Bonzini 
2626dd285b06SPaolo Bonzini     case 0x44:	/* RTC_STATUS_REG */
2627dd285b06SPaolo Bonzini         i = s->status;
2628dd285b06SPaolo Bonzini         s->status &= ~0x3d;
2629dd285b06SPaolo Bonzini         return i;
2630dd285b06SPaolo Bonzini 
2631dd285b06SPaolo Bonzini     case 0x48:	/* RTC_INTERRUPTS_REG */
2632dd285b06SPaolo Bonzini         return s->interrupts;
2633dd285b06SPaolo Bonzini 
2634dd285b06SPaolo Bonzini     case 0x4c:	/* RTC_COMP_LSB_REG */
2635dd285b06SPaolo Bonzini         return ((uint16_t) s->comp_reg) & 0xff;
2636dd285b06SPaolo Bonzini 
2637dd285b06SPaolo Bonzini     case 0x50:	/* RTC_COMP_MSB_REG */
2638dd285b06SPaolo Bonzini         return ((uint16_t) s->comp_reg) >> 8;
2639dd285b06SPaolo Bonzini     }
2640dd285b06SPaolo Bonzini 
2641dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2642dd285b06SPaolo Bonzini     return 0;
2643dd285b06SPaolo Bonzini }
2644dd285b06SPaolo Bonzini 
2645dd285b06SPaolo Bonzini static void omap_rtc_write(void *opaque, hwaddr addr,
2646dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2647dd285b06SPaolo Bonzini {
2648dd285b06SPaolo Bonzini     struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
2649dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2650dd285b06SPaolo Bonzini     struct tm new_tm;
2651dd285b06SPaolo Bonzini     time_t ti[2];
2652dd285b06SPaolo Bonzini 
2653dd285b06SPaolo Bonzini     if (size != 1) {
265477a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
265577a8257eSStefan Weil         return;
2656dd285b06SPaolo Bonzini     }
2657dd285b06SPaolo Bonzini 
2658dd285b06SPaolo Bonzini     switch (offset) {
2659dd285b06SPaolo Bonzini     case 0x00:	/* SECONDS_REG */
2660dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2661dd285b06SPaolo Bonzini         printf("RTC SEC_REG <-- %02x\n", value);
2662dd285b06SPaolo Bonzini #endif
2663dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_sec;
2664dd285b06SPaolo Bonzini         s->ti += from_bcd(value);
2665dd285b06SPaolo Bonzini         return;
2666dd285b06SPaolo Bonzini 
2667dd285b06SPaolo Bonzini     case 0x04:	/* MINUTES_REG */
2668dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2669dd285b06SPaolo Bonzini         printf("RTC MIN_REG <-- %02x\n", value);
2670dd285b06SPaolo Bonzini #endif
2671dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_min * 60;
2672dd285b06SPaolo Bonzini         s->ti += from_bcd(value) * 60;
2673dd285b06SPaolo Bonzini         return;
2674dd285b06SPaolo Bonzini 
2675dd285b06SPaolo Bonzini     case 0x08:	/* HOURS_REG */
2676dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2677dd285b06SPaolo Bonzini         printf("RTC HRS_REG <-- %02x\n", value);
2678dd285b06SPaolo Bonzini #endif
2679dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_hour * 3600;
2680dd285b06SPaolo Bonzini         if (s->pm_am) {
2681dd285b06SPaolo Bonzini             s->ti += (from_bcd(value & 0x3f) & 12) * 3600;
2682dd285b06SPaolo Bonzini             s->ti += ((value >> 7) & 1) * 43200;
2683dd285b06SPaolo Bonzini         } else
2684dd285b06SPaolo Bonzini             s->ti += from_bcd(value & 0x3f) * 3600;
2685dd285b06SPaolo Bonzini         return;
2686dd285b06SPaolo Bonzini 
2687dd285b06SPaolo Bonzini     case 0x0c:	/* DAYS_REG */
2688dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2689dd285b06SPaolo Bonzini         printf("RTC DAY_REG <-- %02x\n", value);
2690dd285b06SPaolo Bonzini #endif
2691dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_mday * 86400;
2692dd285b06SPaolo Bonzini         s->ti += from_bcd(value) * 86400;
2693dd285b06SPaolo Bonzini         return;
2694dd285b06SPaolo Bonzini 
2695dd285b06SPaolo Bonzini     case 0x10:	/* MONTHS_REG */
2696dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2697dd285b06SPaolo Bonzini         printf("RTC MTH_REG <-- %02x\n", value);
2698dd285b06SPaolo Bonzini #endif
2699dd285b06SPaolo Bonzini         memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
2700dd285b06SPaolo Bonzini         new_tm.tm_mon = from_bcd(value);
2701dd285b06SPaolo Bonzini         ti[0] = mktimegm(&s->current_tm);
2702dd285b06SPaolo Bonzini         ti[1] = mktimegm(&new_tm);
2703dd285b06SPaolo Bonzini 
2704dd285b06SPaolo Bonzini         if (ti[0] != -1 && ti[1] != -1) {
2705dd285b06SPaolo Bonzini             s->ti -= ti[0];
2706dd285b06SPaolo Bonzini             s->ti += ti[1];
2707dd285b06SPaolo Bonzini         } else {
2708dd285b06SPaolo Bonzini             /* A less accurate version */
2709dd285b06SPaolo Bonzini             s->ti -= s->current_tm.tm_mon * 2592000;
2710dd285b06SPaolo Bonzini             s->ti += from_bcd(value) * 2592000;
2711dd285b06SPaolo Bonzini         }
2712dd285b06SPaolo Bonzini         return;
2713dd285b06SPaolo Bonzini 
2714dd285b06SPaolo Bonzini     case 0x14:	/* YEARS_REG */
2715dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2716dd285b06SPaolo Bonzini         printf("RTC YRS_REG <-- %02x\n", value);
2717dd285b06SPaolo Bonzini #endif
2718dd285b06SPaolo Bonzini         memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
2719dd285b06SPaolo Bonzini         new_tm.tm_year += from_bcd(value) - (new_tm.tm_year % 100);
2720dd285b06SPaolo Bonzini         ti[0] = mktimegm(&s->current_tm);
2721dd285b06SPaolo Bonzini         ti[1] = mktimegm(&new_tm);
2722dd285b06SPaolo Bonzini 
2723dd285b06SPaolo Bonzini         if (ti[0] != -1 && ti[1] != -1) {
2724dd285b06SPaolo Bonzini             s->ti -= ti[0];
2725dd285b06SPaolo Bonzini             s->ti += ti[1];
2726dd285b06SPaolo Bonzini         } else {
2727dd285b06SPaolo Bonzini             /* A less accurate version */
27287e7e5858SPeter Maydell             s->ti -= (time_t)(s->current_tm.tm_year % 100) * 31536000;
27297e7e5858SPeter Maydell             s->ti += (time_t)from_bcd(value) * 31536000;
2730dd285b06SPaolo Bonzini         }
2731dd285b06SPaolo Bonzini         return;
2732dd285b06SPaolo Bonzini 
2733dd285b06SPaolo Bonzini     case 0x18:	/* WEEK_REG */
2734dd285b06SPaolo Bonzini         return;	/* Ignored */
2735dd285b06SPaolo Bonzini 
2736dd285b06SPaolo Bonzini     case 0x20:	/* ALARM_SECONDS_REG */
2737dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2738dd285b06SPaolo Bonzini         printf("ALM SEC_REG <-- %02x\n", value);
2739dd285b06SPaolo Bonzini #endif
2740dd285b06SPaolo Bonzini         s->alarm_tm.tm_sec = from_bcd(value);
2741dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2742dd285b06SPaolo Bonzini         return;
2743dd285b06SPaolo Bonzini 
2744dd285b06SPaolo Bonzini     case 0x24:	/* ALARM_MINUTES_REG */
2745dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2746dd285b06SPaolo Bonzini         printf("ALM MIN_REG <-- %02x\n", value);
2747dd285b06SPaolo Bonzini #endif
2748dd285b06SPaolo Bonzini         s->alarm_tm.tm_min = from_bcd(value);
2749dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2750dd285b06SPaolo Bonzini         return;
2751dd285b06SPaolo Bonzini 
2752dd285b06SPaolo Bonzini     case 0x28:	/* ALARM_HOURS_REG */
2753dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2754dd285b06SPaolo Bonzini         printf("ALM HRS_REG <-- %02x\n", value);
2755dd285b06SPaolo Bonzini #endif
2756dd285b06SPaolo Bonzini         if (s->pm_am)
2757dd285b06SPaolo Bonzini             s->alarm_tm.tm_hour =
2758dd285b06SPaolo Bonzini                     ((from_bcd(value & 0x3f)) % 12) +
2759dd285b06SPaolo Bonzini                     ((value >> 7) & 1) * 12;
2760dd285b06SPaolo Bonzini         else
2761dd285b06SPaolo Bonzini             s->alarm_tm.tm_hour = from_bcd(value);
2762dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2763dd285b06SPaolo Bonzini         return;
2764dd285b06SPaolo Bonzini 
2765dd285b06SPaolo Bonzini     case 0x2c:	/* ALARM_DAYS_REG */
2766dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2767dd285b06SPaolo Bonzini         printf("ALM DAY_REG <-- %02x\n", value);
2768dd285b06SPaolo Bonzini #endif
2769dd285b06SPaolo Bonzini         s->alarm_tm.tm_mday = from_bcd(value);
2770dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2771dd285b06SPaolo Bonzini         return;
2772dd285b06SPaolo Bonzini 
2773dd285b06SPaolo Bonzini     case 0x30:	/* ALARM_MONTHS_REG */
2774dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2775dd285b06SPaolo Bonzini         printf("ALM MON_REG <-- %02x\n", value);
2776dd285b06SPaolo Bonzini #endif
2777dd285b06SPaolo Bonzini         s->alarm_tm.tm_mon = from_bcd(value);
2778dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2779dd285b06SPaolo Bonzini         return;
2780dd285b06SPaolo Bonzini 
2781dd285b06SPaolo Bonzini     case 0x34:	/* ALARM_YEARS_REG */
2782dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2783dd285b06SPaolo Bonzini         printf("ALM YRS_REG <-- %02x\n", value);
2784dd285b06SPaolo Bonzini #endif
2785dd285b06SPaolo Bonzini         s->alarm_tm.tm_year = from_bcd(value);
2786dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2787dd285b06SPaolo Bonzini         return;
2788dd285b06SPaolo Bonzini 
2789dd285b06SPaolo Bonzini     case 0x40:	/* RTC_CTRL_REG */
2790dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2791dd285b06SPaolo Bonzini         printf("RTC CONTROL <-- %02x\n", value);
2792dd285b06SPaolo Bonzini #endif
2793dd285b06SPaolo Bonzini         s->pm_am = (value >> 3) & 1;
2794dd285b06SPaolo Bonzini         s->auto_comp = (value >> 2) & 1;
2795dd285b06SPaolo Bonzini         s->round = (value >> 1) & 1;
2796dd285b06SPaolo Bonzini         s->running = value & 1;
2797dd285b06SPaolo Bonzini         s->status &= 0xfd;
2798dd285b06SPaolo Bonzini         s->status |= s->running << 1;
2799dd285b06SPaolo Bonzini         return;
2800dd285b06SPaolo Bonzini 
2801dd285b06SPaolo Bonzini     case 0x44:	/* RTC_STATUS_REG */
2802dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2803dd285b06SPaolo Bonzini         printf("RTC STATUSL <-- %02x\n", value);
2804dd285b06SPaolo Bonzini #endif
2805dd285b06SPaolo Bonzini         s->status &= ~((value & 0xc0) ^ 0x80);
2806dd285b06SPaolo Bonzini         omap_rtc_interrupts_update(s);
2807dd285b06SPaolo Bonzini         return;
2808dd285b06SPaolo Bonzini 
2809dd285b06SPaolo Bonzini     case 0x48:	/* RTC_INTERRUPTS_REG */
2810dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2811dd285b06SPaolo Bonzini         printf("RTC INTRS <-- %02x\n", value);
2812dd285b06SPaolo Bonzini #endif
2813dd285b06SPaolo Bonzini         s->interrupts = value;
2814dd285b06SPaolo Bonzini         return;
2815dd285b06SPaolo Bonzini 
2816dd285b06SPaolo Bonzini     case 0x4c:	/* RTC_COMP_LSB_REG */
2817dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2818dd285b06SPaolo Bonzini         printf("RTC COMPLSB <-- %02x\n", value);
2819dd285b06SPaolo Bonzini #endif
2820dd285b06SPaolo Bonzini         s->comp_reg &= 0xff00;
2821dd285b06SPaolo Bonzini         s->comp_reg |= 0x00ff & value;
2822dd285b06SPaolo Bonzini         return;
2823dd285b06SPaolo Bonzini 
2824dd285b06SPaolo Bonzini     case 0x50:	/* RTC_COMP_MSB_REG */
2825dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2826dd285b06SPaolo Bonzini         printf("RTC COMPMSB <-- %02x\n", value);
2827dd285b06SPaolo Bonzini #endif
2828dd285b06SPaolo Bonzini         s->comp_reg &= 0x00ff;
2829dd285b06SPaolo Bonzini         s->comp_reg |= 0xff00 & (value << 8);
2830dd285b06SPaolo Bonzini         return;
2831dd285b06SPaolo Bonzini 
2832dd285b06SPaolo Bonzini     default:
2833dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2834dd285b06SPaolo Bonzini         return;
2835dd285b06SPaolo Bonzini     }
2836dd285b06SPaolo Bonzini }
2837dd285b06SPaolo Bonzini 
2838dd285b06SPaolo Bonzini static const MemoryRegionOps omap_rtc_ops = {
2839dd285b06SPaolo Bonzini     .read = omap_rtc_read,
2840dd285b06SPaolo Bonzini     .write = omap_rtc_write,
2841dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2842dd285b06SPaolo Bonzini };
2843dd285b06SPaolo Bonzini 
2844dd285b06SPaolo Bonzini static void omap_rtc_tick(void *opaque)
2845dd285b06SPaolo Bonzini {
2846dd285b06SPaolo Bonzini     struct omap_rtc_s *s = opaque;
2847dd285b06SPaolo Bonzini 
2848dd285b06SPaolo Bonzini     if (s->round) {
2849dd285b06SPaolo Bonzini         /* Round to nearest full minute.  */
2850dd285b06SPaolo Bonzini         if (s->current_tm.tm_sec < 30)
2851dd285b06SPaolo Bonzini             s->ti -= s->current_tm.tm_sec;
2852dd285b06SPaolo Bonzini         else
2853dd285b06SPaolo Bonzini             s->ti += 60 - s->current_tm.tm_sec;
2854dd285b06SPaolo Bonzini 
2855dd285b06SPaolo Bonzini         s->round = 0;
2856dd285b06SPaolo Bonzini     }
2857dd285b06SPaolo Bonzini 
2858dd285b06SPaolo Bonzini     localtime_r(&s->ti, &s->current_tm);
2859dd285b06SPaolo Bonzini 
2860dd285b06SPaolo Bonzini     if ((s->interrupts & 0x08) && s->ti == s->alarm_ti) {
2861dd285b06SPaolo Bonzini         s->status |= 0x40;
2862dd285b06SPaolo Bonzini         omap_rtc_interrupts_update(s);
2863dd285b06SPaolo Bonzini     }
2864dd285b06SPaolo Bonzini 
2865dd285b06SPaolo Bonzini     if (s->interrupts & 0x04)
2866dd285b06SPaolo Bonzini         switch (s->interrupts & 3) {
2867dd285b06SPaolo Bonzini         case 0:
2868dd285b06SPaolo Bonzini             s->status |= 0x04;
2869dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2870dd285b06SPaolo Bonzini             break;
2871dd285b06SPaolo Bonzini         case 1:
2872dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec)
2873dd285b06SPaolo Bonzini                 break;
2874dd285b06SPaolo Bonzini             s->status |= 0x08;
2875dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2876dd285b06SPaolo Bonzini             break;
2877dd285b06SPaolo Bonzini         case 2:
2878dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec || s->current_tm.tm_min)
2879dd285b06SPaolo Bonzini                 break;
2880dd285b06SPaolo Bonzini             s->status |= 0x10;
2881dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2882dd285b06SPaolo Bonzini             break;
2883dd285b06SPaolo Bonzini         case 3:
2884dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec ||
2885dd285b06SPaolo Bonzini                             s->current_tm.tm_min || s->current_tm.tm_hour)
2886dd285b06SPaolo Bonzini                 break;
2887dd285b06SPaolo Bonzini             s->status |= 0x20;
2888dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2889dd285b06SPaolo Bonzini             break;
2890dd285b06SPaolo Bonzini         }
2891dd285b06SPaolo Bonzini 
2892dd285b06SPaolo Bonzini     /* Move on */
2893dd285b06SPaolo Bonzini     if (s->running)
2894dd285b06SPaolo Bonzini         s->ti ++;
2895dd285b06SPaolo Bonzini     s->tick += 1000;
2896dd285b06SPaolo Bonzini 
2897dd285b06SPaolo Bonzini     /*
2898dd285b06SPaolo Bonzini      * Every full hour add a rough approximation of the compensation
2899dd285b06SPaolo Bonzini      * register to the 32kHz Timer (which drives the RTC) value.
2900dd285b06SPaolo Bonzini      */
2901dd285b06SPaolo Bonzini     if (s->auto_comp && !s->current_tm.tm_sec && !s->current_tm.tm_min)
2902dd285b06SPaolo Bonzini         s->tick += s->comp_reg * 1000 / 32768;
2903dd285b06SPaolo Bonzini 
2904bc72ad67SAlex Bligh     timer_mod(s->clk, s->tick);
2905dd285b06SPaolo Bonzini }
2906dd285b06SPaolo Bonzini 
2907dd285b06SPaolo Bonzini static void omap_rtc_reset(struct omap_rtc_s *s)
2908dd285b06SPaolo Bonzini {
2909dd285b06SPaolo Bonzini     struct tm tm;
2910dd285b06SPaolo Bonzini 
2911dd285b06SPaolo Bonzini     s->interrupts = 0;
2912dd285b06SPaolo Bonzini     s->comp_reg = 0;
2913dd285b06SPaolo Bonzini     s->running = 0;
2914dd285b06SPaolo Bonzini     s->pm_am = 0;
2915dd285b06SPaolo Bonzini     s->auto_comp = 0;
2916dd285b06SPaolo Bonzini     s->round = 0;
2917884f17c2SAlex Bligh     s->tick = qemu_clock_get_ms(rtc_clock);
2918dd285b06SPaolo Bonzini     memset(&s->alarm_tm, 0, sizeof(s->alarm_tm));
2919dd285b06SPaolo Bonzini     s->alarm_tm.tm_mday = 0x01;
2920dd285b06SPaolo Bonzini     s->status = 1 << 7;
2921dd285b06SPaolo Bonzini     qemu_get_timedate(&tm, 0);
2922dd285b06SPaolo Bonzini     s->ti = mktimegm(&tm);
2923dd285b06SPaolo Bonzini 
2924dd285b06SPaolo Bonzini     omap_rtc_alarm_update(s);
2925dd285b06SPaolo Bonzini     omap_rtc_tick(s);
2926dd285b06SPaolo Bonzini }
2927dd285b06SPaolo Bonzini 
2928dd285b06SPaolo Bonzini static struct omap_rtc_s *omap_rtc_init(MemoryRegion *system_memory,
2929dd285b06SPaolo Bonzini                                         hwaddr base,
2930dd285b06SPaolo Bonzini                                         qemu_irq timerirq, qemu_irq alarmirq,
2931dd285b06SPaolo Bonzini                                         omap_clk clk)
2932dd285b06SPaolo Bonzini {
2933b45c03f5SMarkus Armbruster     struct omap_rtc_s *s = g_new0(struct omap_rtc_s, 1);
2934dd285b06SPaolo Bonzini 
2935dd285b06SPaolo Bonzini     s->irq = timerirq;
2936dd285b06SPaolo Bonzini     s->alarm = alarmirq;
2937884f17c2SAlex Bligh     s->clk = timer_new_ms(rtc_clock, omap_rtc_tick, s);
2938dd285b06SPaolo Bonzini 
2939dd285b06SPaolo Bonzini     omap_rtc_reset(s);
2940dd285b06SPaolo Bonzini 
29412c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_rtc_ops, s,
2942dd285b06SPaolo Bonzini                           "omap-rtc", 0x800);
2943dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2944dd285b06SPaolo Bonzini 
2945dd285b06SPaolo Bonzini     return s;
2946dd285b06SPaolo Bonzini }
2947dd285b06SPaolo Bonzini 
2948dd285b06SPaolo Bonzini /* Multi-channel Buffered Serial Port interfaces */
2949dd285b06SPaolo Bonzini struct omap_mcbsp_s {
2950dd285b06SPaolo Bonzini     MemoryRegion iomem;
2951dd285b06SPaolo Bonzini     qemu_irq txirq;
2952dd285b06SPaolo Bonzini     qemu_irq rxirq;
2953dd285b06SPaolo Bonzini     qemu_irq txdrq;
2954dd285b06SPaolo Bonzini     qemu_irq rxdrq;
2955dd285b06SPaolo Bonzini 
2956dd285b06SPaolo Bonzini     uint16_t spcr[2];
2957dd285b06SPaolo Bonzini     uint16_t rcr[2];
2958dd285b06SPaolo Bonzini     uint16_t xcr[2];
2959dd285b06SPaolo Bonzini     uint16_t srgr[2];
2960dd285b06SPaolo Bonzini     uint16_t mcr[2];
2961dd285b06SPaolo Bonzini     uint16_t pcr;
2962dd285b06SPaolo Bonzini     uint16_t rcer[8];
2963dd285b06SPaolo Bonzini     uint16_t xcer[8];
2964dd285b06SPaolo Bonzini     int tx_rate;
2965dd285b06SPaolo Bonzini     int rx_rate;
2966dd285b06SPaolo Bonzini     int tx_req;
2967dd285b06SPaolo Bonzini     int rx_req;
2968dd285b06SPaolo Bonzini 
2969dd285b06SPaolo Bonzini     I2SCodec *codec;
2970dd285b06SPaolo Bonzini     QEMUTimer *source_timer;
2971dd285b06SPaolo Bonzini     QEMUTimer *sink_timer;
2972dd285b06SPaolo Bonzini };
2973dd285b06SPaolo Bonzini 
2974dd285b06SPaolo Bonzini static void omap_mcbsp_intr_update(struct omap_mcbsp_s *s)
2975dd285b06SPaolo Bonzini {
2976dd285b06SPaolo Bonzini     int irq;
2977dd285b06SPaolo Bonzini 
2978dd285b06SPaolo Bonzini     switch ((s->spcr[0] >> 4) & 3) {			/* RINTM */
2979dd285b06SPaolo Bonzini     case 0:
2980dd285b06SPaolo Bonzini         irq = (s->spcr[0] >> 1) & 1;			/* RRDY */
2981dd285b06SPaolo Bonzini         break;
2982dd285b06SPaolo Bonzini     case 3:
2983dd285b06SPaolo Bonzini         irq = (s->spcr[0] >> 3) & 1;			/* RSYNCERR */
2984dd285b06SPaolo Bonzini         break;
2985dd285b06SPaolo Bonzini     default:
2986dd285b06SPaolo Bonzini         irq = 0;
2987dd285b06SPaolo Bonzini         break;
2988dd285b06SPaolo Bonzini     }
2989dd285b06SPaolo Bonzini 
2990dd285b06SPaolo Bonzini     if (irq)
2991dd285b06SPaolo Bonzini         qemu_irq_pulse(s->rxirq);
2992dd285b06SPaolo Bonzini 
2993dd285b06SPaolo Bonzini     switch ((s->spcr[1] >> 4) & 3) {			/* XINTM */
2994dd285b06SPaolo Bonzini     case 0:
2995dd285b06SPaolo Bonzini         irq = (s->spcr[1] >> 1) & 1;			/* XRDY */
2996dd285b06SPaolo Bonzini         break;
2997dd285b06SPaolo Bonzini     case 3:
2998dd285b06SPaolo Bonzini         irq = (s->spcr[1] >> 3) & 1;			/* XSYNCERR */
2999dd285b06SPaolo Bonzini         break;
3000dd285b06SPaolo Bonzini     default:
3001dd285b06SPaolo Bonzini         irq = 0;
3002dd285b06SPaolo Bonzini         break;
3003dd285b06SPaolo Bonzini     }
3004dd285b06SPaolo Bonzini 
3005dd285b06SPaolo Bonzini     if (irq)
3006dd285b06SPaolo Bonzini         qemu_irq_pulse(s->txirq);
3007dd285b06SPaolo Bonzini }
3008dd285b06SPaolo Bonzini 
3009dd285b06SPaolo Bonzini static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s)
3010dd285b06SPaolo Bonzini {
3011dd285b06SPaolo Bonzini     if ((s->spcr[0] >> 1) & 1)				/* RRDY */
3012dd285b06SPaolo Bonzini         s->spcr[0] |= 1 << 2;				/* RFULL */
3013dd285b06SPaolo Bonzini     s->spcr[0] |= 1 << 1;				/* RRDY */
3014dd285b06SPaolo Bonzini     qemu_irq_raise(s->rxdrq);
3015dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3016dd285b06SPaolo Bonzini }
3017dd285b06SPaolo Bonzini 
3018dd285b06SPaolo Bonzini static void omap_mcbsp_source_tick(void *opaque)
3019dd285b06SPaolo Bonzini {
3020dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3021dd285b06SPaolo Bonzini     static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3022dd285b06SPaolo Bonzini 
3023dd285b06SPaolo Bonzini     if (!s->rx_rate)
3024dd285b06SPaolo Bonzini         return;
3025dd285b06SPaolo Bonzini     if (s->rx_req)
3026dd285b06SPaolo Bonzini         printf("%s: Rx FIFO overrun\n", __FUNCTION__);
3027dd285b06SPaolo Bonzini 
3028dd285b06SPaolo Bonzini     s->rx_req = s->rx_rate << bps[(s->rcr[0] >> 5) & 7];
3029dd285b06SPaolo Bonzini 
3030dd285b06SPaolo Bonzini     omap_mcbsp_rx_newdata(s);
3031bc72ad67SAlex Bligh     timer_mod(s->source_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
3032dd285b06SPaolo Bonzini                    get_ticks_per_sec());
3033dd285b06SPaolo Bonzini }
3034dd285b06SPaolo Bonzini 
3035dd285b06SPaolo Bonzini static void omap_mcbsp_rx_start(struct omap_mcbsp_s *s)
3036dd285b06SPaolo Bonzini {
3037dd285b06SPaolo Bonzini     if (!s->codec || !s->codec->rts)
3038dd285b06SPaolo Bonzini         omap_mcbsp_source_tick(s);
3039dd285b06SPaolo Bonzini     else if (s->codec->in.len) {
3040dd285b06SPaolo Bonzini         s->rx_req = s->codec->in.len;
3041dd285b06SPaolo Bonzini         omap_mcbsp_rx_newdata(s);
3042dd285b06SPaolo Bonzini     }
3043dd285b06SPaolo Bonzini }
3044dd285b06SPaolo Bonzini 
3045dd285b06SPaolo Bonzini static void omap_mcbsp_rx_stop(struct omap_mcbsp_s *s)
3046dd285b06SPaolo Bonzini {
3047bc72ad67SAlex Bligh     timer_del(s->source_timer);
3048dd285b06SPaolo Bonzini }
3049dd285b06SPaolo Bonzini 
3050dd285b06SPaolo Bonzini static void omap_mcbsp_rx_done(struct omap_mcbsp_s *s)
3051dd285b06SPaolo Bonzini {
3052dd285b06SPaolo Bonzini     s->spcr[0] &= ~(1 << 1);				/* RRDY */
3053dd285b06SPaolo Bonzini     qemu_irq_lower(s->rxdrq);
3054dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3055dd285b06SPaolo Bonzini }
3056dd285b06SPaolo Bonzini 
3057dd285b06SPaolo Bonzini static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s)
3058dd285b06SPaolo Bonzini {
3059dd285b06SPaolo Bonzini     s->spcr[1] |= 1 << 1;				/* XRDY */
3060dd285b06SPaolo Bonzini     qemu_irq_raise(s->txdrq);
3061dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3062dd285b06SPaolo Bonzini }
3063dd285b06SPaolo Bonzini 
3064dd285b06SPaolo Bonzini static void omap_mcbsp_sink_tick(void *opaque)
3065dd285b06SPaolo Bonzini {
3066dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3067dd285b06SPaolo Bonzini     static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3068dd285b06SPaolo Bonzini 
3069dd285b06SPaolo Bonzini     if (!s->tx_rate)
3070dd285b06SPaolo Bonzini         return;
3071dd285b06SPaolo Bonzini     if (s->tx_req)
3072dd285b06SPaolo Bonzini         printf("%s: Tx FIFO underrun\n", __FUNCTION__);
3073dd285b06SPaolo Bonzini 
3074dd285b06SPaolo Bonzini     s->tx_req = s->tx_rate << bps[(s->xcr[0] >> 5) & 7];
3075dd285b06SPaolo Bonzini 
3076dd285b06SPaolo Bonzini     omap_mcbsp_tx_newdata(s);
3077bc72ad67SAlex Bligh     timer_mod(s->sink_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
3078dd285b06SPaolo Bonzini                    get_ticks_per_sec());
3079dd285b06SPaolo Bonzini }
3080dd285b06SPaolo Bonzini 
3081dd285b06SPaolo Bonzini static void omap_mcbsp_tx_start(struct omap_mcbsp_s *s)
3082dd285b06SPaolo Bonzini {
3083dd285b06SPaolo Bonzini     if (!s->codec || !s->codec->cts)
3084dd285b06SPaolo Bonzini         omap_mcbsp_sink_tick(s);
3085dd285b06SPaolo Bonzini     else if (s->codec->out.size) {
3086dd285b06SPaolo Bonzini         s->tx_req = s->codec->out.size;
3087dd285b06SPaolo Bonzini         omap_mcbsp_tx_newdata(s);
3088dd285b06SPaolo Bonzini     }
3089dd285b06SPaolo Bonzini }
3090dd285b06SPaolo Bonzini 
3091dd285b06SPaolo Bonzini static void omap_mcbsp_tx_done(struct omap_mcbsp_s *s)
3092dd285b06SPaolo Bonzini {
3093dd285b06SPaolo Bonzini     s->spcr[1] &= ~(1 << 1);				/* XRDY */
3094dd285b06SPaolo Bonzini     qemu_irq_lower(s->txdrq);
3095dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3096dd285b06SPaolo Bonzini     if (s->codec && s->codec->cts)
3097dd285b06SPaolo Bonzini         s->codec->tx_swallow(s->codec->opaque);
3098dd285b06SPaolo Bonzini }
3099dd285b06SPaolo Bonzini 
3100dd285b06SPaolo Bonzini static void omap_mcbsp_tx_stop(struct omap_mcbsp_s *s)
3101dd285b06SPaolo Bonzini {
3102dd285b06SPaolo Bonzini     s->tx_req = 0;
3103dd285b06SPaolo Bonzini     omap_mcbsp_tx_done(s);
3104bc72ad67SAlex Bligh     timer_del(s->sink_timer);
3105dd285b06SPaolo Bonzini }
3106dd285b06SPaolo Bonzini 
3107dd285b06SPaolo Bonzini static void omap_mcbsp_req_update(struct omap_mcbsp_s *s)
3108dd285b06SPaolo Bonzini {
3109dd285b06SPaolo Bonzini     int prev_rx_rate, prev_tx_rate;
3110dd285b06SPaolo Bonzini     int rx_rate = 0, tx_rate = 0;
3111dd285b06SPaolo Bonzini     int cpu_rate = 1500000;	/* XXX */
3112dd285b06SPaolo Bonzini 
3113dd285b06SPaolo Bonzini     /* TODO: check CLKSTP bit */
3114dd285b06SPaolo Bonzini     if (s->spcr[1] & (1 << 6)) {			/* GRST */
3115dd285b06SPaolo Bonzini         if (s->spcr[0] & (1 << 0)) {			/* RRST */
3116dd285b06SPaolo Bonzini             if ((s->srgr[1] & (1 << 13)) &&		/* CLKSM */
3117dd285b06SPaolo Bonzini                             (s->pcr & (1 << 8))) {	/* CLKRM */
3118dd285b06SPaolo Bonzini                 if (~s->pcr & (1 << 7))			/* SCLKME */
3119dd285b06SPaolo Bonzini                     rx_rate = cpu_rate /
3120dd285b06SPaolo Bonzini                             ((s->srgr[0] & 0xff) + 1);	/* CLKGDV */
3121dd285b06SPaolo Bonzini             } else
3122dd285b06SPaolo Bonzini                 if (s->codec)
3123dd285b06SPaolo Bonzini                     rx_rate = s->codec->rx_rate;
3124dd285b06SPaolo Bonzini         }
3125dd285b06SPaolo Bonzini 
3126dd285b06SPaolo Bonzini         if (s->spcr[1] & (1 << 0)) {			/* XRST */
3127dd285b06SPaolo Bonzini             if ((s->srgr[1] & (1 << 13)) &&		/* CLKSM */
3128dd285b06SPaolo Bonzini                             (s->pcr & (1 << 9))) {	/* CLKXM */
3129dd285b06SPaolo Bonzini                 if (~s->pcr & (1 << 7))			/* SCLKME */
3130dd285b06SPaolo Bonzini                     tx_rate = cpu_rate /
3131dd285b06SPaolo Bonzini                             ((s->srgr[0] & 0xff) + 1);	/* CLKGDV */
3132dd285b06SPaolo Bonzini             } else
3133dd285b06SPaolo Bonzini                 if (s->codec)
3134dd285b06SPaolo Bonzini                     tx_rate = s->codec->tx_rate;
3135dd285b06SPaolo Bonzini         }
3136dd285b06SPaolo Bonzini     }
3137dd285b06SPaolo Bonzini     prev_tx_rate = s->tx_rate;
3138dd285b06SPaolo Bonzini     prev_rx_rate = s->rx_rate;
3139dd285b06SPaolo Bonzini     s->tx_rate = tx_rate;
3140dd285b06SPaolo Bonzini     s->rx_rate = rx_rate;
3141dd285b06SPaolo Bonzini 
3142dd285b06SPaolo Bonzini     if (s->codec)
3143dd285b06SPaolo Bonzini         s->codec->set_rate(s->codec->opaque, rx_rate, tx_rate);
3144dd285b06SPaolo Bonzini 
3145dd285b06SPaolo Bonzini     if (!prev_tx_rate && tx_rate)
3146dd285b06SPaolo Bonzini         omap_mcbsp_tx_start(s);
3147dd285b06SPaolo Bonzini     else if (s->tx_rate && !tx_rate)
3148dd285b06SPaolo Bonzini         omap_mcbsp_tx_stop(s);
3149dd285b06SPaolo Bonzini 
3150dd285b06SPaolo Bonzini     if (!prev_rx_rate && rx_rate)
3151dd285b06SPaolo Bonzini         omap_mcbsp_rx_start(s);
3152dd285b06SPaolo Bonzini     else if (prev_tx_rate && !tx_rate)
3153dd285b06SPaolo Bonzini         omap_mcbsp_rx_stop(s);
3154dd285b06SPaolo Bonzini }
3155dd285b06SPaolo Bonzini 
3156dd285b06SPaolo Bonzini static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr,
3157dd285b06SPaolo Bonzini                                 unsigned size)
3158dd285b06SPaolo Bonzini {
3159dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3160dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3161dd285b06SPaolo Bonzini     uint16_t ret;
3162dd285b06SPaolo Bonzini 
3163dd285b06SPaolo Bonzini     if (size != 2) {
3164dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
3165dd285b06SPaolo Bonzini     }
3166dd285b06SPaolo Bonzini 
3167dd285b06SPaolo Bonzini     switch (offset) {
3168dd285b06SPaolo Bonzini     case 0x00:	/* DRR2 */
3169dd285b06SPaolo Bonzini         if (((s->rcr[0] >> 5) & 7) < 3)			/* RWDLEN1 */
3170dd285b06SPaolo Bonzini             return 0x0000;
3171dd285b06SPaolo Bonzini         /* Fall through.  */
3172dd285b06SPaolo Bonzini     case 0x02:	/* DRR1 */
3173dd285b06SPaolo Bonzini         if (s->rx_req < 2) {
3174dd285b06SPaolo Bonzini             printf("%s: Rx FIFO underrun\n", __FUNCTION__);
3175dd285b06SPaolo Bonzini             omap_mcbsp_rx_done(s);
3176dd285b06SPaolo Bonzini         } else {
3177dd285b06SPaolo Bonzini             s->tx_req -= 2;
3178dd285b06SPaolo Bonzini             if (s->codec && s->codec->in.len >= 2) {
3179dd285b06SPaolo Bonzini                 ret = s->codec->in.fifo[s->codec->in.start ++] << 8;
3180dd285b06SPaolo Bonzini                 ret |= s->codec->in.fifo[s->codec->in.start ++];
3181dd285b06SPaolo Bonzini                 s->codec->in.len -= 2;
3182dd285b06SPaolo Bonzini             } else
3183dd285b06SPaolo Bonzini                 ret = 0x0000;
3184dd285b06SPaolo Bonzini             if (!s->tx_req)
3185dd285b06SPaolo Bonzini                 omap_mcbsp_rx_done(s);
3186dd285b06SPaolo Bonzini             return ret;
3187dd285b06SPaolo Bonzini         }
3188dd285b06SPaolo Bonzini         return 0x0000;
3189dd285b06SPaolo Bonzini 
3190dd285b06SPaolo Bonzini     case 0x04:	/* DXR2 */
3191dd285b06SPaolo Bonzini     case 0x06:	/* DXR1 */
3192dd285b06SPaolo Bonzini         return 0x0000;
3193dd285b06SPaolo Bonzini 
3194dd285b06SPaolo Bonzini     case 0x08:	/* SPCR2 */
3195dd285b06SPaolo Bonzini         return s->spcr[1];
3196dd285b06SPaolo Bonzini     case 0x0a:	/* SPCR1 */
3197dd285b06SPaolo Bonzini         return s->spcr[0];
3198dd285b06SPaolo Bonzini     case 0x0c:	/* RCR2 */
3199dd285b06SPaolo Bonzini         return s->rcr[1];
3200dd285b06SPaolo Bonzini     case 0x0e:	/* RCR1 */
3201dd285b06SPaolo Bonzini         return s->rcr[0];
3202dd285b06SPaolo Bonzini     case 0x10:	/* XCR2 */
3203dd285b06SPaolo Bonzini         return s->xcr[1];
3204dd285b06SPaolo Bonzini     case 0x12:	/* XCR1 */
3205dd285b06SPaolo Bonzini         return s->xcr[0];
3206dd285b06SPaolo Bonzini     case 0x14:	/* SRGR2 */
3207dd285b06SPaolo Bonzini         return s->srgr[1];
3208dd285b06SPaolo Bonzini     case 0x16:	/* SRGR1 */
3209dd285b06SPaolo Bonzini         return s->srgr[0];
3210dd285b06SPaolo Bonzini     case 0x18:	/* MCR2 */
3211dd285b06SPaolo Bonzini         return s->mcr[1];
3212dd285b06SPaolo Bonzini     case 0x1a:	/* MCR1 */
3213dd285b06SPaolo Bonzini         return s->mcr[0];
3214dd285b06SPaolo Bonzini     case 0x1c:	/* RCERA */
3215dd285b06SPaolo Bonzini         return s->rcer[0];
3216dd285b06SPaolo Bonzini     case 0x1e:	/* RCERB */
3217dd285b06SPaolo Bonzini         return s->rcer[1];
3218dd285b06SPaolo Bonzini     case 0x20:	/* XCERA */
3219dd285b06SPaolo Bonzini         return s->xcer[0];
3220dd285b06SPaolo Bonzini     case 0x22:	/* XCERB */
3221dd285b06SPaolo Bonzini         return s->xcer[1];
3222dd285b06SPaolo Bonzini     case 0x24:	/* PCR0 */
3223dd285b06SPaolo Bonzini         return s->pcr;
3224dd285b06SPaolo Bonzini     case 0x26:	/* RCERC */
3225dd285b06SPaolo Bonzini         return s->rcer[2];
3226dd285b06SPaolo Bonzini     case 0x28:	/* RCERD */
3227dd285b06SPaolo Bonzini         return s->rcer[3];
3228dd285b06SPaolo Bonzini     case 0x2a:	/* XCERC */
3229dd285b06SPaolo Bonzini         return s->xcer[2];
3230dd285b06SPaolo Bonzini     case 0x2c:	/* XCERD */
3231dd285b06SPaolo Bonzini         return s->xcer[3];
3232dd285b06SPaolo Bonzini     case 0x2e:	/* RCERE */
3233dd285b06SPaolo Bonzini         return s->rcer[4];
3234dd285b06SPaolo Bonzini     case 0x30:	/* RCERF */
3235dd285b06SPaolo Bonzini         return s->rcer[5];
3236dd285b06SPaolo Bonzini     case 0x32:	/* XCERE */
3237dd285b06SPaolo Bonzini         return s->xcer[4];
3238dd285b06SPaolo Bonzini     case 0x34:	/* XCERF */
3239dd285b06SPaolo Bonzini         return s->xcer[5];
3240dd285b06SPaolo Bonzini     case 0x36:	/* RCERG */
3241dd285b06SPaolo Bonzini         return s->rcer[6];
3242dd285b06SPaolo Bonzini     case 0x38:	/* RCERH */
3243dd285b06SPaolo Bonzini         return s->rcer[7];
3244dd285b06SPaolo Bonzini     case 0x3a:	/* XCERG */
3245dd285b06SPaolo Bonzini         return s->xcer[6];
3246dd285b06SPaolo Bonzini     case 0x3c:	/* XCERH */
3247dd285b06SPaolo Bonzini         return s->xcer[7];
3248dd285b06SPaolo Bonzini     }
3249dd285b06SPaolo Bonzini 
3250dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3251dd285b06SPaolo Bonzini     return 0;
3252dd285b06SPaolo Bonzini }
3253dd285b06SPaolo Bonzini 
3254dd285b06SPaolo Bonzini static void omap_mcbsp_writeh(void *opaque, hwaddr addr,
3255dd285b06SPaolo Bonzini                 uint32_t value)
3256dd285b06SPaolo Bonzini {
3257dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3258dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3259dd285b06SPaolo Bonzini 
3260dd285b06SPaolo Bonzini     switch (offset) {
3261dd285b06SPaolo Bonzini     case 0x00:	/* DRR2 */
3262dd285b06SPaolo Bonzini     case 0x02:	/* DRR1 */
3263dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
3264dd285b06SPaolo Bonzini         return;
3265dd285b06SPaolo Bonzini 
3266dd285b06SPaolo Bonzini     case 0x04:	/* DXR2 */
3267dd285b06SPaolo Bonzini         if (((s->xcr[0] >> 5) & 7) < 3)			/* XWDLEN1 */
3268dd285b06SPaolo Bonzini             return;
3269dd285b06SPaolo Bonzini         /* Fall through.  */
3270dd285b06SPaolo Bonzini     case 0x06:	/* DXR1 */
3271dd285b06SPaolo Bonzini         if (s->tx_req > 1) {
3272dd285b06SPaolo Bonzini             s->tx_req -= 2;
3273dd285b06SPaolo Bonzini             if (s->codec && s->codec->cts) {
3274dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] = (value >> 8) & 0xff;
3275dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] = (value >> 0) & 0xff;
3276dd285b06SPaolo Bonzini             }
3277dd285b06SPaolo Bonzini             if (s->tx_req < 2)
3278dd285b06SPaolo Bonzini                 omap_mcbsp_tx_done(s);
3279dd285b06SPaolo Bonzini         } else
3280dd285b06SPaolo Bonzini             printf("%s: Tx FIFO overrun\n", __FUNCTION__);
3281dd285b06SPaolo Bonzini         return;
3282dd285b06SPaolo Bonzini 
3283dd285b06SPaolo Bonzini     case 0x08:	/* SPCR2 */
3284dd285b06SPaolo Bonzini         s->spcr[1] &= 0x0002;
3285dd285b06SPaolo Bonzini         s->spcr[1] |= 0x03f9 & value;
3286dd285b06SPaolo Bonzini         s->spcr[1] |= 0x0004 & (value << 2);		/* XEMPTY := XRST */
3287dd285b06SPaolo Bonzini         if (~value & 1)					/* XRST */
3288dd285b06SPaolo Bonzini             s->spcr[1] &= ~6;
3289dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3290dd285b06SPaolo Bonzini         return;
3291dd285b06SPaolo Bonzini     case 0x0a:	/* SPCR1 */
3292dd285b06SPaolo Bonzini         s->spcr[0] &= 0x0006;
3293dd285b06SPaolo Bonzini         s->spcr[0] |= 0xf8f9 & value;
3294dd285b06SPaolo Bonzini         if (value & (1 << 15))				/* DLB */
3295dd285b06SPaolo Bonzini             printf("%s: Digital Loopback mode enable attempt\n", __FUNCTION__);
3296dd285b06SPaolo Bonzini         if (~value & 1) {				/* RRST */
3297dd285b06SPaolo Bonzini             s->spcr[0] &= ~6;
3298dd285b06SPaolo Bonzini             s->rx_req = 0;
3299dd285b06SPaolo Bonzini             omap_mcbsp_rx_done(s);
3300dd285b06SPaolo Bonzini         }
3301dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3302dd285b06SPaolo Bonzini         return;
3303dd285b06SPaolo Bonzini 
3304dd285b06SPaolo Bonzini     case 0x0c:	/* RCR2 */
3305dd285b06SPaolo Bonzini         s->rcr[1] = value & 0xffff;
3306dd285b06SPaolo Bonzini         return;
3307dd285b06SPaolo Bonzini     case 0x0e:	/* RCR1 */
3308dd285b06SPaolo Bonzini         s->rcr[0] = value & 0x7fe0;
3309dd285b06SPaolo Bonzini         return;
3310dd285b06SPaolo Bonzini     case 0x10:	/* XCR2 */
3311dd285b06SPaolo Bonzini         s->xcr[1] = value & 0xffff;
3312dd285b06SPaolo Bonzini         return;
3313dd285b06SPaolo Bonzini     case 0x12:	/* XCR1 */
3314dd285b06SPaolo Bonzini         s->xcr[0] = value & 0x7fe0;
3315dd285b06SPaolo Bonzini         return;
3316dd285b06SPaolo Bonzini     case 0x14:	/* SRGR2 */
3317dd285b06SPaolo Bonzini         s->srgr[1] = value & 0xffff;
3318dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3319dd285b06SPaolo Bonzini         return;
3320dd285b06SPaolo Bonzini     case 0x16:	/* SRGR1 */
3321dd285b06SPaolo Bonzini         s->srgr[0] = value & 0xffff;
3322dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3323dd285b06SPaolo Bonzini         return;
3324dd285b06SPaolo Bonzini     case 0x18:	/* MCR2 */
3325dd285b06SPaolo Bonzini         s->mcr[1] = value & 0x03e3;
3326dd285b06SPaolo Bonzini         if (value & 3)					/* XMCM */
3327dd285b06SPaolo Bonzini             printf("%s: Tx channel selection mode enable attempt\n",
3328dd285b06SPaolo Bonzini                             __FUNCTION__);
3329dd285b06SPaolo Bonzini         return;
3330dd285b06SPaolo Bonzini     case 0x1a:	/* MCR1 */
3331dd285b06SPaolo Bonzini         s->mcr[0] = value & 0x03e1;
3332dd285b06SPaolo Bonzini         if (value & 1)					/* RMCM */
3333dd285b06SPaolo Bonzini             printf("%s: Rx channel selection mode enable attempt\n",
3334dd285b06SPaolo Bonzini                             __FUNCTION__);
3335dd285b06SPaolo Bonzini         return;
3336dd285b06SPaolo Bonzini     case 0x1c:	/* RCERA */
3337dd285b06SPaolo Bonzini         s->rcer[0] = value & 0xffff;
3338dd285b06SPaolo Bonzini         return;
3339dd285b06SPaolo Bonzini     case 0x1e:	/* RCERB */
3340dd285b06SPaolo Bonzini         s->rcer[1] = value & 0xffff;
3341dd285b06SPaolo Bonzini         return;
3342dd285b06SPaolo Bonzini     case 0x20:	/* XCERA */
3343dd285b06SPaolo Bonzini         s->xcer[0] = value & 0xffff;
3344dd285b06SPaolo Bonzini         return;
3345dd285b06SPaolo Bonzini     case 0x22:	/* XCERB */
3346dd285b06SPaolo Bonzini         s->xcer[1] = value & 0xffff;
3347dd285b06SPaolo Bonzini         return;
3348dd285b06SPaolo Bonzini     case 0x24:	/* PCR0 */
3349dd285b06SPaolo Bonzini         s->pcr = value & 0x7faf;
3350dd285b06SPaolo Bonzini         return;
3351dd285b06SPaolo Bonzini     case 0x26:	/* RCERC */
3352dd285b06SPaolo Bonzini         s->rcer[2] = value & 0xffff;
3353dd285b06SPaolo Bonzini         return;
3354dd285b06SPaolo Bonzini     case 0x28:	/* RCERD */
3355dd285b06SPaolo Bonzini         s->rcer[3] = value & 0xffff;
3356dd285b06SPaolo Bonzini         return;
3357dd285b06SPaolo Bonzini     case 0x2a:	/* XCERC */
3358dd285b06SPaolo Bonzini         s->xcer[2] = value & 0xffff;
3359dd285b06SPaolo Bonzini         return;
3360dd285b06SPaolo Bonzini     case 0x2c:	/* XCERD */
3361dd285b06SPaolo Bonzini         s->xcer[3] = value & 0xffff;
3362dd285b06SPaolo Bonzini         return;
3363dd285b06SPaolo Bonzini     case 0x2e:	/* RCERE */
3364dd285b06SPaolo Bonzini         s->rcer[4] = value & 0xffff;
3365dd285b06SPaolo Bonzini         return;
3366dd285b06SPaolo Bonzini     case 0x30:	/* RCERF */
3367dd285b06SPaolo Bonzini         s->rcer[5] = value & 0xffff;
3368dd285b06SPaolo Bonzini         return;
3369dd285b06SPaolo Bonzini     case 0x32:	/* XCERE */
3370dd285b06SPaolo Bonzini         s->xcer[4] = value & 0xffff;
3371dd285b06SPaolo Bonzini         return;
3372dd285b06SPaolo Bonzini     case 0x34:	/* XCERF */
3373dd285b06SPaolo Bonzini         s->xcer[5] = value & 0xffff;
3374dd285b06SPaolo Bonzini         return;
3375dd285b06SPaolo Bonzini     case 0x36:	/* RCERG */
3376dd285b06SPaolo Bonzini         s->rcer[6] = value & 0xffff;
3377dd285b06SPaolo Bonzini         return;
3378dd285b06SPaolo Bonzini     case 0x38:	/* RCERH */
3379dd285b06SPaolo Bonzini         s->rcer[7] = value & 0xffff;
3380dd285b06SPaolo Bonzini         return;
3381dd285b06SPaolo Bonzini     case 0x3a:	/* XCERG */
3382dd285b06SPaolo Bonzini         s->xcer[6] = value & 0xffff;
3383dd285b06SPaolo Bonzini         return;
3384dd285b06SPaolo Bonzini     case 0x3c:	/* XCERH */
3385dd285b06SPaolo Bonzini         s->xcer[7] = value & 0xffff;
3386dd285b06SPaolo Bonzini         return;
3387dd285b06SPaolo Bonzini     }
3388dd285b06SPaolo Bonzini 
3389dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3390dd285b06SPaolo Bonzini }
3391dd285b06SPaolo Bonzini 
3392dd285b06SPaolo Bonzini static void omap_mcbsp_writew(void *opaque, hwaddr addr,
3393dd285b06SPaolo Bonzini                 uint32_t value)
3394dd285b06SPaolo Bonzini {
3395dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3396dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3397dd285b06SPaolo Bonzini 
3398dd285b06SPaolo Bonzini     if (offset == 0x04) {				/* DXR */
3399dd285b06SPaolo Bonzini         if (((s->xcr[0] >> 5) & 7) < 3)			/* XWDLEN1 */
3400dd285b06SPaolo Bonzini             return;
3401dd285b06SPaolo Bonzini         if (s->tx_req > 3) {
3402dd285b06SPaolo Bonzini             s->tx_req -= 4;
3403dd285b06SPaolo Bonzini             if (s->codec && s->codec->cts) {
3404dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3405dd285b06SPaolo Bonzini                         (value >> 24) & 0xff;
3406dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3407dd285b06SPaolo Bonzini                         (value >> 16) & 0xff;
3408dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3409dd285b06SPaolo Bonzini                         (value >> 8) & 0xff;
3410dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3411dd285b06SPaolo Bonzini                         (value >> 0) & 0xff;
3412dd285b06SPaolo Bonzini             }
3413dd285b06SPaolo Bonzini             if (s->tx_req < 4)
3414dd285b06SPaolo Bonzini                 omap_mcbsp_tx_done(s);
3415dd285b06SPaolo Bonzini         } else
3416dd285b06SPaolo Bonzini             printf("%s: Tx FIFO overrun\n", __FUNCTION__);
3417dd285b06SPaolo Bonzini         return;
3418dd285b06SPaolo Bonzini     }
3419dd285b06SPaolo Bonzini 
3420dd285b06SPaolo Bonzini     omap_badwidth_write16(opaque, addr, value);
3421dd285b06SPaolo Bonzini }
3422dd285b06SPaolo Bonzini 
3423dd285b06SPaolo Bonzini static void omap_mcbsp_write(void *opaque, hwaddr addr,
3424dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
3425dd285b06SPaolo Bonzini {
3426dd285b06SPaolo Bonzini     switch (size) {
342777a8257eSStefan Weil     case 2:
342877a8257eSStefan Weil         omap_mcbsp_writeh(opaque, addr, value);
342977a8257eSStefan Weil         break;
343077a8257eSStefan Weil     case 4:
343177a8257eSStefan Weil         omap_mcbsp_writew(opaque, addr, value);
343277a8257eSStefan Weil         break;
343377a8257eSStefan Weil     default:
343477a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
3435dd285b06SPaolo Bonzini     }
3436dd285b06SPaolo Bonzini }
3437dd285b06SPaolo Bonzini 
3438dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mcbsp_ops = {
3439dd285b06SPaolo Bonzini     .read = omap_mcbsp_read,
3440dd285b06SPaolo Bonzini     .write = omap_mcbsp_write,
3441dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3442dd285b06SPaolo Bonzini };
3443dd285b06SPaolo Bonzini 
3444dd285b06SPaolo Bonzini static void omap_mcbsp_reset(struct omap_mcbsp_s *s)
3445dd285b06SPaolo Bonzini {
3446dd285b06SPaolo Bonzini     memset(&s->spcr, 0, sizeof(s->spcr));
3447dd285b06SPaolo Bonzini     memset(&s->rcr, 0, sizeof(s->rcr));
3448dd285b06SPaolo Bonzini     memset(&s->xcr, 0, sizeof(s->xcr));
3449dd285b06SPaolo Bonzini     s->srgr[0] = 0x0001;
3450dd285b06SPaolo Bonzini     s->srgr[1] = 0x2000;
3451dd285b06SPaolo Bonzini     memset(&s->mcr, 0, sizeof(s->mcr));
3452dd285b06SPaolo Bonzini     memset(&s->pcr, 0, sizeof(s->pcr));
3453dd285b06SPaolo Bonzini     memset(&s->rcer, 0, sizeof(s->rcer));
3454dd285b06SPaolo Bonzini     memset(&s->xcer, 0, sizeof(s->xcer));
3455dd285b06SPaolo Bonzini     s->tx_req = 0;
3456dd285b06SPaolo Bonzini     s->rx_req = 0;
3457dd285b06SPaolo Bonzini     s->tx_rate = 0;
3458dd285b06SPaolo Bonzini     s->rx_rate = 0;
3459bc72ad67SAlex Bligh     timer_del(s->source_timer);
3460bc72ad67SAlex Bligh     timer_del(s->sink_timer);
3461dd285b06SPaolo Bonzini }
3462dd285b06SPaolo Bonzini 
3463dd285b06SPaolo Bonzini static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory,
3464dd285b06SPaolo Bonzini                                             hwaddr base,
3465dd285b06SPaolo Bonzini                                             qemu_irq txirq, qemu_irq rxirq,
3466dd285b06SPaolo Bonzini                                             qemu_irq *dma, omap_clk clk)
3467dd285b06SPaolo Bonzini {
3468b45c03f5SMarkus Armbruster     struct omap_mcbsp_s *s = g_new0(struct omap_mcbsp_s, 1);
3469dd285b06SPaolo Bonzini 
3470dd285b06SPaolo Bonzini     s->txirq = txirq;
3471dd285b06SPaolo Bonzini     s->rxirq = rxirq;
3472dd285b06SPaolo Bonzini     s->txdrq = dma[0];
3473dd285b06SPaolo Bonzini     s->rxdrq = dma[1];
3474bc72ad67SAlex Bligh     s->sink_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_mcbsp_sink_tick, s);
3475bc72ad67SAlex Bligh     s->source_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_mcbsp_source_tick, s);
3476dd285b06SPaolo Bonzini     omap_mcbsp_reset(s);
3477dd285b06SPaolo Bonzini 
34782c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mcbsp_ops, s, "omap-mcbsp", 0x800);
3479dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
3480dd285b06SPaolo Bonzini 
3481dd285b06SPaolo Bonzini     return s;
3482dd285b06SPaolo Bonzini }
3483dd285b06SPaolo Bonzini 
3484dd285b06SPaolo Bonzini static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level)
3485dd285b06SPaolo Bonzini {
3486dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3487dd285b06SPaolo Bonzini 
3488dd285b06SPaolo Bonzini     if (s->rx_rate) {
3489dd285b06SPaolo Bonzini         s->rx_req = s->codec->in.len;
3490dd285b06SPaolo Bonzini         omap_mcbsp_rx_newdata(s);
3491dd285b06SPaolo Bonzini     }
3492dd285b06SPaolo Bonzini }
3493dd285b06SPaolo Bonzini 
3494dd285b06SPaolo Bonzini static void omap_mcbsp_i2s_start(void *opaque, int line, int level)
3495dd285b06SPaolo Bonzini {
3496dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3497dd285b06SPaolo Bonzini 
3498dd285b06SPaolo Bonzini     if (s->tx_rate) {
3499dd285b06SPaolo Bonzini         s->tx_req = s->codec->out.size;
3500dd285b06SPaolo Bonzini         omap_mcbsp_tx_newdata(s);
3501dd285b06SPaolo Bonzini     }
3502dd285b06SPaolo Bonzini }
3503dd285b06SPaolo Bonzini 
3504dd285b06SPaolo Bonzini void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave)
3505dd285b06SPaolo Bonzini {
3506dd285b06SPaolo Bonzini     s->codec = slave;
3507f3c7d038SAndreas Färber     slave->rx_swallow = qemu_allocate_irq(omap_mcbsp_i2s_swallow, s, 0);
3508f3c7d038SAndreas Färber     slave->tx_start = qemu_allocate_irq(omap_mcbsp_i2s_start, s, 0);
3509dd285b06SPaolo Bonzini }
3510dd285b06SPaolo Bonzini 
3511dd285b06SPaolo Bonzini /* LED Pulse Generators */
3512dd285b06SPaolo Bonzini struct omap_lpg_s {
3513dd285b06SPaolo Bonzini     MemoryRegion iomem;
3514dd285b06SPaolo Bonzini     QEMUTimer *tm;
3515dd285b06SPaolo Bonzini 
3516dd285b06SPaolo Bonzini     uint8_t control;
3517dd285b06SPaolo Bonzini     uint8_t power;
3518dd285b06SPaolo Bonzini     int64_t on;
3519dd285b06SPaolo Bonzini     int64_t period;
3520dd285b06SPaolo Bonzini     int clk;
3521dd285b06SPaolo Bonzini     int cycle;
3522dd285b06SPaolo Bonzini };
3523dd285b06SPaolo Bonzini 
3524dd285b06SPaolo Bonzini static void omap_lpg_tick(void *opaque)
3525dd285b06SPaolo Bonzini {
3526dd285b06SPaolo Bonzini     struct omap_lpg_s *s = opaque;
3527dd285b06SPaolo Bonzini 
3528dd285b06SPaolo Bonzini     if (s->cycle)
3529bc72ad67SAlex Bligh         timer_mod(s->tm, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + s->period - s->on);
3530dd285b06SPaolo Bonzini     else
3531bc72ad67SAlex Bligh         timer_mod(s->tm, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + s->on);
3532dd285b06SPaolo Bonzini 
3533dd285b06SPaolo Bonzini     s->cycle = !s->cycle;
3534dd285b06SPaolo Bonzini     printf("%s: LED is %s\n", __FUNCTION__, s->cycle ? "on" : "off");
3535dd285b06SPaolo Bonzini }
3536dd285b06SPaolo Bonzini 
3537dd285b06SPaolo Bonzini static void omap_lpg_update(struct omap_lpg_s *s)
3538dd285b06SPaolo Bonzini {
3539dd285b06SPaolo Bonzini     int64_t on, period = 1, ticks = 1000;
3540dd285b06SPaolo Bonzini     static const int per[8] = { 1, 2, 4, 8, 12, 16, 20, 24 };
3541dd285b06SPaolo Bonzini 
3542dd285b06SPaolo Bonzini     if (~s->control & (1 << 6))					/* LPGRES */
3543dd285b06SPaolo Bonzini         on = 0;
3544dd285b06SPaolo Bonzini     else if (s->control & (1 << 7))				/* PERM_ON */
3545dd285b06SPaolo Bonzini         on = period;
3546dd285b06SPaolo Bonzini     else {
3547dd285b06SPaolo Bonzini         period = muldiv64(ticks, per[s->control & 7],		/* PERCTRL */
3548dd285b06SPaolo Bonzini                         256 / 32);
3549dd285b06SPaolo Bonzini         on = (s->clk && s->power) ? muldiv64(ticks,
3550dd285b06SPaolo Bonzini                         per[(s->control >> 3) & 7], 256) : 0;	/* ONCTRL */
3551dd285b06SPaolo Bonzini     }
3552dd285b06SPaolo Bonzini 
3553bc72ad67SAlex Bligh     timer_del(s->tm);
3554dd285b06SPaolo Bonzini     if (on == period && s->on < s->period)
3555dd285b06SPaolo Bonzini         printf("%s: LED is on\n", __FUNCTION__);
3556dd285b06SPaolo Bonzini     else if (on == 0 && s->on)
3557dd285b06SPaolo Bonzini         printf("%s: LED is off\n", __FUNCTION__);
3558dd285b06SPaolo Bonzini     else if (on && (on != s->on || period != s->period)) {
3559dd285b06SPaolo Bonzini         s->cycle = 0;
3560dd285b06SPaolo Bonzini         s->on = on;
3561dd285b06SPaolo Bonzini         s->period = period;
3562dd285b06SPaolo Bonzini         omap_lpg_tick(s);
3563dd285b06SPaolo Bonzini         return;
3564dd285b06SPaolo Bonzini     }
3565dd285b06SPaolo Bonzini 
3566dd285b06SPaolo Bonzini     s->on = on;
3567dd285b06SPaolo Bonzini     s->period = period;
3568dd285b06SPaolo Bonzini }
3569dd285b06SPaolo Bonzini 
3570dd285b06SPaolo Bonzini static void omap_lpg_reset(struct omap_lpg_s *s)
3571dd285b06SPaolo Bonzini {
3572dd285b06SPaolo Bonzini     s->control = 0x00;
3573dd285b06SPaolo Bonzini     s->power = 0x00;
3574dd285b06SPaolo Bonzini     s->clk = 1;
3575dd285b06SPaolo Bonzini     omap_lpg_update(s);
3576dd285b06SPaolo Bonzini }
3577dd285b06SPaolo Bonzini 
3578dd285b06SPaolo Bonzini static uint64_t omap_lpg_read(void *opaque, hwaddr addr,
3579dd285b06SPaolo Bonzini                               unsigned size)
3580dd285b06SPaolo Bonzini {
3581dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3582dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3583dd285b06SPaolo Bonzini 
3584dd285b06SPaolo Bonzini     if (size != 1) {
3585dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
3586dd285b06SPaolo Bonzini     }
3587dd285b06SPaolo Bonzini 
3588dd285b06SPaolo Bonzini     switch (offset) {
3589dd285b06SPaolo Bonzini     case 0x00:	/* LCR */
3590dd285b06SPaolo Bonzini         return s->control;
3591dd285b06SPaolo Bonzini 
3592dd285b06SPaolo Bonzini     case 0x04:	/* PMR */
3593dd285b06SPaolo Bonzini         return s->power;
3594dd285b06SPaolo Bonzini     }
3595dd285b06SPaolo Bonzini 
3596dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3597dd285b06SPaolo Bonzini     return 0;
3598dd285b06SPaolo Bonzini }
3599dd285b06SPaolo Bonzini 
3600dd285b06SPaolo Bonzini static void omap_lpg_write(void *opaque, hwaddr addr,
3601dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
3602dd285b06SPaolo Bonzini {
3603dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3604dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3605dd285b06SPaolo Bonzini 
3606dd285b06SPaolo Bonzini     if (size != 1) {
360777a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
360877a8257eSStefan Weil         return;
3609dd285b06SPaolo Bonzini     }
3610dd285b06SPaolo Bonzini 
3611dd285b06SPaolo Bonzini     switch (offset) {
3612dd285b06SPaolo Bonzini     case 0x00:	/* LCR */
3613dd285b06SPaolo Bonzini         if (~value & (1 << 6))					/* LPGRES */
3614dd285b06SPaolo Bonzini             omap_lpg_reset(s);
3615dd285b06SPaolo Bonzini         s->control = value & 0xff;
3616dd285b06SPaolo Bonzini         omap_lpg_update(s);
3617dd285b06SPaolo Bonzini         return;
3618dd285b06SPaolo Bonzini 
3619dd285b06SPaolo Bonzini     case 0x04:	/* PMR */
3620dd285b06SPaolo Bonzini         s->power = value & 0x01;
3621dd285b06SPaolo Bonzini         omap_lpg_update(s);
3622dd285b06SPaolo Bonzini         return;
3623dd285b06SPaolo Bonzini 
3624dd285b06SPaolo Bonzini     default:
3625dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
3626dd285b06SPaolo Bonzini         return;
3627dd285b06SPaolo Bonzini     }
3628dd285b06SPaolo Bonzini }
3629dd285b06SPaolo Bonzini 
3630dd285b06SPaolo Bonzini static const MemoryRegionOps omap_lpg_ops = {
3631dd285b06SPaolo Bonzini     .read = omap_lpg_read,
3632dd285b06SPaolo Bonzini     .write = omap_lpg_write,
3633dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3634dd285b06SPaolo Bonzini };
3635dd285b06SPaolo Bonzini 
3636dd285b06SPaolo Bonzini static void omap_lpg_clk_update(void *opaque, int line, int on)
3637dd285b06SPaolo Bonzini {
3638dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3639dd285b06SPaolo Bonzini 
3640dd285b06SPaolo Bonzini     s->clk = on;
3641dd285b06SPaolo Bonzini     omap_lpg_update(s);
3642dd285b06SPaolo Bonzini }
3643dd285b06SPaolo Bonzini 
3644dd285b06SPaolo Bonzini static struct omap_lpg_s *omap_lpg_init(MemoryRegion *system_memory,
3645dd285b06SPaolo Bonzini                                         hwaddr base, omap_clk clk)
3646dd285b06SPaolo Bonzini {
3647b45c03f5SMarkus Armbruster     struct omap_lpg_s *s = g_new0(struct omap_lpg_s, 1);
3648dd285b06SPaolo Bonzini 
3649bc72ad67SAlex Bligh     s->tm = timer_new_ms(QEMU_CLOCK_VIRTUAL, omap_lpg_tick, s);
3650dd285b06SPaolo Bonzini 
3651dd285b06SPaolo Bonzini     omap_lpg_reset(s);
3652dd285b06SPaolo Bonzini 
36532c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_lpg_ops, s, "omap-lpg", 0x800);
3654dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
3655dd285b06SPaolo Bonzini 
3656f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_lpg_clk_update, s, 0));
3657dd285b06SPaolo Bonzini 
3658dd285b06SPaolo Bonzini     return s;
3659dd285b06SPaolo Bonzini }
3660dd285b06SPaolo Bonzini 
3661dd285b06SPaolo Bonzini /* MPUI Peripheral Bridge configuration */
3662dd285b06SPaolo Bonzini static uint64_t omap_mpui_io_read(void *opaque, hwaddr addr,
3663dd285b06SPaolo Bonzini                                   unsigned size)
3664dd285b06SPaolo Bonzini {
3665dd285b06SPaolo Bonzini     if (size != 2) {
3666dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
3667dd285b06SPaolo Bonzini     }
3668dd285b06SPaolo Bonzini 
3669dd285b06SPaolo Bonzini     if (addr == OMAP_MPUI_BASE)	/* CMR */
3670dd285b06SPaolo Bonzini         return 0xfe4d;
3671dd285b06SPaolo Bonzini 
3672dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3673dd285b06SPaolo Bonzini     return 0;
3674dd285b06SPaolo Bonzini }
3675dd285b06SPaolo Bonzini 
3676dd285b06SPaolo Bonzini static void omap_mpui_io_write(void *opaque, hwaddr addr,
3677dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
3678dd285b06SPaolo Bonzini {
3679dd285b06SPaolo Bonzini     /* FIXME: infinite loop */
3680dd285b06SPaolo Bonzini     omap_badwidth_write16(opaque, addr, value);
3681dd285b06SPaolo Bonzini }
3682dd285b06SPaolo Bonzini 
3683dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpui_io_ops = {
3684dd285b06SPaolo Bonzini     .read = omap_mpui_io_read,
3685dd285b06SPaolo Bonzini     .write = omap_mpui_io_write,
3686dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3687dd285b06SPaolo Bonzini };
3688dd285b06SPaolo Bonzini 
3689dd285b06SPaolo Bonzini static void omap_setup_mpui_io(MemoryRegion *system_memory,
3690dd285b06SPaolo Bonzini                                struct omap_mpu_state_s *mpu)
3691dd285b06SPaolo Bonzini {
36922c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->mpui_io_iomem, NULL, &omap_mpui_io_ops, mpu,
3693dd285b06SPaolo Bonzini                           "omap-mpui-io", 0x7fff);
3694dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_MPUI_BASE,
3695dd285b06SPaolo Bonzini                                 &mpu->mpui_io_iomem);
3696dd285b06SPaolo Bonzini }
3697dd285b06SPaolo Bonzini 
3698dd285b06SPaolo Bonzini /* General chip reset */
3699dd285b06SPaolo Bonzini static void omap1_mpu_reset(void *opaque)
3700dd285b06SPaolo Bonzini {
3701dd285b06SPaolo Bonzini     struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
3702dd285b06SPaolo Bonzini 
3703dd285b06SPaolo Bonzini     omap_dma_reset(mpu->dma);
3704dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[0]);
3705dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[1]);
3706dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[2]);
3707dd285b06SPaolo Bonzini     omap_wd_timer_reset(mpu->wdt);
3708dd285b06SPaolo Bonzini     omap_os_timer_reset(mpu->os_timer);
3709dd285b06SPaolo Bonzini     omap_lcdc_reset(mpu->lcd);
3710dd285b06SPaolo Bonzini     omap_ulpd_pm_reset(mpu);
3711dd285b06SPaolo Bonzini     omap_pin_cfg_reset(mpu);
3712dd285b06SPaolo Bonzini     omap_mpui_reset(mpu);
3713dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(mpu->private_tipb);
3714dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(mpu->public_tipb);
3715dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[0]);
3716dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[1]);
3717dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[2]);
3718dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[0]);
3719dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[1]);
3720dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[2]);
3721dd285b06SPaolo Bonzini     omap_mmc_reset(mpu->mmc);
3722dd285b06SPaolo Bonzini     omap_mpuio_reset(mpu->mpuio);
3723dd285b06SPaolo Bonzini     omap_uwire_reset(mpu->microwire);
3724dd285b06SPaolo Bonzini     omap_pwl_reset(mpu->pwl);
3725dd285b06SPaolo Bonzini     omap_pwt_reset(mpu->pwt);
3726dd285b06SPaolo Bonzini     omap_rtc_reset(mpu->rtc);
3727dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp1);
3728dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp2);
3729dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp3);
3730dd285b06SPaolo Bonzini     omap_lpg_reset(mpu->led[0]);
3731dd285b06SPaolo Bonzini     omap_lpg_reset(mpu->led[1]);
3732dd285b06SPaolo Bonzini     omap_clkm_reset(mpu);
3733dd285b06SPaolo Bonzini     cpu_reset(CPU(mpu->cpu));
3734dd285b06SPaolo Bonzini }
3735dd285b06SPaolo Bonzini 
3736dd285b06SPaolo Bonzini static const struct omap_map_s {
3737dd285b06SPaolo Bonzini     hwaddr phys_dsp;
3738dd285b06SPaolo Bonzini     hwaddr phys_mpu;
3739dd285b06SPaolo Bonzini     uint32_t size;
3740dd285b06SPaolo Bonzini     const char *name;
3741dd285b06SPaolo Bonzini } omap15xx_dsp_mm[] = {
3742dd285b06SPaolo Bonzini     /* Strobe 0 */
3743dd285b06SPaolo Bonzini     { 0xe1010000, 0xfffb0000, 0x800, "UART1 BT" },		/* CS0 */
3744dd285b06SPaolo Bonzini     { 0xe1010800, 0xfffb0800, 0x800, "UART2 COM" },		/* CS1 */
3745dd285b06SPaolo Bonzini     { 0xe1011800, 0xfffb1800, 0x800, "McBSP1 audio" },		/* CS3 */
3746dd285b06SPaolo Bonzini     { 0xe1012000, 0xfffb2000, 0x800, "MCSI2 communication" },	/* CS4 */
3747dd285b06SPaolo Bonzini     { 0xe1012800, 0xfffb2800, 0x800, "MCSI1 BT u-Law" },	/* CS5 */
3748dd285b06SPaolo Bonzini     { 0xe1013000, 0xfffb3000, 0x800, "uWire" },			/* CS6 */
3749dd285b06SPaolo Bonzini     { 0xe1013800, 0xfffb3800, 0x800, "I^2C" },			/* CS7 */
3750dd285b06SPaolo Bonzini     { 0xe1014000, 0xfffb4000, 0x800, "USB W2FC" },		/* CS8 */
3751dd285b06SPaolo Bonzini     { 0xe1014800, 0xfffb4800, 0x800, "RTC" },			/* CS9 */
3752dd285b06SPaolo Bonzini     { 0xe1015000, 0xfffb5000, 0x800, "MPUIO" },			/* CS10 */
3753dd285b06SPaolo Bonzini     { 0xe1015800, 0xfffb5800, 0x800, "PWL" },			/* CS11 */
3754dd285b06SPaolo Bonzini     { 0xe1016000, 0xfffb6000, 0x800, "PWT" },			/* CS12 */
3755dd285b06SPaolo Bonzini     { 0xe1017000, 0xfffb7000, 0x800, "McBSP3" },		/* CS14 */
3756dd285b06SPaolo Bonzini     { 0xe1017800, 0xfffb7800, 0x800, "MMC" },			/* CS15 */
3757dd285b06SPaolo Bonzini     { 0xe1019000, 0xfffb9000, 0x800, "32-kHz timer" },		/* CS18 */
3758dd285b06SPaolo Bonzini     { 0xe1019800, 0xfffb9800, 0x800, "UART3" },			/* CS19 */
3759dd285b06SPaolo Bonzini     { 0xe101c800, 0xfffbc800, 0x800, "TIPB switches" },		/* CS25 */
3760dd285b06SPaolo Bonzini     /* Strobe 1 */
3761dd285b06SPaolo Bonzini     { 0xe101e000, 0xfffce000, 0x800, "GPIOs" },			/* CS28 */
3762dd285b06SPaolo Bonzini 
3763dd285b06SPaolo Bonzini     { 0 }
3764dd285b06SPaolo Bonzini };
3765dd285b06SPaolo Bonzini 
3766dd285b06SPaolo Bonzini static void omap_setup_dsp_mapping(MemoryRegion *system_memory,
3767dd285b06SPaolo Bonzini                                    const struct omap_map_s *map)
3768dd285b06SPaolo Bonzini {
3769dd285b06SPaolo Bonzini     MemoryRegion *io;
3770dd285b06SPaolo Bonzini 
3771dd285b06SPaolo Bonzini     for (; map->phys_dsp; map ++) {
3772dd285b06SPaolo Bonzini         io = g_new(MemoryRegion, 1);
37732c9b15caSPaolo Bonzini         memory_region_init_alias(io, NULL, map->name,
3774dd285b06SPaolo Bonzini                                  system_memory, map->phys_mpu, map->size);
3775dd285b06SPaolo Bonzini         memory_region_add_subregion(system_memory, map->phys_dsp, io);
3776dd285b06SPaolo Bonzini     }
3777dd285b06SPaolo Bonzini }
3778dd285b06SPaolo Bonzini 
3779dd285b06SPaolo Bonzini void omap_mpu_wakeup(void *opaque, int irq, int req)
3780dd285b06SPaolo Bonzini {
3781dd285b06SPaolo Bonzini     struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
3782259186a7SAndreas Färber     CPUState *cpu = CPU(mpu->cpu);
3783dd285b06SPaolo Bonzini 
3784259186a7SAndreas Färber     if (cpu->halted) {
3785c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_EXITTB);
3786dd285b06SPaolo Bonzini     }
3787dd285b06SPaolo Bonzini }
3788dd285b06SPaolo Bonzini 
3789dd285b06SPaolo Bonzini static const struct dma_irq_map omap1_dma_irq_map[] = {
3790dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH0_6 },
3791dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH1_7 },
3792dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH2_8 },
3793dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH3 },
3794dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH4 },
3795dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH5 },
3796dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH6 },
3797dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH7 },
3798dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH8 },
3799dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH9 },
3800dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH10 },
3801dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH11 },
3802dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH12 },
3803dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH13 },
3804dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH14 },
3805dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH15 }
3806dd285b06SPaolo Bonzini };
3807dd285b06SPaolo Bonzini 
3808dd285b06SPaolo Bonzini /* DMA ports for OMAP1 */
3809dd285b06SPaolo Bonzini static int omap_validate_emiff_addr(struct omap_mpu_state_s *s,
3810dd285b06SPaolo Bonzini                 hwaddr addr)
3811dd285b06SPaolo Bonzini {
3812dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_EMIFF_BASE, s->sdram_size, addr);
3813dd285b06SPaolo Bonzini }
3814dd285b06SPaolo Bonzini 
3815dd285b06SPaolo Bonzini static int omap_validate_emifs_addr(struct omap_mpu_state_s *s,
3816dd285b06SPaolo Bonzini                 hwaddr addr)
3817dd285b06SPaolo Bonzini {
3818dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_EMIFS_BASE, OMAP_EMIFF_BASE - OMAP_EMIFS_BASE,
3819dd285b06SPaolo Bonzini                              addr);
3820dd285b06SPaolo Bonzini }
3821dd285b06SPaolo Bonzini 
3822dd285b06SPaolo Bonzini static int omap_validate_imif_addr(struct omap_mpu_state_s *s,
3823dd285b06SPaolo Bonzini                 hwaddr addr)
3824dd285b06SPaolo Bonzini {
3825dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_IMIF_BASE, s->sram_size, addr);
3826dd285b06SPaolo Bonzini }
3827dd285b06SPaolo Bonzini 
3828dd285b06SPaolo Bonzini static int omap_validate_tipb_addr(struct omap_mpu_state_s *s,
3829dd285b06SPaolo Bonzini                 hwaddr addr)
3830dd285b06SPaolo Bonzini {
3831dd285b06SPaolo Bonzini     return range_covers_byte(0xfffb0000, 0xffff0000 - 0xfffb0000, addr);
3832dd285b06SPaolo Bonzini }
3833dd285b06SPaolo Bonzini 
3834dd285b06SPaolo Bonzini static int omap_validate_local_addr(struct omap_mpu_state_s *s,
3835dd285b06SPaolo Bonzini                 hwaddr addr)
3836dd285b06SPaolo Bonzini {
3837dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_LOCALBUS_BASE, 0x1000000, addr);
3838dd285b06SPaolo Bonzini }
3839dd285b06SPaolo Bonzini 
3840dd285b06SPaolo Bonzini static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
3841dd285b06SPaolo Bonzini                 hwaddr addr)
3842dd285b06SPaolo Bonzini {
3843dd285b06SPaolo Bonzini     return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr);
3844dd285b06SPaolo Bonzini }
3845dd285b06SPaolo Bonzini 
3846dd285b06SPaolo Bonzini struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
3847dd285b06SPaolo Bonzini                 unsigned long sdram_size,
3848dd285b06SPaolo Bonzini                 const char *core)
3849dd285b06SPaolo Bonzini {
3850dd285b06SPaolo Bonzini     int i;
3851b45c03f5SMarkus Armbruster     struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
3852dd285b06SPaolo Bonzini     qemu_irq dma_irqs[6];
3853dd285b06SPaolo Bonzini     DriveInfo *dinfo;
3854dd285b06SPaolo Bonzini     SysBusDevice *busdev;
3855dd285b06SPaolo Bonzini 
3856dd285b06SPaolo Bonzini     if (!core)
3857dd285b06SPaolo Bonzini         core = "ti925t";
3858dd285b06SPaolo Bonzini 
3859dd285b06SPaolo Bonzini     /* Core */
3860dd285b06SPaolo Bonzini     s->mpu_model = omap310;
3861dd285b06SPaolo Bonzini     s->cpu = cpu_arm_init(core);
3862dd285b06SPaolo Bonzini     if (s->cpu == NULL) {
3863dd285b06SPaolo Bonzini         fprintf(stderr, "Unable to find CPU definition\n");
3864dd285b06SPaolo Bonzini         exit(1);
3865dd285b06SPaolo Bonzini     }
3866dd285b06SPaolo Bonzini     s->sdram_size = sdram_size;
3867dd285b06SPaolo Bonzini     s->sram_size = OMAP15XX_SRAM_SIZE;
3868dd285b06SPaolo Bonzini 
3869f3c7d038SAndreas Färber     s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
3870dd285b06SPaolo Bonzini 
3871dd285b06SPaolo Bonzini     /* Clocks */
3872dd285b06SPaolo Bonzini     omap_clk_init(s);
3873dd285b06SPaolo Bonzini 
3874dd285b06SPaolo Bonzini     /* Memory-mapped stuff */
3875c8623c02SDirk Müller     memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram",
3876c8623c02SDirk Müller                                          s->sdram_size);
3877dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram);
387849946538SHu Tao     memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size,
3879f8ed85acSMarkus Armbruster                            &error_fatal);
3880dd285b06SPaolo Bonzini     vmstate_register_ram_global(&s->imif_ram);
3881dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram);
3882dd285b06SPaolo Bonzini 
3883dd285b06SPaolo Bonzini     omap_clkm_init(system_memory, 0xfffece00, 0xe1008000, s);
3884dd285b06SPaolo Bonzini 
3885dd285b06SPaolo Bonzini     s->ih[0] = qdev_create(NULL, "omap-intc");
3886dd285b06SPaolo Bonzini     qdev_prop_set_uint32(s->ih[0], "size", 0x100);
3887dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->ih[0], "clk", omap_findclk(s, "arminth_ck"));
3888dd285b06SPaolo Bonzini     qdev_init_nofail(s->ih[0]);
3889dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->ih[0]);
3890437f0f10SPeter Maydell     sysbus_connect_irq(busdev, 0,
3891437f0f10SPeter Maydell                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ));
3892437f0f10SPeter Maydell     sysbus_connect_irq(busdev, 1,
3893437f0f10SPeter Maydell                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ));
3894dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffecb00);
3895dd285b06SPaolo Bonzini     s->ih[1] = qdev_create(NULL, "omap-intc");
3896dd285b06SPaolo Bonzini     qdev_prop_set_uint32(s->ih[1], "size", 0x800);
3897dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->ih[1], "clk", omap_findclk(s, "arminth_ck"));
3898dd285b06SPaolo Bonzini     qdev_init_nofail(s->ih[1]);
3899dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->ih[1]);
3900dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 0,
3901dd285b06SPaolo Bonzini                        qdev_get_gpio_in(s->ih[0], OMAP_INT_15XX_IH2_IRQ));
3902dd285b06SPaolo Bonzini     /* The second interrupt controller's FIQ output is not wired up */
3903dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffe0000);
3904dd285b06SPaolo Bonzini 
3905dd285b06SPaolo Bonzini     for (i = 0; i < 6; i++) {
3906dd285b06SPaolo Bonzini         dma_irqs[i] = qdev_get_gpio_in(s->ih[omap1_dma_irq_map[i].ih],
3907dd285b06SPaolo Bonzini                                        omap1_dma_irq_map[i].intr);
3908dd285b06SPaolo Bonzini     }
3909dd285b06SPaolo Bonzini     s->dma = omap_dma_init(0xfffed800, dma_irqs, system_memory,
3910dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[0], OMAP_INT_DMA_LCD),
3911dd285b06SPaolo Bonzini                            s, omap_findclk(s, "dma_ck"), omap_dma_3_1);
3912dd285b06SPaolo Bonzini 
3913dd285b06SPaolo Bonzini     s->port[emiff    ].addr_valid = omap_validate_emiff_addr;
3914dd285b06SPaolo Bonzini     s->port[emifs    ].addr_valid = omap_validate_emifs_addr;
3915dd285b06SPaolo Bonzini     s->port[imif     ].addr_valid = omap_validate_imif_addr;
3916dd285b06SPaolo Bonzini     s->port[tipb     ].addr_valid = omap_validate_tipb_addr;
3917dd285b06SPaolo Bonzini     s->port[local    ].addr_valid = omap_validate_local_addr;
3918dd285b06SPaolo Bonzini     s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
3919dd285b06SPaolo Bonzini 
3920dd285b06SPaolo Bonzini     /* Register SDRAM and SRAM DMA ports for fast transfers.  */
3921dd285b06SPaolo Bonzini     soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram),
3922dd285b06SPaolo Bonzini                          OMAP_EMIFF_BASE, s->sdram_size);
3923dd285b06SPaolo Bonzini     soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram),
3924dd285b06SPaolo Bonzini                          OMAP_IMIF_BASE, s->sram_size);
3925dd285b06SPaolo Bonzini 
3926dd285b06SPaolo Bonzini     s->timer[0] = omap_mpu_timer_init(system_memory, 0xfffec500,
3927dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER1),
3928dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3929dd285b06SPaolo Bonzini     s->timer[1] = omap_mpu_timer_init(system_memory, 0xfffec600,
3930dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER2),
3931dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3932dd285b06SPaolo Bonzini     s->timer[2] = omap_mpu_timer_init(system_memory, 0xfffec700,
3933dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER3),
3934dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3935dd285b06SPaolo Bonzini 
3936dd285b06SPaolo Bonzini     s->wdt = omap_wd_timer_init(system_memory, 0xfffec800,
3937dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_WD_TIMER),
3938dd285b06SPaolo Bonzini                     omap_findclk(s, "armwdt_ck"));
3939dd285b06SPaolo Bonzini 
3940dd285b06SPaolo Bonzini     s->os_timer = omap_os_timer_init(system_memory, 0xfffb9000,
3941dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[1], OMAP_INT_OS_TIMER),
3942dd285b06SPaolo Bonzini                     omap_findclk(s, "clk32-kHz"));
3943dd285b06SPaolo Bonzini 
3944dd285b06SPaolo Bonzini     s->lcd = omap_lcdc_init(system_memory, 0xfffec000,
3945dd285b06SPaolo Bonzini                             qdev_get_gpio_in(s->ih[0], OMAP_INT_LCD_CTRL),
3946dd285b06SPaolo Bonzini                             omap_dma_get_lcdch(s->dma),
3947dd285b06SPaolo Bonzini                             omap_findclk(s, "lcd_ck"));
3948dd285b06SPaolo Bonzini 
3949dd285b06SPaolo Bonzini     omap_ulpd_pm_init(system_memory, 0xfffe0800, s);
3950dd285b06SPaolo Bonzini     omap_pin_cfg_init(system_memory, 0xfffe1000, s);
3951dd285b06SPaolo Bonzini     omap_id_init(system_memory, s);
3952dd285b06SPaolo Bonzini 
3953dd285b06SPaolo Bonzini     omap_mpui_init(system_memory, 0xfffec900, s);
3954dd285b06SPaolo Bonzini 
3955dd285b06SPaolo Bonzini     s->private_tipb = omap_tipb_bridge_init(system_memory, 0xfffeca00,
3956dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_BRIDGE_PRIV),
3957dd285b06SPaolo Bonzini                     omap_findclk(s, "tipb_ck"));
3958dd285b06SPaolo Bonzini     s->public_tipb = omap_tipb_bridge_init(system_memory, 0xfffed300,
3959dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_BRIDGE_PUB),
3960dd285b06SPaolo Bonzini                     omap_findclk(s, "tipb_ck"));
3961dd285b06SPaolo Bonzini 
3962dd285b06SPaolo Bonzini     omap_tcmi_init(system_memory, 0xfffecc00, s);
3963dd285b06SPaolo Bonzini 
3964dd285b06SPaolo Bonzini     s->uart[0] = omap_uart_init(0xfffb0000,
3965dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_UART1),
3966dd285b06SPaolo Bonzini                     omap_findclk(s, "uart1_ck"),
3967dd285b06SPaolo Bonzini                     omap_findclk(s, "uart1_ck"),
3968dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART1_TX], s->drq[OMAP_DMA_UART1_RX],
3969dd285b06SPaolo Bonzini                     "uart1",
3970dd285b06SPaolo Bonzini                     serial_hds[0]);
3971dd285b06SPaolo Bonzini     s->uart[1] = omap_uart_init(0xfffb0800,
3972dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_UART2),
3973dd285b06SPaolo Bonzini                     omap_findclk(s, "uart2_ck"),
3974dd285b06SPaolo Bonzini                     omap_findclk(s, "uart2_ck"),
3975dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART2_TX], s->drq[OMAP_DMA_UART2_RX],
3976dd285b06SPaolo Bonzini                     "uart2",
3977dd285b06SPaolo Bonzini                     serial_hds[0] ? serial_hds[1] : NULL);
3978dd285b06SPaolo Bonzini     s->uart[2] = omap_uart_init(0xfffb9800,
3979dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0], OMAP_INT_UART3),
3980dd285b06SPaolo Bonzini                     omap_findclk(s, "uart3_ck"),
3981dd285b06SPaolo Bonzini                     omap_findclk(s, "uart3_ck"),
3982dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART3_TX], s->drq[OMAP_DMA_UART3_RX],
3983dd285b06SPaolo Bonzini                     "uart3",
3984dd285b06SPaolo Bonzini                     serial_hds[0] && serial_hds[1] ? serial_hds[2] : NULL);
3985dd285b06SPaolo Bonzini 
3986dd285b06SPaolo Bonzini     s->dpll[0] = omap_dpll_init(system_memory, 0xfffecf00,
3987dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll1"));
3988dd285b06SPaolo Bonzini     s->dpll[1] = omap_dpll_init(system_memory, 0xfffed000,
3989dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll2"));
3990dd285b06SPaolo Bonzini     s->dpll[2] = omap_dpll_init(system_memory, 0xfffed100,
3991dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll3"));
3992dd285b06SPaolo Bonzini 
3993dd285b06SPaolo Bonzini     dinfo = drive_get(IF_SD, 0, 0);
3994dd285b06SPaolo Bonzini     if (!dinfo) {
3995dd285b06SPaolo Bonzini         fprintf(stderr, "qemu: missing SecureDigital device\n");
3996dd285b06SPaolo Bonzini         exit(1);
3997dd285b06SPaolo Bonzini     }
3998fa1d36dfSMarkus Armbruster     s->mmc = omap_mmc_init(0xfffb7800, system_memory,
39994be74634SMarkus Armbruster                            blk_by_legacy_dinfo(dinfo),
4000dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_OQN),
4001dd285b06SPaolo Bonzini                            &s->drq[OMAP_DMA_MMC_TX],
4002dd285b06SPaolo Bonzini                     omap_findclk(s, "mmc_ck"));
4003dd285b06SPaolo Bonzini 
4004dd285b06SPaolo Bonzini     s->mpuio = omap_mpuio_init(system_memory, 0xfffb5000,
4005dd285b06SPaolo Bonzini                                qdev_get_gpio_in(s->ih[1], OMAP_INT_KEYBOARD),
4006dd285b06SPaolo Bonzini                                qdev_get_gpio_in(s->ih[1], OMAP_INT_MPUIO),
4007dd285b06SPaolo Bonzini                                s->wakeup, omap_findclk(s, "clk32-kHz"));
4008dd285b06SPaolo Bonzini 
4009dd285b06SPaolo Bonzini     s->gpio = qdev_create(NULL, "omap-gpio");
4010dd285b06SPaolo Bonzini     qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
4011dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->gpio, "clk", omap_findclk(s, "arm_gpio_ck"));
4012dd285b06SPaolo Bonzini     qdev_init_nofail(s->gpio);
4013dd285b06SPaolo Bonzini     sysbus_connect_irq(SYS_BUS_DEVICE(s->gpio), 0,
4014dd285b06SPaolo Bonzini                        qdev_get_gpio_in(s->ih[0], OMAP_INT_GPIO_BANK1));
4015dd285b06SPaolo Bonzini     sysbus_mmio_map(SYS_BUS_DEVICE(s->gpio), 0, 0xfffce000);
4016dd285b06SPaolo Bonzini 
4017dd285b06SPaolo Bonzini     s->microwire = omap_uwire_init(system_memory, 0xfffb3000,
4018dd285b06SPaolo Bonzini                                    qdev_get_gpio_in(s->ih[1], OMAP_INT_uWireTX),
4019dd285b06SPaolo Bonzini                                    qdev_get_gpio_in(s->ih[1], OMAP_INT_uWireRX),
4020dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UWIRE_TX], omap_findclk(s, "mpuper_ck"));
4021dd285b06SPaolo Bonzini 
4022dd285b06SPaolo Bonzini     s->pwl = omap_pwl_init(system_memory, 0xfffb5800,
4023dd285b06SPaolo Bonzini                            omap_findclk(s, "armxor_ck"));
4024dd285b06SPaolo Bonzini     s->pwt = omap_pwt_init(system_memory, 0xfffb6000,
4025dd285b06SPaolo Bonzini                            omap_findclk(s, "armxor_ck"));
4026dd285b06SPaolo Bonzini 
4027dd285b06SPaolo Bonzini     s->i2c[0] = qdev_create(NULL, "omap_i2c");
4028dd285b06SPaolo Bonzini     qdev_prop_set_uint8(s->i2c[0], "revision", 0x11);
4029dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->i2c[0], "fclk", omap_findclk(s, "mpuper_ck"));
4030dd285b06SPaolo Bonzini     qdev_init_nofail(s->i2c[0]);
4031dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->i2c[0]);
4032dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(s->ih[1], OMAP_INT_I2C));
4033dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 1, s->drq[OMAP_DMA_I2C_TX]);
4034dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 2, s->drq[OMAP_DMA_I2C_RX]);
4035dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffb3800);
4036dd285b06SPaolo Bonzini 
4037dd285b06SPaolo Bonzini     s->rtc = omap_rtc_init(system_memory, 0xfffb4800,
4038dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_RTC_TIMER),
4039dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_RTC_ALARM),
4040dd285b06SPaolo Bonzini                     omap_findclk(s, "clk32-kHz"));
4041dd285b06SPaolo Bonzini 
4042dd285b06SPaolo Bonzini     s->mcbsp1 = omap_mcbsp_init(system_memory, 0xfffb1800,
4043dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP1TX),
4044dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP1RX),
4045dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP1_TX], omap_findclk(s, "dspxor_ck"));
4046dd285b06SPaolo Bonzini     s->mcbsp2 = omap_mcbsp_init(system_memory, 0xfffb1000,
4047dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0],
4048dd285b06SPaolo Bonzini                                                  OMAP_INT_310_McBSP2_TX),
4049dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0],
4050dd285b06SPaolo Bonzini                                                  OMAP_INT_310_McBSP2_RX),
4051dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP2_TX], omap_findclk(s, "mpuper_ck"));
4052dd285b06SPaolo Bonzini     s->mcbsp3 = omap_mcbsp_init(system_memory, 0xfffb7000,
4053dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP3TX),
4054dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP3RX),
4055dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP3_TX], omap_findclk(s, "dspxor_ck"));
4056dd285b06SPaolo Bonzini 
4057dd285b06SPaolo Bonzini     s->led[0] = omap_lpg_init(system_memory,
4058dd285b06SPaolo Bonzini                               0xfffbd000, omap_findclk(s, "clk32-kHz"));
4059dd285b06SPaolo Bonzini     s->led[1] = omap_lpg_init(system_memory,
4060dd285b06SPaolo Bonzini                               0xfffbd800, omap_findclk(s, "clk32-kHz"));
4061dd285b06SPaolo Bonzini 
4062dd285b06SPaolo Bonzini     /* Register mappings not currenlty implemented:
4063dd285b06SPaolo Bonzini      * MCSI2 Comm	fffb2000 - fffb27ff (not mapped on OMAP310)
4064dd285b06SPaolo Bonzini      * MCSI1 Bluetooth	fffb2800 - fffb2fff (not mapped on OMAP310)
4065dd285b06SPaolo Bonzini      * USB W2FC		fffb4000 - fffb47ff
4066dd285b06SPaolo Bonzini      * Camera Interface	fffb6800 - fffb6fff
4067dd285b06SPaolo Bonzini      * USB Host		fffba000 - fffba7ff
4068dd285b06SPaolo Bonzini      * FAC		fffba800 - fffbafff
4069dd285b06SPaolo Bonzini      * HDQ/1-Wire	fffbc000 - fffbc7ff
4070dd285b06SPaolo Bonzini      * TIPB switches	fffbc800 - fffbcfff
4071dd285b06SPaolo Bonzini      * Mailbox		fffcf000 - fffcf7ff
4072dd285b06SPaolo Bonzini      * Local bus IF	fffec100 - fffec1ff
4073dd285b06SPaolo Bonzini      * Local bus MMU	fffec200 - fffec2ff
4074dd285b06SPaolo Bonzini      * DSP MMU		fffed200 - fffed2ff
4075dd285b06SPaolo Bonzini      */
4076dd285b06SPaolo Bonzini 
4077dd285b06SPaolo Bonzini     omap_setup_dsp_mapping(system_memory, omap15xx_dsp_mm);
4078dd285b06SPaolo Bonzini     omap_setup_mpui_io(system_memory, s);
4079dd285b06SPaolo Bonzini 
4080dd285b06SPaolo Bonzini     qemu_register_reset(omap1_mpu_reset, s);
4081dd285b06SPaolo Bonzini 
4082dd285b06SPaolo Bonzini     return s;
4083dd285b06SPaolo Bonzini }
4084