xref: /openbmc/qemu/hw/arm/omap1.c (revision 12ec8bd5)
1dd285b06SPaolo Bonzini /*
2dd285b06SPaolo Bonzini  * TI OMAP processors emulation.
3dd285b06SPaolo Bonzini  *
4dd285b06SPaolo Bonzini  * Copyright (C) 2006-2008 Andrzej Zaborowski  <balrog@zabor.org>
5dd285b06SPaolo Bonzini  *
6dd285b06SPaolo Bonzini  * This program is free software; you can redistribute it and/or
7dd285b06SPaolo Bonzini  * modify it under the terms of the GNU General Public License as
8dd285b06SPaolo Bonzini  * published by the Free Software Foundation; either version 2 or
9dd285b06SPaolo Bonzini  * (at your option) version 3 of the License.
10dd285b06SPaolo Bonzini  *
11dd285b06SPaolo Bonzini  * This program is distributed in the hope that it will be useful,
12dd285b06SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13dd285b06SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14dd285b06SPaolo Bonzini  * GNU General Public License for more details.
15dd285b06SPaolo Bonzini  *
16dd285b06SPaolo Bonzini  * You should have received a copy of the GNU General Public License along
17dd285b06SPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
18dd285b06SPaolo Bonzini  */
19c8623c02SDirk Müller 
2012b16722SPeter Maydell #include "qemu/osdep.h"
21c0dbca36SAlistair Francis #include "qemu/error-report.h"
22da34e65cSMarkus Armbruster #include "qapi/error.h"
234771d756SPaolo Bonzini #include "qemu-common.h"
244771d756SPaolo Bonzini #include "cpu.h"
25c8623c02SDirk Müller #include "hw/boards.h"
26dd285b06SPaolo Bonzini #include "hw/hw.h"
27*12ec8bd5SPeter Maydell #include "hw/arm/boot.h"
280d09e41aSPaolo Bonzini #include "hw/arm/omap.h"
29dd285b06SPaolo Bonzini #include "sysemu/sysemu.h"
300d09e41aSPaolo Bonzini #include "hw/arm/soc_dma.h"
31a82929a2SThomas Huth #include "sysemu/qtest.h"
32dd285b06SPaolo Bonzini #include "qemu/range.h"
33dd285b06SPaolo Bonzini #include "hw/sysbus.h"
34f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
35f348b6d1SVeronia Bahaa #include "qemu/bcd.h"
36dd285b06SPaolo Bonzini 
37415202d4SPhilippe Mathieu-Daudé static inline void omap_log_badwidth(const char *funcname, hwaddr addr, int sz)
38415202d4SPhilippe Mathieu-Daudé {
39415202d4SPhilippe Mathieu-Daudé     qemu_log_mask(LOG_GUEST_ERROR, "%s: %d-bit register %#08" HWADDR_PRIx "\n",
40415202d4SPhilippe Mathieu-Daudé                   funcname, 8 * sz, addr);
41415202d4SPhilippe Mathieu-Daudé }
42415202d4SPhilippe Mathieu-Daudé 
43dd285b06SPaolo Bonzini /* Should signal the TCMI/GPMC */
44dd285b06SPaolo Bonzini uint32_t omap_badwidth_read8(void *opaque, hwaddr addr)
45dd285b06SPaolo Bonzini {
46dd285b06SPaolo Bonzini     uint8_t ret;
47dd285b06SPaolo Bonzini 
48415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 1);
49e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 1);
50dd285b06SPaolo Bonzini     return ret;
51dd285b06SPaolo Bonzini }
52dd285b06SPaolo Bonzini 
53dd285b06SPaolo Bonzini void omap_badwidth_write8(void *opaque, hwaddr addr,
54dd285b06SPaolo Bonzini                 uint32_t value)
55dd285b06SPaolo Bonzini {
56dd285b06SPaolo Bonzini     uint8_t val8 = value;
57dd285b06SPaolo Bonzini 
58415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 1);
59e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val8, 1);
60dd285b06SPaolo Bonzini }
61dd285b06SPaolo Bonzini 
62dd285b06SPaolo Bonzini uint32_t omap_badwidth_read16(void *opaque, hwaddr addr)
63dd285b06SPaolo Bonzini {
64dd285b06SPaolo Bonzini     uint16_t ret;
65dd285b06SPaolo Bonzini 
66415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 2);
67e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 2);
68dd285b06SPaolo Bonzini     return ret;
69dd285b06SPaolo Bonzini }
70dd285b06SPaolo Bonzini 
71dd285b06SPaolo Bonzini void omap_badwidth_write16(void *opaque, hwaddr addr,
72dd285b06SPaolo Bonzini                 uint32_t value)
73dd285b06SPaolo Bonzini {
74dd285b06SPaolo Bonzini     uint16_t val16 = value;
75dd285b06SPaolo Bonzini 
76415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 2);
77e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val16, 2);
78dd285b06SPaolo Bonzini }
79dd285b06SPaolo Bonzini 
80dd285b06SPaolo Bonzini uint32_t omap_badwidth_read32(void *opaque, hwaddr addr)
81dd285b06SPaolo Bonzini {
82dd285b06SPaolo Bonzini     uint32_t ret;
83dd285b06SPaolo Bonzini 
84415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 4);
85e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &ret, 4);
86dd285b06SPaolo Bonzini     return ret;
87dd285b06SPaolo Bonzini }
88dd285b06SPaolo Bonzini 
89dd285b06SPaolo Bonzini void omap_badwidth_write32(void *opaque, hwaddr addr,
90dd285b06SPaolo Bonzini                 uint32_t value)
91dd285b06SPaolo Bonzini {
92415202d4SPhilippe Mathieu-Daudé     omap_log_badwidth(__func__, addr, 4);
93e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &value, 4);
94dd285b06SPaolo Bonzini }
95dd285b06SPaolo Bonzini 
96dd285b06SPaolo Bonzini /* MPU OS timers */
97dd285b06SPaolo Bonzini struct omap_mpu_timer_s {
98dd285b06SPaolo Bonzini     MemoryRegion iomem;
99dd285b06SPaolo Bonzini     qemu_irq irq;
100dd285b06SPaolo Bonzini     omap_clk clk;
101dd285b06SPaolo Bonzini     uint32_t val;
102dd285b06SPaolo Bonzini     int64_t time;
103dd285b06SPaolo Bonzini     QEMUTimer *timer;
104dd285b06SPaolo Bonzini     QEMUBH *tick;
105dd285b06SPaolo Bonzini     int64_t rate;
106dd285b06SPaolo Bonzini     int it_ena;
107dd285b06SPaolo Bonzini 
108dd285b06SPaolo Bonzini     int enable;
109dd285b06SPaolo Bonzini     int ptv;
110dd285b06SPaolo Bonzini     int ar;
111dd285b06SPaolo Bonzini     int st;
112dd285b06SPaolo Bonzini     uint32_t reset_val;
113dd285b06SPaolo Bonzini };
114dd285b06SPaolo Bonzini 
115dd285b06SPaolo Bonzini static inline uint32_t omap_timer_read(struct omap_mpu_timer_s *timer)
116dd285b06SPaolo Bonzini {
117bc72ad67SAlex Bligh     uint64_t distance = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->time;
118dd285b06SPaolo Bonzini 
119dd285b06SPaolo Bonzini     if (timer->st && timer->enable && timer->rate)
120dd285b06SPaolo Bonzini         return timer->val - muldiv64(distance >> (timer->ptv + 1),
12173bcb24dSRutuja Shah                                      timer->rate, NANOSECONDS_PER_SECOND);
122dd285b06SPaolo Bonzini     else
123dd285b06SPaolo Bonzini         return timer->val;
124dd285b06SPaolo Bonzini }
125dd285b06SPaolo Bonzini 
126dd285b06SPaolo Bonzini static inline void omap_timer_sync(struct omap_mpu_timer_s *timer)
127dd285b06SPaolo Bonzini {
128dd285b06SPaolo Bonzini     timer->val = omap_timer_read(timer);
129bc72ad67SAlex Bligh     timer->time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
130dd285b06SPaolo Bonzini }
131dd285b06SPaolo Bonzini 
132dd285b06SPaolo Bonzini static inline void omap_timer_update(struct omap_mpu_timer_s *timer)
133dd285b06SPaolo Bonzini {
134dd285b06SPaolo Bonzini     int64_t expires;
135dd285b06SPaolo Bonzini 
136dd285b06SPaolo Bonzini     if (timer->enable && timer->st && timer->rate) {
137dd285b06SPaolo Bonzini         timer->val = timer->reset_val;	/* Should skip this on clk enable */
138dd285b06SPaolo Bonzini         expires = muldiv64((uint64_t) timer->val << (timer->ptv + 1),
13973bcb24dSRutuja Shah                            NANOSECONDS_PER_SECOND, timer->rate);
140dd285b06SPaolo Bonzini 
141dd285b06SPaolo Bonzini         /* If timer expiry would be sooner than in about 1 ms and
142dd285b06SPaolo Bonzini          * auto-reload isn't set, then fire immediately.  This is a hack
143dd285b06SPaolo Bonzini          * to make systems like PalmOS run in acceptable time.  PalmOS
144dd285b06SPaolo Bonzini          * sets the interval to a very low value and polls the status bit
145dd285b06SPaolo Bonzini          * in a busy loop when it wants to sleep just a couple of CPU
146dd285b06SPaolo Bonzini          * ticks.  */
14773bcb24dSRutuja Shah         if (expires > (NANOSECONDS_PER_SECOND >> 10) || timer->ar) {
148bc72ad67SAlex Bligh             timer_mod(timer->timer, timer->time + expires);
14973bcb24dSRutuja Shah         } else {
150dd285b06SPaolo Bonzini             qemu_bh_schedule(timer->tick);
15173bcb24dSRutuja Shah         }
152dd285b06SPaolo Bonzini     } else
153bc72ad67SAlex Bligh         timer_del(timer->timer);
154dd285b06SPaolo Bonzini }
155dd285b06SPaolo Bonzini 
156dd285b06SPaolo Bonzini static void omap_timer_fire(void *opaque)
157dd285b06SPaolo Bonzini {
158dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = opaque;
159dd285b06SPaolo Bonzini 
160dd285b06SPaolo Bonzini     if (!timer->ar) {
161dd285b06SPaolo Bonzini         timer->val = 0;
162dd285b06SPaolo Bonzini         timer->st = 0;
163dd285b06SPaolo Bonzini     }
164dd285b06SPaolo Bonzini 
165dd285b06SPaolo Bonzini     if (timer->it_ena)
166dd285b06SPaolo Bonzini         /* Edge-triggered irq */
167dd285b06SPaolo Bonzini         qemu_irq_pulse(timer->irq);
168dd285b06SPaolo Bonzini }
169dd285b06SPaolo Bonzini 
170dd285b06SPaolo Bonzini static void omap_timer_tick(void *opaque)
171dd285b06SPaolo Bonzini {
172dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
173dd285b06SPaolo Bonzini 
174dd285b06SPaolo Bonzini     omap_timer_sync(timer);
175dd285b06SPaolo Bonzini     omap_timer_fire(timer);
176dd285b06SPaolo Bonzini     omap_timer_update(timer);
177dd285b06SPaolo Bonzini }
178dd285b06SPaolo Bonzini 
179dd285b06SPaolo Bonzini static void omap_timer_clk_update(void *opaque, int line, int on)
180dd285b06SPaolo Bonzini {
181dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
182dd285b06SPaolo Bonzini 
183dd285b06SPaolo Bonzini     omap_timer_sync(timer);
184dd285b06SPaolo Bonzini     timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
185dd285b06SPaolo Bonzini     omap_timer_update(timer);
186dd285b06SPaolo Bonzini }
187dd285b06SPaolo Bonzini 
188dd285b06SPaolo Bonzini static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer)
189dd285b06SPaolo Bonzini {
190dd285b06SPaolo Bonzini     omap_clk_adduser(timer->clk,
191f3c7d038SAndreas Färber                     qemu_allocate_irq(omap_timer_clk_update, timer, 0));
192dd285b06SPaolo Bonzini     timer->rate = omap_clk_getrate(timer->clk);
193dd285b06SPaolo Bonzini }
194dd285b06SPaolo Bonzini 
195dd285b06SPaolo Bonzini static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr,
196dd285b06SPaolo Bonzini                                     unsigned size)
197dd285b06SPaolo Bonzini {
198dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
199dd285b06SPaolo Bonzini 
200dd285b06SPaolo Bonzini     if (size != 4) {
201dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
202dd285b06SPaolo Bonzini     }
203dd285b06SPaolo Bonzini 
204dd285b06SPaolo Bonzini     switch (addr) {
205dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
206dd285b06SPaolo Bonzini         return (s->enable << 5) | (s->ptv << 2) | (s->ar << 1) | s->st;
207dd285b06SPaolo Bonzini 
208dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIM */
209dd285b06SPaolo Bonzini         break;
210dd285b06SPaolo Bonzini 
211dd285b06SPaolo Bonzini     case 0x08:	/* READ_TIM */
212dd285b06SPaolo Bonzini         return omap_timer_read(s);
213dd285b06SPaolo Bonzini     }
214dd285b06SPaolo Bonzini 
215dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
216dd285b06SPaolo Bonzini     return 0;
217dd285b06SPaolo Bonzini }
218dd285b06SPaolo Bonzini 
219dd285b06SPaolo Bonzini static void omap_mpu_timer_write(void *opaque, hwaddr addr,
220dd285b06SPaolo Bonzini                                  uint64_t value, unsigned size)
221dd285b06SPaolo Bonzini {
222dd285b06SPaolo Bonzini     struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
223dd285b06SPaolo Bonzini 
224dd285b06SPaolo Bonzini     if (size != 4) {
22577a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
22677a8257eSStefan Weil         return;
227dd285b06SPaolo Bonzini     }
228dd285b06SPaolo Bonzini 
229dd285b06SPaolo Bonzini     switch (addr) {
230dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
231dd285b06SPaolo Bonzini         omap_timer_sync(s);
232dd285b06SPaolo Bonzini         s->enable = (value >> 5) & 1;
233dd285b06SPaolo Bonzini         s->ptv = (value >> 2) & 7;
234dd285b06SPaolo Bonzini         s->ar = (value >> 1) & 1;
235dd285b06SPaolo Bonzini         s->st = value & 1;
236dd285b06SPaolo Bonzini         omap_timer_update(s);
237dd285b06SPaolo Bonzini         return;
238dd285b06SPaolo Bonzini 
239dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIM */
240dd285b06SPaolo Bonzini         s->reset_val = value;
241dd285b06SPaolo Bonzini         return;
242dd285b06SPaolo Bonzini 
243dd285b06SPaolo Bonzini     case 0x08:	/* READ_TIM */
244dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
245dd285b06SPaolo Bonzini         break;
246dd285b06SPaolo Bonzini 
247dd285b06SPaolo Bonzini     default:
248dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
249dd285b06SPaolo Bonzini     }
250dd285b06SPaolo Bonzini }
251dd285b06SPaolo Bonzini 
252dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpu_timer_ops = {
253dd285b06SPaolo Bonzini     .read = omap_mpu_timer_read,
254dd285b06SPaolo Bonzini     .write = omap_mpu_timer_write,
255dd285b06SPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
256dd285b06SPaolo Bonzini };
257dd285b06SPaolo Bonzini 
258dd285b06SPaolo Bonzini static void omap_mpu_timer_reset(struct omap_mpu_timer_s *s)
259dd285b06SPaolo Bonzini {
260bc72ad67SAlex Bligh     timer_del(s->timer);
261dd285b06SPaolo Bonzini     s->enable = 0;
262dd285b06SPaolo Bonzini     s->reset_val = 31337;
263dd285b06SPaolo Bonzini     s->val = 0;
264dd285b06SPaolo Bonzini     s->ptv = 0;
265dd285b06SPaolo Bonzini     s->ar = 0;
266dd285b06SPaolo Bonzini     s->st = 0;
267dd285b06SPaolo Bonzini     s->it_ena = 1;
268dd285b06SPaolo Bonzini }
269dd285b06SPaolo Bonzini 
270dd285b06SPaolo Bonzini static struct omap_mpu_timer_s *omap_mpu_timer_init(MemoryRegion *system_memory,
271dd285b06SPaolo Bonzini                 hwaddr base,
272dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
273dd285b06SPaolo Bonzini {
274b45c03f5SMarkus Armbruster     struct omap_mpu_timer_s *s = g_new0(struct omap_mpu_timer_s, 1);
275dd285b06SPaolo Bonzini 
276dd285b06SPaolo Bonzini     s->irq = irq;
277dd285b06SPaolo Bonzini     s->clk = clk;
278bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, s);
279dd285b06SPaolo Bonzini     s->tick = qemu_bh_new(omap_timer_fire, s);
280dd285b06SPaolo Bonzini     omap_mpu_timer_reset(s);
281dd285b06SPaolo Bonzini     omap_timer_clk_setup(s);
282dd285b06SPaolo Bonzini 
2832c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mpu_timer_ops, s,
284dd285b06SPaolo Bonzini                           "omap-mpu-timer", 0x100);
285dd285b06SPaolo Bonzini 
286dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
287dd285b06SPaolo Bonzini 
288dd285b06SPaolo Bonzini     return s;
289dd285b06SPaolo Bonzini }
290dd285b06SPaolo Bonzini 
291dd285b06SPaolo Bonzini /* Watchdog timer */
292dd285b06SPaolo Bonzini struct omap_watchdog_timer_s {
293dd285b06SPaolo Bonzini     struct omap_mpu_timer_s timer;
294dd285b06SPaolo Bonzini     MemoryRegion iomem;
295dd285b06SPaolo Bonzini     uint8_t last_wr;
296dd285b06SPaolo Bonzini     int mode;
297dd285b06SPaolo Bonzini     int free;
298dd285b06SPaolo Bonzini     int reset;
299dd285b06SPaolo Bonzini };
300dd285b06SPaolo Bonzini 
301dd285b06SPaolo Bonzini static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr,
302dd285b06SPaolo Bonzini                                    unsigned size)
303dd285b06SPaolo Bonzini {
304dd285b06SPaolo Bonzini     struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
305dd285b06SPaolo Bonzini 
306dd285b06SPaolo Bonzini     if (size != 2) {
307dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
308dd285b06SPaolo Bonzini     }
309dd285b06SPaolo Bonzini 
310dd285b06SPaolo Bonzini     switch (addr) {
311dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
312dd285b06SPaolo Bonzini         return (s->timer.ptv << 9) | (s->timer.ar << 8) |
313dd285b06SPaolo Bonzini                 (s->timer.st << 7) | (s->free << 1);
314dd285b06SPaolo Bonzini 
315dd285b06SPaolo Bonzini     case 0x04:	/* READ_TIMER */
316dd285b06SPaolo Bonzini         return omap_timer_read(&s->timer);
317dd285b06SPaolo Bonzini 
318dd285b06SPaolo Bonzini     case 0x08:	/* TIMER_MODE */
319dd285b06SPaolo Bonzini         return s->mode << 15;
320dd285b06SPaolo Bonzini     }
321dd285b06SPaolo Bonzini 
322dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
323dd285b06SPaolo Bonzini     return 0;
324dd285b06SPaolo Bonzini }
325dd285b06SPaolo Bonzini 
326dd285b06SPaolo Bonzini static void omap_wd_timer_write(void *opaque, hwaddr addr,
327dd285b06SPaolo Bonzini                                 uint64_t value, unsigned size)
328dd285b06SPaolo Bonzini {
329dd285b06SPaolo Bonzini     struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
330dd285b06SPaolo Bonzini 
331dd285b06SPaolo Bonzini     if (size != 2) {
33277a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
33377a8257eSStefan Weil         return;
334dd285b06SPaolo Bonzini     }
335dd285b06SPaolo Bonzini 
336dd285b06SPaolo Bonzini     switch (addr) {
337dd285b06SPaolo Bonzini     case 0x00:	/* CNTL_TIMER */
338dd285b06SPaolo Bonzini         omap_timer_sync(&s->timer);
339dd285b06SPaolo Bonzini         s->timer.ptv = (value >> 9) & 7;
340dd285b06SPaolo Bonzini         s->timer.ar = (value >> 8) & 1;
341dd285b06SPaolo Bonzini         s->timer.st = (value >> 7) & 1;
342dd285b06SPaolo Bonzini         s->free = (value >> 1) & 1;
343dd285b06SPaolo Bonzini         omap_timer_update(&s->timer);
344dd285b06SPaolo Bonzini         break;
345dd285b06SPaolo Bonzini 
346dd285b06SPaolo Bonzini     case 0x04:	/* LOAD_TIMER */
347dd285b06SPaolo Bonzini         s->timer.reset_val = value & 0xffff;
348dd285b06SPaolo Bonzini         break;
349dd285b06SPaolo Bonzini 
350dd285b06SPaolo Bonzini     case 0x08:	/* TIMER_MODE */
351dd285b06SPaolo Bonzini         if (!s->mode && ((value >> 15) & 1))
352dd285b06SPaolo Bonzini             omap_clk_get(s->timer.clk);
353dd285b06SPaolo Bonzini         s->mode |= (value >> 15) & 1;
354dd285b06SPaolo Bonzini         if (s->last_wr == 0xf5) {
355dd285b06SPaolo Bonzini             if ((value & 0xff) == 0xa0) {
356dd285b06SPaolo Bonzini                 if (s->mode) {
357dd285b06SPaolo Bonzini                     s->mode = 0;
358dd285b06SPaolo Bonzini                     omap_clk_put(s->timer.clk);
359dd285b06SPaolo Bonzini                 }
360dd285b06SPaolo Bonzini             } else {
361dd285b06SPaolo Bonzini                 /* XXX: on T|E hardware somehow this has no effect,
362dd285b06SPaolo Bonzini                  * on Zire 71 it works as specified.  */
363dd285b06SPaolo Bonzini                 s->reset = 1;
364cf83f140SEric Blake                 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
365dd285b06SPaolo Bonzini             }
366dd285b06SPaolo Bonzini         }
367dd285b06SPaolo Bonzini         s->last_wr = value & 0xff;
368dd285b06SPaolo Bonzini         break;
369dd285b06SPaolo Bonzini 
370dd285b06SPaolo Bonzini     default:
371dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
372dd285b06SPaolo Bonzini     }
373dd285b06SPaolo Bonzini }
374dd285b06SPaolo Bonzini 
375dd285b06SPaolo Bonzini static const MemoryRegionOps omap_wd_timer_ops = {
376dd285b06SPaolo Bonzini     .read = omap_wd_timer_read,
377dd285b06SPaolo Bonzini     .write = omap_wd_timer_write,
378dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
379dd285b06SPaolo Bonzini };
380dd285b06SPaolo Bonzini 
381dd285b06SPaolo Bonzini static void omap_wd_timer_reset(struct omap_watchdog_timer_s *s)
382dd285b06SPaolo Bonzini {
383bc72ad67SAlex Bligh     timer_del(s->timer.timer);
384dd285b06SPaolo Bonzini     if (!s->mode)
385dd285b06SPaolo Bonzini         omap_clk_get(s->timer.clk);
386dd285b06SPaolo Bonzini     s->mode = 1;
387dd285b06SPaolo Bonzini     s->free = 1;
388dd285b06SPaolo Bonzini     s->reset = 0;
389dd285b06SPaolo Bonzini     s->timer.enable = 1;
390dd285b06SPaolo Bonzini     s->timer.it_ena = 1;
391dd285b06SPaolo Bonzini     s->timer.reset_val = 0xffff;
392dd285b06SPaolo Bonzini     s->timer.val = 0;
393dd285b06SPaolo Bonzini     s->timer.st = 0;
394dd285b06SPaolo Bonzini     s->timer.ptv = 0;
395dd285b06SPaolo Bonzini     s->timer.ar = 0;
396dd285b06SPaolo Bonzini     omap_timer_update(&s->timer);
397dd285b06SPaolo Bonzini }
398dd285b06SPaolo Bonzini 
399dd285b06SPaolo Bonzini static struct omap_watchdog_timer_s *omap_wd_timer_init(MemoryRegion *memory,
400dd285b06SPaolo Bonzini                 hwaddr base,
401dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
402dd285b06SPaolo Bonzini {
403b45c03f5SMarkus Armbruster     struct omap_watchdog_timer_s *s = g_new0(struct omap_watchdog_timer_s, 1);
404dd285b06SPaolo Bonzini 
405dd285b06SPaolo Bonzini     s->timer.irq = irq;
406dd285b06SPaolo Bonzini     s->timer.clk = clk;
407bc72ad67SAlex Bligh     s->timer.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, &s->timer);
408dd285b06SPaolo Bonzini     omap_wd_timer_reset(s);
409dd285b06SPaolo Bonzini     omap_timer_clk_setup(&s->timer);
410dd285b06SPaolo Bonzini 
4112c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_wd_timer_ops, s,
412dd285b06SPaolo Bonzini                           "omap-wd-timer", 0x100);
413dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
414dd285b06SPaolo Bonzini 
415dd285b06SPaolo Bonzini     return s;
416dd285b06SPaolo Bonzini }
417dd285b06SPaolo Bonzini 
418dd285b06SPaolo Bonzini /* 32-kHz timer */
419dd285b06SPaolo Bonzini struct omap_32khz_timer_s {
420dd285b06SPaolo Bonzini     struct omap_mpu_timer_s timer;
421dd285b06SPaolo Bonzini     MemoryRegion iomem;
422dd285b06SPaolo Bonzini };
423dd285b06SPaolo Bonzini 
424dd285b06SPaolo Bonzini static uint64_t omap_os_timer_read(void *opaque, hwaddr addr,
425dd285b06SPaolo Bonzini                                    unsigned size)
426dd285b06SPaolo Bonzini {
427dd285b06SPaolo Bonzini     struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
428dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
429dd285b06SPaolo Bonzini 
430dd285b06SPaolo Bonzini     if (size != 4) {
431dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
432dd285b06SPaolo Bonzini     }
433dd285b06SPaolo Bonzini 
434dd285b06SPaolo Bonzini     switch (offset) {
435dd285b06SPaolo Bonzini     case 0x00:	/* TVR */
436dd285b06SPaolo Bonzini         return s->timer.reset_val;
437dd285b06SPaolo Bonzini 
438dd285b06SPaolo Bonzini     case 0x04:	/* TCR */
439dd285b06SPaolo Bonzini         return omap_timer_read(&s->timer);
440dd285b06SPaolo Bonzini 
441dd285b06SPaolo Bonzini     case 0x08:	/* CR */
442dd285b06SPaolo Bonzini         return (s->timer.ar << 3) | (s->timer.it_ena << 2) | s->timer.st;
443dd285b06SPaolo Bonzini 
444dd285b06SPaolo Bonzini     default:
445dd285b06SPaolo Bonzini         break;
446dd285b06SPaolo Bonzini     }
447dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
448dd285b06SPaolo Bonzini     return 0;
449dd285b06SPaolo Bonzini }
450dd285b06SPaolo Bonzini 
451dd285b06SPaolo Bonzini static void omap_os_timer_write(void *opaque, hwaddr addr,
452dd285b06SPaolo Bonzini                                 uint64_t value, unsigned size)
453dd285b06SPaolo Bonzini {
454dd285b06SPaolo Bonzini     struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
455dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
456dd285b06SPaolo Bonzini 
457dd285b06SPaolo Bonzini     if (size != 4) {
45877a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
45977a8257eSStefan Weil         return;
460dd285b06SPaolo Bonzini     }
461dd285b06SPaolo Bonzini 
462dd285b06SPaolo Bonzini     switch (offset) {
463dd285b06SPaolo Bonzini     case 0x00:	/* TVR */
464dd285b06SPaolo Bonzini         s->timer.reset_val = value & 0x00ffffff;
465dd285b06SPaolo Bonzini         break;
466dd285b06SPaolo Bonzini 
467dd285b06SPaolo Bonzini     case 0x04:	/* TCR */
468dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
469dd285b06SPaolo Bonzini         break;
470dd285b06SPaolo Bonzini 
471dd285b06SPaolo Bonzini     case 0x08:	/* CR */
472dd285b06SPaolo Bonzini         s->timer.ar = (value >> 3) & 1;
473dd285b06SPaolo Bonzini         s->timer.it_ena = (value >> 2) & 1;
474dd285b06SPaolo Bonzini         if (s->timer.st != (value & 1) || (value & 2)) {
475dd285b06SPaolo Bonzini             omap_timer_sync(&s->timer);
476dd285b06SPaolo Bonzini             s->timer.enable = value & 1;
477dd285b06SPaolo Bonzini             s->timer.st = value & 1;
478dd285b06SPaolo Bonzini             omap_timer_update(&s->timer);
479dd285b06SPaolo Bonzini         }
480dd285b06SPaolo Bonzini         break;
481dd285b06SPaolo Bonzini 
482dd285b06SPaolo Bonzini     default:
483dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
484dd285b06SPaolo Bonzini     }
485dd285b06SPaolo Bonzini }
486dd285b06SPaolo Bonzini 
487dd285b06SPaolo Bonzini static const MemoryRegionOps omap_os_timer_ops = {
488dd285b06SPaolo Bonzini     .read = omap_os_timer_read,
489dd285b06SPaolo Bonzini     .write = omap_os_timer_write,
490dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
491dd285b06SPaolo Bonzini };
492dd285b06SPaolo Bonzini 
493dd285b06SPaolo Bonzini static void omap_os_timer_reset(struct omap_32khz_timer_s *s)
494dd285b06SPaolo Bonzini {
495bc72ad67SAlex Bligh     timer_del(s->timer.timer);
496dd285b06SPaolo Bonzini     s->timer.enable = 0;
497dd285b06SPaolo Bonzini     s->timer.it_ena = 0;
498dd285b06SPaolo Bonzini     s->timer.reset_val = 0x00ffffff;
499dd285b06SPaolo Bonzini     s->timer.val = 0;
500dd285b06SPaolo Bonzini     s->timer.st = 0;
501dd285b06SPaolo Bonzini     s->timer.ptv = 0;
502dd285b06SPaolo Bonzini     s->timer.ar = 1;
503dd285b06SPaolo Bonzini }
504dd285b06SPaolo Bonzini 
505dd285b06SPaolo Bonzini static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory,
506dd285b06SPaolo Bonzini                 hwaddr base,
507dd285b06SPaolo Bonzini                 qemu_irq irq, omap_clk clk)
508dd285b06SPaolo Bonzini {
509b45c03f5SMarkus Armbruster     struct omap_32khz_timer_s *s = g_new0(struct omap_32khz_timer_s, 1);
510dd285b06SPaolo Bonzini 
511dd285b06SPaolo Bonzini     s->timer.irq = irq;
512dd285b06SPaolo Bonzini     s->timer.clk = clk;
513bc72ad67SAlex Bligh     s->timer.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_timer_tick, &s->timer);
514dd285b06SPaolo Bonzini     omap_os_timer_reset(s);
515dd285b06SPaolo Bonzini     omap_timer_clk_setup(&s->timer);
516dd285b06SPaolo Bonzini 
5172c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_os_timer_ops, s,
518dd285b06SPaolo Bonzini                           "omap-os-timer", 0x800);
519dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
520dd285b06SPaolo Bonzini 
521dd285b06SPaolo Bonzini     return s;
522dd285b06SPaolo Bonzini }
523dd285b06SPaolo Bonzini 
524dd285b06SPaolo Bonzini /* Ultra Low-Power Device Module */
525dd285b06SPaolo Bonzini static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr,
526dd285b06SPaolo Bonzini                                   unsigned size)
527dd285b06SPaolo Bonzini {
528dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
529dd285b06SPaolo Bonzini     uint16_t ret;
530dd285b06SPaolo Bonzini 
531dd285b06SPaolo Bonzini     if (size != 2) {
532dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
533dd285b06SPaolo Bonzini     }
534dd285b06SPaolo Bonzini 
535dd285b06SPaolo Bonzini     switch (addr) {
536dd285b06SPaolo Bonzini     case 0x14:	/* IT_STATUS */
537dd285b06SPaolo Bonzini         ret = s->ulpd_pm_regs[addr >> 2];
538dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = 0;
539dd285b06SPaolo Bonzini         qemu_irq_lower(qdev_get_gpio_in(s->ih[1], OMAP_INT_GAUGE_32K));
540dd285b06SPaolo Bonzini         return ret;
541dd285b06SPaolo Bonzini 
542dd285b06SPaolo Bonzini     case 0x18:	/* Reserved */
543dd285b06SPaolo Bonzini     case 0x1c:	/* Reserved */
544dd285b06SPaolo Bonzini     case 0x20:	/* Reserved */
545dd285b06SPaolo Bonzini     case 0x28:	/* Reserved */
546dd285b06SPaolo Bonzini     case 0x2c:	/* Reserved */
547dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
548dd285b06SPaolo Bonzini         /* fall through */
549dd285b06SPaolo Bonzini     case 0x00:	/* COUNTER_32_LSB */
550dd285b06SPaolo Bonzini     case 0x04:	/* COUNTER_32_MSB */
551dd285b06SPaolo Bonzini     case 0x08:	/* COUNTER_HIGH_FREQ_LSB */
552dd285b06SPaolo Bonzini     case 0x0c:	/* COUNTER_HIGH_FREQ_MSB */
553dd285b06SPaolo Bonzini     case 0x10:	/* GAUGING_CTRL */
554dd285b06SPaolo Bonzini     case 0x24:	/* SETUP_ANALOG_CELL3_ULPD1 */
555dd285b06SPaolo Bonzini     case 0x30:	/* CLOCK_CTRL */
556dd285b06SPaolo Bonzini     case 0x34:	/* SOFT_REQ */
557dd285b06SPaolo Bonzini     case 0x38:	/* COUNTER_32_FIQ */
558dd285b06SPaolo Bonzini     case 0x3c:	/* DPLL_CTRL */
559dd285b06SPaolo Bonzini     case 0x40:	/* STATUS_REQ */
560dd285b06SPaolo Bonzini         /* XXX: check clk::usecount state for every clock */
561dd285b06SPaolo Bonzini     case 0x48:	/* LOCL_TIME */
562dd285b06SPaolo Bonzini     case 0x4c:	/* APLL_CTRL */
563dd285b06SPaolo Bonzini     case 0x50:	/* POWER_CTRL */
564dd285b06SPaolo Bonzini         return s->ulpd_pm_regs[addr >> 2];
565dd285b06SPaolo Bonzini     }
566dd285b06SPaolo Bonzini 
567dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
568dd285b06SPaolo Bonzini     return 0;
569dd285b06SPaolo Bonzini }
570dd285b06SPaolo Bonzini 
571dd285b06SPaolo Bonzini static inline void omap_ulpd_clk_update(struct omap_mpu_state_s *s,
572dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
573dd285b06SPaolo Bonzini {
574dd285b06SPaolo Bonzini     if (diff & (1 << 4))				/* USB_MCLK_EN */
575dd285b06SPaolo Bonzini         omap_clk_onoff(omap_findclk(s, "usb_clk0"), (value >> 4) & 1);
576dd285b06SPaolo Bonzini     if (diff & (1 << 5))				/* DIS_USB_PVCI_CLK */
577dd285b06SPaolo Bonzini         omap_clk_onoff(omap_findclk(s, "usb_w2fc_ck"), (~value >> 5) & 1);
578dd285b06SPaolo Bonzini }
579dd285b06SPaolo Bonzini 
580dd285b06SPaolo Bonzini static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s,
581dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
582dd285b06SPaolo Bonzini {
583dd285b06SPaolo Bonzini     if (diff & (1 << 0))				/* SOFT_DPLL_REQ */
584dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "dpll4"), (~value >> 0) & 1);
585dd285b06SPaolo Bonzini     if (diff & (1 << 1))				/* SOFT_COM_REQ */
586dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "com_mclk_out"), (~value >> 1) & 1);
587dd285b06SPaolo Bonzini     if (diff & (1 << 2))				/* SOFT_SDW_REQ */
588dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "bt_mclk_out"), (~value >> 2) & 1);
589dd285b06SPaolo Bonzini     if (diff & (1 << 3))				/* SOFT_USB_REQ */
590dd285b06SPaolo Bonzini         omap_clk_canidle(omap_findclk(s, "usb_clk0"), (~value >> 3) & 1);
591dd285b06SPaolo Bonzini }
592dd285b06SPaolo Bonzini 
593dd285b06SPaolo Bonzini static void omap_ulpd_pm_write(void *opaque, hwaddr addr,
594dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
595dd285b06SPaolo Bonzini {
596dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
597dd285b06SPaolo Bonzini     int64_t now, ticks;
598dd285b06SPaolo Bonzini     int div, mult;
599dd285b06SPaolo Bonzini     static const int bypass_div[4] = { 1, 2, 4, 4 };
600dd285b06SPaolo Bonzini     uint16_t diff;
601dd285b06SPaolo Bonzini 
602dd285b06SPaolo Bonzini     if (size != 2) {
60377a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
60477a8257eSStefan Weil         return;
605dd285b06SPaolo Bonzini     }
606dd285b06SPaolo Bonzini 
607dd285b06SPaolo Bonzini     switch (addr) {
608dd285b06SPaolo Bonzini     case 0x00:	/* COUNTER_32_LSB */
609dd285b06SPaolo Bonzini     case 0x04:	/* COUNTER_32_MSB */
610dd285b06SPaolo Bonzini     case 0x08:	/* COUNTER_HIGH_FREQ_LSB */
611dd285b06SPaolo Bonzini     case 0x0c:	/* COUNTER_HIGH_FREQ_MSB */
612dd285b06SPaolo Bonzini     case 0x14:	/* IT_STATUS */
613dd285b06SPaolo Bonzini     case 0x40:	/* STATUS_REQ */
614dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
615dd285b06SPaolo Bonzini         break;
616dd285b06SPaolo Bonzini 
617dd285b06SPaolo Bonzini     case 0x10:	/* GAUGING_CTRL */
618dd285b06SPaolo Bonzini         /* Bits 0 and 1 seem to be confused in the OMAP 310 TRM */
619dd285b06SPaolo Bonzini         if ((s->ulpd_pm_regs[addr >> 2] ^ value) & 1) {
620bc72ad67SAlex Bligh             now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
621dd285b06SPaolo Bonzini 
622dd285b06SPaolo Bonzini             if (value & 1)
623dd285b06SPaolo Bonzini                 s->ulpd_gauge_start = now;
624dd285b06SPaolo Bonzini             else {
625dd285b06SPaolo Bonzini                 now -= s->ulpd_gauge_start;
626dd285b06SPaolo Bonzini 
627dd285b06SPaolo Bonzini                 /* 32-kHz ticks */
62873bcb24dSRutuja Shah                 ticks = muldiv64(now, 32768, NANOSECONDS_PER_SECOND);
629dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x00 >> 2] = (ticks >>  0) & 0xffff;
630dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x04 >> 2] = (ticks >> 16) & 0xffff;
631dd285b06SPaolo Bonzini                 if (ticks >> 32)	/* OVERFLOW_32K */
632dd285b06SPaolo Bonzini                     s->ulpd_pm_regs[0x14 >> 2] |= 1 << 2;
633dd285b06SPaolo Bonzini 
634dd285b06SPaolo Bonzini                 /* High frequency ticks */
63573bcb24dSRutuja Shah                 ticks = muldiv64(now, 12000000, NANOSECONDS_PER_SECOND);
636dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x08 >> 2] = (ticks >>  0) & 0xffff;
637dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x0c >> 2] = (ticks >> 16) & 0xffff;
638dd285b06SPaolo Bonzini                 if (ticks >> 32)	/* OVERFLOW_HI_FREQ */
639dd285b06SPaolo Bonzini                     s->ulpd_pm_regs[0x14 >> 2] |= 1 << 1;
640dd285b06SPaolo Bonzini 
641dd285b06SPaolo Bonzini                 s->ulpd_pm_regs[0x14 >> 2] |= 1 << 0;	/* IT_GAUGING */
642dd285b06SPaolo Bonzini                 qemu_irq_raise(qdev_get_gpio_in(s->ih[1], OMAP_INT_GAUGE_32K));
643dd285b06SPaolo Bonzini             }
644dd285b06SPaolo Bonzini         }
645dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value;
646dd285b06SPaolo Bonzini         break;
647dd285b06SPaolo Bonzini 
648dd285b06SPaolo Bonzini     case 0x18:	/* Reserved */
649dd285b06SPaolo Bonzini     case 0x1c:	/* Reserved */
650dd285b06SPaolo Bonzini     case 0x20:	/* Reserved */
651dd285b06SPaolo Bonzini     case 0x28:	/* Reserved */
652dd285b06SPaolo Bonzini     case 0x2c:	/* Reserved */
653dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
654dd285b06SPaolo Bonzini         /* fall through */
655dd285b06SPaolo Bonzini     case 0x24:	/* SETUP_ANALOG_CELL3_ULPD1 */
656dd285b06SPaolo Bonzini     case 0x38:	/* COUNTER_32_FIQ */
657dd285b06SPaolo Bonzini     case 0x48:	/* LOCL_TIME */
658dd285b06SPaolo Bonzini     case 0x50:	/* POWER_CTRL */
659dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value;
660dd285b06SPaolo Bonzini         break;
661dd285b06SPaolo Bonzini 
662dd285b06SPaolo Bonzini     case 0x30:	/* CLOCK_CTRL */
663dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] ^ value;
664dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x3f;
665dd285b06SPaolo Bonzini         omap_ulpd_clk_update(s, diff, value);
666dd285b06SPaolo Bonzini         break;
667dd285b06SPaolo Bonzini 
668dd285b06SPaolo Bonzini     case 0x34:	/* SOFT_REQ */
669dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] ^ value;
670dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x1f;
671dd285b06SPaolo Bonzini         omap_ulpd_req_update(s, diff, value);
672dd285b06SPaolo Bonzini         break;
673dd285b06SPaolo Bonzini 
674dd285b06SPaolo Bonzini     case 0x3c:	/* DPLL_CTRL */
675dd285b06SPaolo Bonzini         /* XXX: OMAP310 TRM claims bit 3 is PLL_ENABLE, and bit 4 is
676dd285b06SPaolo Bonzini          * omitted altogether, probably a typo.  */
677dd285b06SPaolo Bonzini         /* This register has identical semantics with DPLL(1:3) control
678dd285b06SPaolo Bonzini          * registers, see omap_dpll_write() */
679dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] & value;
680dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0x2fff;
681dd285b06SPaolo Bonzini         if (diff & (0x3ff << 2)) {
682dd285b06SPaolo Bonzini             if (value & (1 << 4)) {			/* PLL_ENABLE */
683dd285b06SPaolo Bonzini                 div = ((value >> 5) & 3) + 1;		/* PLL_DIV */
684dd285b06SPaolo Bonzini                 mult = MIN((value >> 7) & 0x1f, 1);	/* PLL_MULT */
685dd285b06SPaolo Bonzini             } else {
686dd285b06SPaolo Bonzini                 div = bypass_div[((value >> 2) & 3)];	/* BYPASS_DIV */
687dd285b06SPaolo Bonzini                 mult = 1;
688dd285b06SPaolo Bonzini             }
689dd285b06SPaolo Bonzini             omap_clk_setrate(omap_findclk(s, "dpll4"), div, mult);
690dd285b06SPaolo Bonzini         }
691dd285b06SPaolo Bonzini 
692dd285b06SPaolo Bonzini         /* Enter the desired mode.  */
693dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] =
694dd285b06SPaolo Bonzini                 (s->ulpd_pm_regs[addr >> 2] & 0xfffe) |
695dd285b06SPaolo Bonzini                 ((s->ulpd_pm_regs[addr >> 2] >> 4) & 1);
696dd285b06SPaolo Bonzini 
697dd285b06SPaolo Bonzini         /* Act as if the lock is restored.  */
698dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] |= 2;
699dd285b06SPaolo Bonzini         break;
700dd285b06SPaolo Bonzini 
701dd285b06SPaolo Bonzini     case 0x4c:	/* APLL_CTRL */
702dd285b06SPaolo Bonzini         diff = s->ulpd_pm_regs[addr >> 2] & value;
703dd285b06SPaolo Bonzini         s->ulpd_pm_regs[addr >> 2] = value & 0xf;
704dd285b06SPaolo Bonzini         if (diff & (1 << 0))				/* APLL_NDPLL_SWITCH */
705dd285b06SPaolo Bonzini             omap_clk_reparent(omap_findclk(s, "ck_48m"), omap_findclk(s,
706dd285b06SPaolo Bonzini                                     (value & (1 << 0)) ? "apll" : "dpll4"));
707dd285b06SPaolo Bonzini         break;
708dd285b06SPaolo Bonzini 
709dd285b06SPaolo Bonzini     default:
710dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
711dd285b06SPaolo Bonzini     }
712dd285b06SPaolo Bonzini }
713dd285b06SPaolo Bonzini 
714dd285b06SPaolo Bonzini static const MemoryRegionOps omap_ulpd_pm_ops = {
715dd285b06SPaolo Bonzini     .read = omap_ulpd_pm_read,
716dd285b06SPaolo Bonzini     .write = omap_ulpd_pm_write,
717dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
718dd285b06SPaolo Bonzini };
719dd285b06SPaolo Bonzini 
720dd285b06SPaolo Bonzini static void omap_ulpd_pm_reset(struct omap_mpu_state_s *mpu)
721dd285b06SPaolo Bonzini {
722dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x00 >> 2] = 0x0001;
723dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x04 >> 2] = 0x0000;
724dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x08 >> 2] = 0x0001;
725dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x0c >> 2] = 0x0000;
726dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x10 >> 2] = 0x0000;
727dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x18 >> 2] = 0x01;
728dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x1c >> 2] = 0x01;
729dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x20 >> 2] = 0x01;
730dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x24 >> 2] = 0x03ff;
731dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x28 >> 2] = 0x01;
732dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x2c >> 2] = 0x01;
733dd285b06SPaolo Bonzini     omap_ulpd_clk_update(mpu, mpu->ulpd_pm_regs[0x30 >> 2], 0x0000);
734dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x30 >> 2] = 0x0000;
735dd285b06SPaolo Bonzini     omap_ulpd_req_update(mpu, mpu->ulpd_pm_regs[0x34 >> 2], 0x0000);
736dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x34 >> 2] = 0x0000;
737dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x38 >> 2] = 0x0001;
738dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x3c >> 2] = 0x2211;
739dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x40 >> 2] = 0x0000; /* FIXME: dump a real STATUS_REQ */
740dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x48 >> 2] = 0x960;
741dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x4c >> 2] = 0x08;
742dd285b06SPaolo Bonzini     mpu->ulpd_pm_regs[0x50 >> 2] = 0x08;
743dd285b06SPaolo Bonzini     omap_clk_setrate(omap_findclk(mpu, "dpll4"), 1, 4);
744dd285b06SPaolo Bonzini     omap_clk_reparent(omap_findclk(mpu, "ck_48m"), omap_findclk(mpu, "dpll4"));
745dd285b06SPaolo Bonzini }
746dd285b06SPaolo Bonzini 
747dd285b06SPaolo Bonzini static void omap_ulpd_pm_init(MemoryRegion *system_memory,
748dd285b06SPaolo Bonzini                 hwaddr base,
749dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
750dd285b06SPaolo Bonzini {
7512c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->ulpd_pm_iomem, NULL, &omap_ulpd_pm_ops, mpu,
752dd285b06SPaolo Bonzini                           "omap-ulpd-pm", 0x800);
753dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &mpu->ulpd_pm_iomem);
754dd285b06SPaolo Bonzini     omap_ulpd_pm_reset(mpu);
755dd285b06SPaolo Bonzini }
756dd285b06SPaolo Bonzini 
757dd285b06SPaolo Bonzini /* OMAP Pin Configuration */
758dd285b06SPaolo Bonzini static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr,
759dd285b06SPaolo Bonzini                                   unsigned size)
760dd285b06SPaolo Bonzini {
761dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
762dd285b06SPaolo Bonzini 
763dd285b06SPaolo Bonzini     if (size != 4) {
764dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
765dd285b06SPaolo Bonzini     }
766dd285b06SPaolo Bonzini 
767dd285b06SPaolo Bonzini     switch (addr) {
768dd285b06SPaolo Bonzini     case 0x00:	/* FUNC_MUX_CTRL_0 */
769dd285b06SPaolo Bonzini     case 0x04:	/* FUNC_MUX_CTRL_1 */
770dd285b06SPaolo Bonzini     case 0x08:	/* FUNC_MUX_CTRL_2 */
771dd285b06SPaolo Bonzini         return s->func_mux_ctrl[addr >> 2];
772dd285b06SPaolo Bonzini 
773dd285b06SPaolo Bonzini     case 0x0c:	/* COMP_MODE_CTRL_0 */
774dd285b06SPaolo Bonzini         return s->comp_mode_ctrl[0];
775dd285b06SPaolo Bonzini 
776dd285b06SPaolo Bonzini     case 0x10:	/* FUNC_MUX_CTRL_3 */
777dd285b06SPaolo Bonzini     case 0x14:	/* FUNC_MUX_CTRL_4 */
778dd285b06SPaolo Bonzini     case 0x18:	/* FUNC_MUX_CTRL_5 */
779dd285b06SPaolo Bonzini     case 0x1c:	/* FUNC_MUX_CTRL_6 */
780dd285b06SPaolo Bonzini     case 0x20:	/* FUNC_MUX_CTRL_7 */
781dd285b06SPaolo Bonzini     case 0x24:	/* FUNC_MUX_CTRL_8 */
782dd285b06SPaolo Bonzini     case 0x28:	/* FUNC_MUX_CTRL_9 */
783dd285b06SPaolo Bonzini     case 0x2c:	/* FUNC_MUX_CTRL_A */
784dd285b06SPaolo Bonzini     case 0x30:	/* FUNC_MUX_CTRL_B */
785dd285b06SPaolo Bonzini     case 0x34:	/* FUNC_MUX_CTRL_C */
786dd285b06SPaolo Bonzini     case 0x38:	/* FUNC_MUX_CTRL_D */
787dd285b06SPaolo Bonzini         return s->func_mux_ctrl[(addr >> 2) - 1];
788dd285b06SPaolo Bonzini 
789dd285b06SPaolo Bonzini     case 0x40:	/* PULL_DWN_CTRL_0 */
790dd285b06SPaolo Bonzini     case 0x44:	/* PULL_DWN_CTRL_1 */
791dd285b06SPaolo Bonzini     case 0x48:	/* PULL_DWN_CTRL_2 */
792dd285b06SPaolo Bonzini     case 0x4c:	/* PULL_DWN_CTRL_3 */
793dd285b06SPaolo Bonzini         return s->pull_dwn_ctrl[(addr & 0xf) >> 2];
794dd285b06SPaolo Bonzini 
795dd285b06SPaolo Bonzini     case 0x50:	/* GATE_INH_CTRL_0 */
796dd285b06SPaolo Bonzini         return s->gate_inh_ctrl[0];
797dd285b06SPaolo Bonzini 
798dd285b06SPaolo Bonzini     case 0x60:	/* VOLTAGE_CTRL_0 */
799dd285b06SPaolo Bonzini         return s->voltage_ctrl[0];
800dd285b06SPaolo Bonzini 
801dd285b06SPaolo Bonzini     case 0x70:	/* TEST_DBG_CTRL_0 */
802dd285b06SPaolo Bonzini         return s->test_dbg_ctrl[0];
803dd285b06SPaolo Bonzini 
804dd285b06SPaolo Bonzini     case 0x80:	/* MOD_CONF_CTRL_0 */
805dd285b06SPaolo Bonzini         return s->mod_conf_ctrl[0];
806dd285b06SPaolo Bonzini     }
807dd285b06SPaolo Bonzini 
808dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
809dd285b06SPaolo Bonzini     return 0;
810dd285b06SPaolo Bonzini }
811dd285b06SPaolo Bonzini 
812dd285b06SPaolo Bonzini static inline void omap_pin_funcmux0_update(struct omap_mpu_state_s *s,
813dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
814dd285b06SPaolo Bonzini {
815dd285b06SPaolo Bonzini     if (s->compat1509) {
816dd285b06SPaolo Bonzini         if (diff & (1 << 9))			/* BLUETOOTH */
817dd285b06SPaolo Bonzini             omap_clk_onoff(omap_findclk(s, "bt_mclk_out"),
818dd285b06SPaolo Bonzini                             (~value >> 9) & 1);
819dd285b06SPaolo Bonzini         if (diff & (1 << 7))			/* USB.CLKO */
820dd285b06SPaolo Bonzini             omap_clk_onoff(omap_findclk(s, "usb.clko"),
821dd285b06SPaolo Bonzini                             (value >> 7) & 1);
822dd285b06SPaolo Bonzini     }
823dd285b06SPaolo Bonzini }
824dd285b06SPaolo Bonzini 
825dd285b06SPaolo Bonzini static inline void omap_pin_funcmux1_update(struct omap_mpu_state_s *s,
826dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
827dd285b06SPaolo Bonzini {
828dd285b06SPaolo Bonzini     if (s->compat1509) {
829d2f41a11SPeter Maydell         if (diff & (1U << 31)) {
830d2f41a11SPeter Maydell             /* MCBSP3_CLK_HIZ_DI */
831d2f41a11SPeter Maydell             omap_clk_onoff(omap_findclk(s, "mcbsp3.clkx"), (value >> 31) & 1);
832d2f41a11SPeter Maydell         }
833d2f41a11SPeter Maydell         if (diff & (1 << 1)) {
834d2f41a11SPeter Maydell             /* CLK32K */
835d2f41a11SPeter Maydell             omap_clk_onoff(omap_findclk(s, "clk32k_out"), (~value >> 1) & 1);
836d2f41a11SPeter Maydell         }
837dd285b06SPaolo Bonzini     }
838dd285b06SPaolo Bonzini }
839dd285b06SPaolo Bonzini 
840dd285b06SPaolo Bonzini static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s,
841dd285b06SPaolo Bonzini                 uint32_t diff, uint32_t value)
842dd285b06SPaolo Bonzini {
843d2f41a11SPeter Maydell     if (diff & (1U << 31)) {
844d2f41a11SPeter Maydell         /* CONF_MOD_UART3_CLK_MODE_R */
845dd285b06SPaolo Bonzini         omap_clk_reparent(omap_findclk(s, "uart3_ck"),
846dd285b06SPaolo Bonzini                           omap_findclk(s, ((value >> 31) & 1) ?
847dd285b06SPaolo Bonzini                                        "ck_48m" : "armper_ck"));
848d2f41a11SPeter Maydell     }
849dd285b06SPaolo Bonzini     if (diff & (1 << 30))			/* CONF_MOD_UART2_CLK_MODE_R */
850dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "uart2_ck"),
851dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 30) & 1) ?
852dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
853dd285b06SPaolo Bonzini     if (diff & (1 << 29))			/* CONF_MOD_UART1_CLK_MODE_R */
854dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "uart1_ck"),
855dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 29) & 1) ?
856dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
857dd285b06SPaolo Bonzini     if (diff & (1 << 23))			/* CONF_MOD_MMC_SD_CLK_REQ_R */
858dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "mmc_ck"),
859dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 23) & 1) ?
860dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
861dd285b06SPaolo Bonzini     if (diff & (1 << 12))			/* CONF_MOD_COM_MCLK_12_48_S */
862dd285b06SPaolo Bonzini          omap_clk_reparent(omap_findclk(s, "com_mclk_out"),
863dd285b06SPaolo Bonzini                          omap_findclk(s, ((value >> 12) & 1) ?
864dd285b06SPaolo Bonzini                                  "ck_48m" : "armper_ck"));
865dd285b06SPaolo Bonzini     if (diff & (1 << 9))			/* CONF_MOD_USB_HOST_HHC_UHO */
866dd285b06SPaolo Bonzini          omap_clk_onoff(omap_findclk(s, "usb_hhc_ck"), (value >> 9) & 1);
867dd285b06SPaolo Bonzini }
868dd285b06SPaolo Bonzini 
869dd285b06SPaolo Bonzini static void omap_pin_cfg_write(void *opaque, hwaddr addr,
870dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
871dd285b06SPaolo Bonzini {
872dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
873dd285b06SPaolo Bonzini     uint32_t diff;
874dd285b06SPaolo Bonzini 
875dd285b06SPaolo Bonzini     if (size != 4) {
87677a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
87777a8257eSStefan Weil         return;
878dd285b06SPaolo Bonzini     }
879dd285b06SPaolo Bonzini 
880dd285b06SPaolo Bonzini     switch (addr) {
881dd285b06SPaolo Bonzini     case 0x00:	/* FUNC_MUX_CTRL_0 */
882dd285b06SPaolo Bonzini         diff = s->func_mux_ctrl[addr >> 2] ^ value;
883dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
884dd285b06SPaolo Bonzini         omap_pin_funcmux0_update(s, diff, value);
885dd285b06SPaolo Bonzini         return;
886dd285b06SPaolo Bonzini 
887dd285b06SPaolo Bonzini     case 0x04:	/* FUNC_MUX_CTRL_1 */
888dd285b06SPaolo Bonzini         diff = s->func_mux_ctrl[addr >> 2] ^ value;
889dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
890dd285b06SPaolo Bonzini         omap_pin_funcmux1_update(s, diff, value);
891dd285b06SPaolo Bonzini         return;
892dd285b06SPaolo Bonzini 
893dd285b06SPaolo Bonzini     case 0x08:	/* FUNC_MUX_CTRL_2 */
894dd285b06SPaolo Bonzini         s->func_mux_ctrl[addr >> 2] = value;
895dd285b06SPaolo Bonzini         return;
896dd285b06SPaolo Bonzini 
897dd285b06SPaolo Bonzini     case 0x0c:	/* COMP_MODE_CTRL_0 */
898dd285b06SPaolo Bonzini         s->comp_mode_ctrl[0] = value;
899dd285b06SPaolo Bonzini         s->compat1509 = (value != 0x0000eaef);
900dd285b06SPaolo Bonzini         omap_pin_funcmux0_update(s, ~0, s->func_mux_ctrl[0]);
901dd285b06SPaolo Bonzini         omap_pin_funcmux1_update(s, ~0, s->func_mux_ctrl[1]);
902dd285b06SPaolo Bonzini         return;
903dd285b06SPaolo Bonzini 
904dd285b06SPaolo Bonzini     case 0x10:	/* FUNC_MUX_CTRL_3 */
905dd285b06SPaolo Bonzini     case 0x14:	/* FUNC_MUX_CTRL_4 */
906dd285b06SPaolo Bonzini     case 0x18:	/* FUNC_MUX_CTRL_5 */
907dd285b06SPaolo Bonzini     case 0x1c:	/* FUNC_MUX_CTRL_6 */
908dd285b06SPaolo Bonzini     case 0x20:	/* FUNC_MUX_CTRL_7 */
909dd285b06SPaolo Bonzini     case 0x24:	/* FUNC_MUX_CTRL_8 */
910dd285b06SPaolo Bonzini     case 0x28:	/* FUNC_MUX_CTRL_9 */
911dd285b06SPaolo Bonzini     case 0x2c:	/* FUNC_MUX_CTRL_A */
912dd285b06SPaolo Bonzini     case 0x30:	/* FUNC_MUX_CTRL_B */
913dd285b06SPaolo Bonzini     case 0x34:	/* FUNC_MUX_CTRL_C */
914dd285b06SPaolo Bonzini     case 0x38:	/* FUNC_MUX_CTRL_D */
915dd285b06SPaolo Bonzini         s->func_mux_ctrl[(addr >> 2) - 1] = value;
916dd285b06SPaolo Bonzini         return;
917dd285b06SPaolo Bonzini 
918dd285b06SPaolo Bonzini     case 0x40:	/* PULL_DWN_CTRL_0 */
919dd285b06SPaolo Bonzini     case 0x44:	/* PULL_DWN_CTRL_1 */
920dd285b06SPaolo Bonzini     case 0x48:	/* PULL_DWN_CTRL_2 */
921dd285b06SPaolo Bonzini     case 0x4c:	/* PULL_DWN_CTRL_3 */
922dd285b06SPaolo Bonzini         s->pull_dwn_ctrl[(addr & 0xf) >> 2] = value;
923dd285b06SPaolo Bonzini         return;
924dd285b06SPaolo Bonzini 
925dd285b06SPaolo Bonzini     case 0x50:	/* GATE_INH_CTRL_0 */
926dd285b06SPaolo Bonzini         s->gate_inh_ctrl[0] = value;
927dd285b06SPaolo Bonzini         return;
928dd285b06SPaolo Bonzini 
929dd285b06SPaolo Bonzini     case 0x60:	/* VOLTAGE_CTRL_0 */
930dd285b06SPaolo Bonzini         s->voltage_ctrl[0] = value;
931dd285b06SPaolo Bonzini         return;
932dd285b06SPaolo Bonzini 
933dd285b06SPaolo Bonzini     case 0x70:	/* TEST_DBG_CTRL_0 */
934dd285b06SPaolo Bonzini         s->test_dbg_ctrl[0] = value;
935dd285b06SPaolo Bonzini         return;
936dd285b06SPaolo Bonzini 
937dd285b06SPaolo Bonzini     case 0x80:	/* MOD_CONF_CTRL_0 */
938dd285b06SPaolo Bonzini         diff = s->mod_conf_ctrl[0] ^ value;
939dd285b06SPaolo Bonzini         s->mod_conf_ctrl[0] = value;
940dd285b06SPaolo Bonzini         omap_pin_modconf1_update(s, diff, value);
941dd285b06SPaolo Bonzini         return;
942dd285b06SPaolo Bonzini 
943dd285b06SPaolo Bonzini     default:
944dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
945dd285b06SPaolo Bonzini     }
946dd285b06SPaolo Bonzini }
947dd285b06SPaolo Bonzini 
948dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pin_cfg_ops = {
949dd285b06SPaolo Bonzini     .read = omap_pin_cfg_read,
950dd285b06SPaolo Bonzini     .write = omap_pin_cfg_write,
951dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
952dd285b06SPaolo Bonzini };
953dd285b06SPaolo Bonzini 
954dd285b06SPaolo Bonzini static void omap_pin_cfg_reset(struct omap_mpu_state_s *mpu)
955dd285b06SPaolo Bonzini {
956dd285b06SPaolo Bonzini     /* Start in Compatibility Mode.  */
957dd285b06SPaolo Bonzini     mpu->compat1509 = 1;
958dd285b06SPaolo Bonzini     omap_pin_funcmux0_update(mpu, mpu->func_mux_ctrl[0], 0);
959dd285b06SPaolo Bonzini     omap_pin_funcmux1_update(mpu, mpu->func_mux_ctrl[1], 0);
960dd285b06SPaolo Bonzini     omap_pin_modconf1_update(mpu, mpu->mod_conf_ctrl[0], 0);
961dd285b06SPaolo Bonzini     memset(mpu->func_mux_ctrl, 0, sizeof(mpu->func_mux_ctrl));
962dd285b06SPaolo Bonzini     memset(mpu->comp_mode_ctrl, 0, sizeof(mpu->comp_mode_ctrl));
963dd285b06SPaolo Bonzini     memset(mpu->pull_dwn_ctrl, 0, sizeof(mpu->pull_dwn_ctrl));
964dd285b06SPaolo Bonzini     memset(mpu->gate_inh_ctrl, 0, sizeof(mpu->gate_inh_ctrl));
965dd285b06SPaolo Bonzini     memset(mpu->voltage_ctrl, 0, sizeof(mpu->voltage_ctrl));
966dd285b06SPaolo Bonzini     memset(mpu->test_dbg_ctrl, 0, sizeof(mpu->test_dbg_ctrl));
967dd285b06SPaolo Bonzini     memset(mpu->mod_conf_ctrl, 0, sizeof(mpu->mod_conf_ctrl));
968dd285b06SPaolo Bonzini }
969dd285b06SPaolo Bonzini 
970dd285b06SPaolo Bonzini static void omap_pin_cfg_init(MemoryRegion *system_memory,
971dd285b06SPaolo Bonzini                 hwaddr base,
972dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
973dd285b06SPaolo Bonzini {
9742c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->pin_cfg_iomem, NULL, &omap_pin_cfg_ops, mpu,
975dd285b06SPaolo Bonzini                           "omap-pin-cfg", 0x800);
976dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &mpu->pin_cfg_iomem);
977dd285b06SPaolo Bonzini     omap_pin_cfg_reset(mpu);
978dd285b06SPaolo Bonzini }
979dd285b06SPaolo Bonzini 
980dd285b06SPaolo Bonzini /* Device Identification, Die Identification */
981dd285b06SPaolo Bonzini static uint64_t omap_id_read(void *opaque, hwaddr addr,
982dd285b06SPaolo Bonzini                              unsigned size)
983dd285b06SPaolo Bonzini {
984dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
985dd285b06SPaolo Bonzini 
986dd285b06SPaolo Bonzini     if (size != 4) {
987dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
988dd285b06SPaolo Bonzini     }
989dd285b06SPaolo Bonzini 
990dd285b06SPaolo Bonzini     switch (addr) {
991dd285b06SPaolo Bonzini     case 0xfffe1800:	/* DIE_ID_LSB */
992dd285b06SPaolo Bonzini         return 0xc9581f0e;
993dd285b06SPaolo Bonzini     case 0xfffe1804:	/* DIE_ID_MSB */
994dd285b06SPaolo Bonzini         return 0xa8858bfa;
995dd285b06SPaolo Bonzini 
996dd285b06SPaolo Bonzini     case 0xfffe2000:	/* PRODUCT_ID_LSB */
997dd285b06SPaolo Bonzini         return 0x00aaaafc;
998dd285b06SPaolo Bonzini     case 0xfffe2004:	/* PRODUCT_ID_MSB */
999dd285b06SPaolo Bonzini         return 0xcafeb574;
1000dd285b06SPaolo Bonzini 
1001dd285b06SPaolo Bonzini     case 0xfffed400:	/* JTAG_ID_LSB */
1002dd285b06SPaolo Bonzini         switch (s->mpu_model) {
1003dd285b06SPaolo Bonzini         case omap310:
1004dd285b06SPaolo Bonzini             return 0x03310315;
1005dd285b06SPaolo Bonzini         case omap1510:
1006dd285b06SPaolo Bonzini             return 0x03310115;
1007dd285b06SPaolo Bonzini         default:
1008a89f364aSAlistair Francis             hw_error("%s: bad mpu model\n", __func__);
1009dd285b06SPaolo Bonzini         }
1010dd285b06SPaolo Bonzini         break;
1011dd285b06SPaolo Bonzini 
1012dd285b06SPaolo Bonzini     case 0xfffed404:	/* JTAG_ID_MSB */
1013dd285b06SPaolo Bonzini         switch (s->mpu_model) {
1014dd285b06SPaolo Bonzini         case omap310:
1015dd285b06SPaolo Bonzini             return 0xfb57402f;
1016dd285b06SPaolo Bonzini         case omap1510:
1017dd285b06SPaolo Bonzini             return 0xfb47002f;
1018dd285b06SPaolo Bonzini         default:
1019a89f364aSAlistair Francis             hw_error("%s: bad mpu model\n", __func__);
1020dd285b06SPaolo Bonzini         }
1021dd285b06SPaolo Bonzini         break;
1022dd285b06SPaolo Bonzini     }
1023dd285b06SPaolo Bonzini 
1024dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1025dd285b06SPaolo Bonzini     return 0;
1026dd285b06SPaolo Bonzini }
1027dd285b06SPaolo Bonzini 
1028dd285b06SPaolo Bonzini static void omap_id_write(void *opaque, hwaddr addr,
1029dd285b06SPaolo Bonzini                           uint64_t value, unsigned size)
1030dd285b06SPaolo Bonzini {
1031dd285b06SPaolo Bonzini     if (size != 4) {
103277a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
103377a8257eSStefan Weil         return;
1034dd285b06SPaolo Bonzini     }
1035dd285b06SPaolo Bonzini 
1036dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1037dd285b06SPaolo Bonzini }
1038dd285b06SPaolo Bonzini 
1039dd285b06SPaolo Bonzini static const MemoryRegionOps omap_id_ops = {
1040dd285b06SPaolo Bonzini     .read = omap_id_read,
1041dd285b06SPaolo Bonzini     .write = omap_id_write,
1042dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1043dd285b06SPaolo Bonzini };
1044dd285b06SPaolo Bonzini 
1045dd285b06SPaolo Bonzini static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu)
1046dd285b06SPaolo Bonzini {
10472c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->id_iomem, NULL, &omap_id_ops, mpu,
1048dd285b06SPaolo Bonzini                           "omap-id", 0x100000000ULL);
10492c9b15caSPaolo Bonzini     memory_region_init_alias(&mpu->id_iomem_e18, NULL, "omap-id-e18", &mpu->id_iomem,
1050dd285b06SPaolo Bonzini                              0xfffe1800, 0x800);
1051dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, 0xfffe1800, &mpu->id_iomem_e18);
10522c9b15caSPaolo Bonzini     memory_region_init_alias(&mpu->id_iomem_ed4, NULL, "omap-id-ed4", &mpu->id_iomem,
1053dd285b06SPaolo Bonzini                              0xfffed400, 0x100);
1054dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, 0xfffed400, &mpu->id_iomem_ed4);
1055dd285b06SPaolo Bonzini     if (!cpu_is_omap15xx(mpu)) {
10562c9b15caSPaolo Bonzini         memory_region_init_alias(&mpu->id_iomem_ed4, NULL, "omap-id-e20",
1057dd285b06SPaolo Bonzini                                  &mpu->id_iomem, 0xfffe2000, 0x800);
1058dd285b06SPaolo Bonzini         memory_region_add_subregion(memory, 0xfffe2000, &mpu->id_iomem_e20);
1059dd285b06SPaolo Bonzini     }
1060dd285b06SPaolo Bonzini }
1061dd285b06SPaolo Bonzini 
1062dd285b06SPaolo Bonzini /* MPUI Control (Dummy) */
1063dd285b06SPaolo Bonzini static uint64_t omap_mpui_read(void *opaque, hwaddr addr,
1064dd285b06SPaolo Bonzini                                unsigned size)
1065dd285b06SPaolo Bonzini {
1066dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1067dd285b06SPaolo Bonzini 
1068dd285b06SPaolo Bonzini     if (size != 4) {
1069dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
1070dd285b06SPaolo Bonzini     }
1071dd285b06SPaolo Bonzini 
1072dd285b06SPaolo Bonzini     switch (addr) {
1073dd285b06SPaolo Bonzini     case 0x00:	/* CTRL */
1074dd285b06SPaolo Bonzini         return s->mpui_ctrl;
1075dd285b06SPaolo Bonzini     case 0x04:	/* DEBUG_ADDR */
1076dd285b06SPaolo Bonzini         return 0x01ffffff;
1077dd285b06SPaolo Bonzini     case 0x08:	/* DEBUG_DATA */
1078dd285b06SPaolo Bonzini         return 0xffffffff;
1079dd285b06SPaolo Bonzini     case 0x0c:	/* DEBUG_FLAG */
1080dd285b06SPaolo Bonzini         return 0x00000800;
1081dd285b06SPaolo Bonzini     case 0x10:	/* STATUS */
1082dd285b06SPaolo Bonzini         return 0x00000000;
1083dd285b06SPaolo Bonzini 
1084dd285b06SPaolo Bonzini     /* Not in OMAP310 */
1085dd285b06SPaolo Bonzini     case 0x14:	/* DSP_STATUS */
1086dd285b06SPaolo Bonzini     case 0x18:	/* DSP_BOOT_CONFIG */
1087dd285b06SPaolo Bonzini         return 0x00000000;
1088dd285b06SPaolo Bonzini     case 0x1c:	/* DSP_MPUI_CONFIG */
1089dd285b06SPaolo Bonzini         return 0x0000ffff;
1090dd285b06SPaolo Bonzini     }
1091dd285b06SPaolo Bonzini 
1092dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1093dd285b06SPaolo Bonzini     return 0;
1094dd285b06SPaolo Bonzini }
1095dd285b06SPaolo Bonzini 
1096dd285b06SPaolo Bonzini static void omap_mpui_write(void *opaque, hwaddr addr,
1097dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1098dd285b06SPaolo Bonzini {
1099dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1100dd285b06SPaolo Bonzini 
1101dd285b06SPaolo Bonzini     if (size != 4) {
110277a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
110377a8257eSStefan Weil         return;
1104dd285b06SPaolo Bonzini     }
1105dd285b06SPaolo Bonzini 
1106dd285b06SPaolo Bonzini     switch (addr) {
1107dd285b06SPaolo Bonzini     case 0x00:	/* CTRL */
1108dd285b06SPaolo Bonzini         s->mpui_ctrl = value & 0x007fffff;
1109dd285b06SPaolo Bonzini         break;
1110dd285b06SPaolo Bonzini 
1111dd285b06SPaolo Bonzini     case 0x04:	/* DEBUG_ADDR */
1112dd285b06SPaolo Bonzini     case 0x08:	/* DEBUG_DATA */
1113dd285b06SPaolo Bonzini     case 0x0c:	/* DEBUG_FLAG */
1114dd285b06SPaolo Bonzini     case 0x10:	/* STATUS */
1115dd285b06SPaolo Bonzini     /* Not in OMAP310 */
1116dd285b06SPaolo Bonzini     case 0x14:	/* DSP_STATUS */
1117dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
1118dd285b06SPaolo Bonzini         break;
1119dd285b06SPaolo Bonzini     case 0x18:	/* DSP_BOOT_CONFIG */
1120dd285b06SPaolo Bonzini     case 0x1c:	/* DSP_MPUI_CONFIG */
1121dd285b06SPaolo Bonzini         break;
1122dd285b06SPaolo Bonzini 
1123dd285b06SPaolo Bonzini     default:
1124dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1125dd285b06SPaolo Bonzini     }
1126dd285b06SPaolo Bonzini }
1127dd285b06SPaolo Bonzini 
1128dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpui_ops = {
1129dd285b06SPaolo Bonzini     .read = omap_mpui_read,
1130dd285b06SPaolo Bonzini     .write = omap_mpui_write,
1131dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1132dd285b06SPaolo Bonzini };
1133dd285b06SPaolo Bonzini 
1134dd285b06SPaolo Bonzini static void omap_mpui_reset(struct omap_mpu_state_s *s)
1135dd285b06SPaolo Bonzini {
1136dd285b06SPaolo Bonzini     s->mpui_ctrl = 0x0003ff1b;
1137dd285b06SPaolo Bonzini }
1138dd285b06SPaolo Bonzini 
1139dd285b06SPaolo Bonzini static void omap_mpui_init(MemoryRegion *memory, hwaddr base,
1140dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
1141dd285b06SPaolo Bonzini {
11422c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->mpui_iomem, NULL, &omap_mpui_ops, mpu,
1143dd285b06SPaolo Bonzini                           "omap-mpui", 0x100);
1144dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &mpu->mpui_iomem);
1145dd285b06SPaolo Bonzini 
1146dd285b06SPaolo Bonzini     omap_mpui_reset(mpu);
1147dd285b06SPaolo Bonzini }
1148dd285b06SPaolo Bonzini 
1149dd285b06SPaolo Bonzini /* TIPB Bridges */
1150dd285b06SPaolo Bonzini struct omap_tipb_bridge_s {
1151dd285b06SPaolo Bonzini     qemu_irq abort;
1152dd285b06SPaolo Bonzini     MemoryRegion iomem;
1153dd285b06SPaolo Bonzini 
1154dd285b06SPaolo Bonzini     int width_intr;
1155dd285b06SPaolo Bonzini     uint16_t control;
1156dd285b06SPaolo Bonzini     uint16_t alloc;
1157dd285b06SPaolo Bonzini     uint16_t buffer;
1158dd285b06SPaolo Bonzini     uint16_t enh_control;
1159dd285b06SPaolo Bonzini };
1160dd285b06SPaolo Bonzini 
1161dd285b06SPaolo Bonzini static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr,
1162dd285b06SPaolo Bonzini                                       unsigned size)
1163dd285b06SPaolo Bonzini {
1164dd285b06SPaolo Bonzini     struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1165dd285b06SPaolo Bonzini 
1166dd285b06SPaolo Bonzini     if (size < 2) {
1167dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1168dd285b06SPaolo Bonzini     }
1169dd285b06SPaolo Bonzini 
1170dd285b06SPaolo Bonzini     switch (addr) {
1171dd285b06SPaolo Bonzini     case 0x00:	/* TIPB_CNTL */
1172dd285b06SPaolo Bonzini         return s->control;
1173dd285b06SPaolo Bonzini     case 0x04:	/* TIPB_BUS_ALLOC */
1174dd285b06SPaolo Bonzini         return s->alloc;
1175dd285b06SPaolo Bonzini     case 0x08:	/* MPU_TIPB_CNTL */
1176dd285b06SPaolo Bonzini         return s->buffer;
1177dd285b06SPaolo Bonzini     case 0x0c:	/* ENHANCED_TIPB_CNTL */
1178dd285b06SPaolo Bonzini         return s->enh_control;
1179dd285b06SPaolo Bonzini     case 0x10:	/* ADDRESS_DBG */
1180dd285b06SPaolo Bonzini     case 0x14:	/* DATA_DEBUG_LOW */
1181dd285b06SPaolo Bonzini     case 0x18:	/* DATA_DEBUG_HIGH */
1182dd285b06SPaolo Bonzini         return 0xffff;
1183dd285b06SPaolo Bonzini     case 0x1c:	/* DEBUG_CNTR_SIG */
1184dd285b06SPaolo Bonzini         return 0x00f8;
1185dd285b06SPaolo Bonzini     }
1186dd285b06SPaolo Bonzini 
1187dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1188dd285b06SPaolo Bonzini     return 0;
1189dd285b06SPaolo Bonzini }
1190dd285b06SPaolo Bonzini 
1191dd285b06SPaolo Bonzini static void omap_tipb_bridge_write(void *opaque, hwaddr addr,
1192dd285b06SPaolo Bonzini                                    uint64_t value, unsigned size)
1193dd285b06SPaolo Bonzini {
1194dd285b06SPaolo Bonzini     struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1195dd285b06SPaolo Bonzini 
1196dd285b06SPaolo Bonzini     if (size < 2) {
119777a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
119877a8257eSStefan Weil         return;
1199dd285b06SPaolo Bonzini     }
1200dd285b06SPaolo Bonzini 
1201dd285b06SPaolo Bonzini     switch (addr) {
1202dd285b06SPaolo Bonzini     case 0x00:	/* TIPB_CNTL */
1203dd285b06SPaolo Bonzini         s->control = value & 0xffff;
1204dd285b06SPaolo Bonzini         break;
1205dd285b06SPaolo Bonzini 
1206dd285b06SPaolo Bonzini     case 0x04:	/* TIPB_BUS_ALLOC */
1207dd285b06SPaolo Bonzini         s->alloc = value & 0x003f;
1208dd285b06SPaolo Bonzini         break;
1209dd285b06SPaolo Bonzini 
1210dd285b06SPaolo Bonzini     case 0x08:	/* MPU_TIPB_CNTL */
1211dd285b06SPaolo Bonzini         s->buffer = value & 0x0003;
1212dd285b06SPaolo Bonzini         break;
1213dd285b06SPaolo Bonzini 
1214dd285b06SPaolo Bonzini     case 0x0c:	/* ENHANCED_TIPB_CNTL */
1215dd285b06SPaolo Bonzini         s->width_intr = !(value & 2);
1216dd285b06SPaolo Bonzini         s->enh_control = value & 0x000f;
1217dd285b06SPaolo Bonzini         break;
1218dd285b06SPaolo Bonzini 
1219dd285b06SPaolo Bonzini     case 0x10:	/* ADDRESS_DBG */
1220dd285b06SPaolo Bonzini     case 0x14:	/* DATA_DEBUG_LOW */
1221dd285b06SPaolo Bonzini     case 0x18:	/* DATA_DEBUG_HIGH */
1222dd285b06SPaolo Bonzini     case 0x1c:	/* DEBUG_CNTR_SIG */
1223dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
1224dd285b06SPaolo Bonzini         break;
1225dd285b06SPaolo Bonzini 
1226dd285b06SPaolo Bonzini     default:
1227dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1228dd285b06SPaolo Bonzini     }
1229dd285b06SPaolo Bonzini }
1230dd285b06SPaolo Bonzini 
1231dd285b06SPaolo Bonzini static const MemoryRegionOps omap_tipb_bridge_ops = {
1232dd285b06SPaolo Bonzini     .read = omap_tipb_bridge_read,
1233dd285b06SPaolo Bonzini     .write = omap_tipb_bridge_write,
1234dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1235dd285b06SPaolo Bonzini };
1236dd285b06SPaolo Bonzini 
1237dd285b06SPaolo Bonzini static void omap_tipb_bridge_reset(struct omap_tipb_bridge_s *s)
1238dd285b06SPaolo Bonzini {
1239dd285b06SPaolo Bonzini     s->control = 0xffff;
1240dd285b06SPaolo Bonzini     s->alloc = 0x0009;
1241dd285b06SPaolo Bonzini     s->buffer = 0x0000;
1242dd285b06SPaolo Bonzini     s->enh_control = 0x000f;
1243dd285b06SPaolo Bonzini }
1244dd285b06SPaolo Bonzini 
1245dd285b06SPaolo Bonzini static struct omap_tipb_bridge_s *omap_tipb_bridge_init(
1246dd285b06SPaolo Bonzini     MemoryRegion *memory, hwaddr base,
1247dd285b06SPaolo Bonzini     qemu_irq abort_irq, omap_clk clk)
1248dd285b06SPaolo Bonzini {
1249b45c03f5SMarkus Armbruster     struct omap_tipb_bridge_s *s = g_new0(struct omap_tipb_bridge_s, 1);
1250dd285b06SPaolo Bonzini 
1251dd285b06SPaolo Bonzini     s->abort = abort_irq;
1252dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(s);
1253dd285b06SPaolo Bonzini 
12542c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_tipb_bridge_ops, s,
1255dd285b06SPaolo Bonzini                           "omap-tipb-bridge", 0x100);
1256dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
1257dd285b06SPaolo Bonzini 
1258dd285b06SPaolo Bonzini     return s;
1259dd285b06SPaolo Bonzini }
1260dd285b06SPaolo Bonzini 
1261dd285b06SPaolo Bonzini /* Dummy Traffic Controller's Memory Interface */
1262dd285b06SPaolo Bonzini static uint64_t omap_tcmi_read(void *opaque, hwaddr addr,
1263dd285b06SPaolo Bonzini                                unsigned size)
1264dd285b06SPaolo Bonzini {
1265dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1266dd285b06SPaolo Bonzini     uint32_t ret;
1267dd285b06SPaolo Bonzini 
1268dd285b06SPaolo Bonzini     if (size != 4) {
1269dd285b06SPaolo Bonzini         return omap_badwidth_read32(opaque, addr);
1270dd285b06SPaolo Bonzini     }
1271dd285b06SPaolo Bonzini 
1272dd285b06SPaolo Bonzini     switch (addr) {
1273dd285b06SPaolo Bonzini     case 0x00:	/* IMIF_PRIO */
1274dd285b06SPaolo Bonzini     case 0x04:	/* EMIFS_PRIO */
1275dd285b06SPaolo Bonzini     case 0x08:	/* EMIFF_PRIO */
1276dd285b06SPaolo Bonzini     case 0x0c:	/* EMIFS_CONFIG */
1277dd285b06SPaolo Bonzini     case 0x10:	/* EMIFS_CS0_CONFIG */
1278dd285b06SPaolo Bonzini     case 0x14:	/* EMIFS_CS1_CONFIG */
1279dd285b06SPaolo Bonzini     case 0x18:	/* EMIFS_CS2_CONFIG */
1280dd285b06SPaolo Bonzini     case 0x1c:	/* EMIFS_CS3_CONFIG */
1281dd285b06SPaolo Bonzini     case 0x24:	/* EMIFF_MRS */
1282dd285b06SPaolo Bonzini     case 0x28:	/* TIMEOUT1 */
1283dd285b06SPaolo Bonzini     case 0x2c:	/* TIMEOUT2 */
1284dd285b06SPaolo Bonzini     case 0x30:	/* TIMEOUT3 */
1285dd285b06SPaolo Bonzini     case 0x3c:	/* EMIFF_SDRAM_CONFIG_2 */
1286dd285b06SPaolo Bonzini     case 0x40:	/* EMIFS_CFG_DYN_WAIT */
1287dd285b06SPaolo Bonzini         return s->tcmi_regs[addr >> 2];
1288dd285b06SPaolo Bonzini 
1289dd285b06SPaolo Bonzini     case 0x20:	/* EMIFF_SDRAM_CONFIG */
1290dd285b06SPaolo Bonzini         ret = s->tcmi_regs[addr >> 2];
1291dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] &= ~1; /* XXX: Clear SLRF on SDRAM access */
1292dd285b06SPaolo Bonzini         /* XXX: We can try using the VGA_DIRTY flag for this */
1293dd285b06SPaolo Bonzini         return ret;
1294dd285b06SPaolo Bonzini     }
1295dd285b06SPaolo Bonzini 
1296dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1297dd285b06SPaolo Bonzini     return 0;
1298dd285b06SPaolo Bonzini }
1299dd285b06SPaolo Bonzini 
1300dd285b06SPaolo Bonzini static void omap_tcmi_write(void *opaque, hwaddr addr,
1301dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1302dd285b06SPaolo Bonzini {
1303dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1304dd285b06SPaolo Bonzini 
1305dd285b06SPaolo Bonzini     if (size != 4) {
130677a8257eSStefan Weil         omap_badwidth_write32(opaque, addr, value);
130777a8257eSStefan Weil         return;
1308dd285b06SPaolo Bonzini     }
1309dd285b06SPaolo Bonzini 
1310dd285b06SPaolo Bonzini     switch (addr) {
1311dd285b06SPaolo Bonzini     case 0x00:	/* IMIF_PRIO */
1312dd285b06SPaolo Bonzini     case 0x04:	/* EMIFS_PRIO */
1313dd285b06SPaolo Bonzini     case 0x08:	/* EMIFF_PRIO */
1314dd285b06SPaolo Bonzini     case 0x10:	/* EMIFS_CS0_CONFIG */
1315dd285b06SPaolo Bonzini     case 0x14:	/* EMIFS_CS1_CONFIG */
1316dd285b06SPaolo Bonzini     case 0x18:	/* EMIFS_CS2_CONFIG */
1317dd285b06SPaolo Bonzini     case 0x1c:	/* EMIFS_CS3_CONFIG */
1318dd285b06SPaolo Bonzini     case 0x20:	/* EMIFF_SDRAM_CONFIG */
1319dd285b06SPaolo Bonzini     case 0x24:	/* EMIFF_MRS */
1320dd285b06SPaolo Bonzini     case 0x28:	/* TIMEOUT1 */
1321dd285b06SPaolo Bonzini     case 0x2c:	/* TIMEOUT2 */
1322dd285b06SPaolo Bonzini     case 0x30:	/* TIMEOUT3 */
1323dd285b06SPaolo Bonzini     case 0x3c:	/* EMIFF_SDRAM_CONFIG_2 */
1324dd285b06SPaolo Bonzini     case 0x40:	/* EMIFS_CFG_DYN_WAIT */
1325dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] = value;
1326dd285b06SPaolo Bonzini         break;
1327dd285b06SPaolo Bonzini     case 0x0c:	/* EMIFS_CONFIG */
1328dd285b06SPaolo Bonzini         s->tcmi_regs[addr >> 2] = (value & 0xf) | (1 << 4);
1329dd285b06SPaolo Bonzini         break;
1330dd285b06SPaolo Bonzini 
1331dd285b06SPaolo Bonzini     default:
1332dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1333dd285b06SPaolo Bonzini     }
1334dd285b06SPaolo Bonzini }
1335dd285b06SPaolo Bonzini 
1336dd285b06SPaolo Bonzini static const MemoryRegionOps omap_tcmi_ops = {
1337dd285b06SPaolo Bonzini     .read = omap_tcmi_read,
1338dd285b06SPaolo Bonzini     .write = omap_tcmi_write,
1339dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1340dd285b06SPaolo Bonzini };
1341dd285b06SPaolo Bonzini 
1342dd285b06SPaolo Bonzini static void omap_tcmi_reset(struct omap_mpu_state_s *mpu)
1343dd285b06SPaolo Bonzini {
1344dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x00 >> 2] = 0x00000000;
1345dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x04 >> 2] = 0x00000000;
1346dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x08 >> 2] = 0x00000000;
1347dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x0c >> 2] = 0x00000010;
1348dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x10 >> 2] = 0x0010fffb;
1349dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x14 >> 2] = 0x0010fffb;
1350dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x18 >> 2] = 0x0010fffb;
1351dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x1c >> 2] = 0x0010fffb;
1352dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x20 >> 2] = 0x00618800;
1353dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x24 >> 2] = 0x00000037;
1354dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x28 >> 2] = 0x00000000;
1355dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x2c >> 2] = 0x00000000;
1356dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x30 >> 2] = 0x00000000;
1357dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x3c >> 2] = 0x00000003;
1358dd285b06SPaolo Bonzini     mpu->tcmi_regs[0x40 >> 2] = 0x00000000;
1359dd285b06SPaolo Bonzini }
1360dd285b06SPaolo Bonzini 
1361dd285b06SPaolo Bonzini static void omap_tcmi_init(MemoryRegion *memory, hwaddr base,
1362dd285b06SPaolo Bonzini                 struct omap_mpu_state_s *mpu)
1363dd285b06SPaolo Bonzini {
13642c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->tcmi_iomem, NULL, &omap_tcmi_ops, mpu,
1365dd285b06SPaolo Bonzini                           "omap-tcmi", 0x100);
1366dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &mpu->tcmi_iomem);
1367dd285b06SPaolo Bonzini     omap_tcmi_reset(mpu);
1368dd285b06SPaolo Bonzini }
1369dd285b06SPaolo Bonzini 
1370dd285b06SPaolo Bonzini /* Digital phase-locked loops control */
1371dd285b06SPaolo Bonzini struct dpll_ctl_s {
1372dd285b06SPaolo Bonzini     MemoryRegion iomem;
1373dd285b06SPaolo Bonzini     uint16_t mode;
1374dd285b06SPaolo Bonzini     omap_clk dpll;
1375dd285b06SPaolo Bonzini };
1376dd285b06SPaolo Bonzini 
1377dd285b06SPaolo Bonzini static uint64_t omap_dpll_read(void *opaque, hwaddr addr,
1378dd285b06SPaolo Bonzini                                unsigned size)
1379dd285b06SPaolo Bonzini {
1380dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1381dd285b06SPaolo Bonzini 
1382dd285b06SPaolo Bonzini     if (size != 2) {
1383dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1384dd285b06SPaolo Bonzini     }
1385dd285b06SPaolo Bonzini 
1386dd285b06SPaolo Bonzini     if (addr == 0x00)	/* CTL_REG */
1387dd285b06SPaolo Bonzini         return s->mode;
1388dd285b06SPaolo Bonzini 
1389dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1390dd285b06SPaolo Bonzini     return 0;
1391dd285b06SPaolo Bonzini }
1392dd285b06SPaolo Bonzini 
1393dd285b06SPaolo Bonzini static void omap_dpll_write(void *opaque, hwaddr addr,
1394dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1395dd285b06SPaolo Bonzini {
1396dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1397dd285b06SPaolo Bonzini     uint16_t diff;
1398dd285b06SPaolo Bonzini     static const int bypass_div[4] = { 1, 2, 4, 4 };
1399dd285b06SPaolo Bonzini     int div, mult;
1400dd285b06SPaolo Bonzini 
1401dd285b06SPaolo Bonzini     if (size != 2) {
140277a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
140377a8257eSStefan Weil         return;
1404dd285b06SPaolo Bonzini     }
1405dd285b06SPaolo Bonzini 
1406dd285b06SPaolo Bonzini     if (addr == 0x00) {	/* CTL_REG */
1407dd285b06SPaolo Bonzini         /* See omap_ulpd_pm_write() too */
1408dd285b06SPaolo Bonzini         diff = s->mode & value;
1409dd285b06SPaolo Bonzini         s->mode = value & 0x2fff;
1410dd285b06SPaolo Bonzini         if (diff & (0x3ff << 2)) {
1411dd285b06SPaolo Bonzini             if (value & (1 << 4)) {			/* PLL_ENABLE */
1412dd285b06SPaolo Bonzini                 div = ((value >> 5) & 3) + 1;		/* PLL_DIV */
1413dd285b06SPaolo Bonzini                 mult = MIN((value >> 7) & 0x1f, 1);	/* PLL_MULT */
1414dd285b06SPaolo Bonzini             } else {
1415dd285b06SPaolo Bonzini                 div = bypass_div[((value >> 2) & 3)];	/* BYPASS_DIV */
1416dd285b06SPaolo Bonzini                 mult = 1;
1417dd285b06SPaolo Bonzini             }
1418dd285b06SPaolo Bonzini             omap_clk_setrate(s->dpll, div, mult);
1419dd285b06SPaolo Bonzini         }
1420dd285b06SPaolo Bonzini 
1421dd285b06SPaolo Bonzini         /* Enter the desired mode.  */
1422dd285b06SPaolo Bonzini         s->mode = (s->mode & 0xfffe) | ((s->mode >> 4) & 1);
1423dd285b06SPaolo Bonzini 
1424dd285b06SPaolo Bonzini         /* Act as if the lock is restored.  */
1425dd285b06SPaolo Bonzini         s->mode |= 2;
1426dd285b06SPaolo Bonzini     } else {
1427dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1428dd285b06SPaolo Bonzini     }
1429dd285b06SPaolo Bonzini }
1430dd285b06SPaolo Bonzini 
1431dd285b06SPaolo Bonzini static const MemoryRegionOps omap_dpll_ops = {
1432dd285b06SPaolo Bonzini     .read = omap_dpll_read,
1433dd285b06SPaolo Bonzini     .write = omap_dpll_write,
1434dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1435dd285b06SPaolo Bonzini };
1436dd285b06SPaolo Bonzini 
1437dd285b06SPaolo Bonzini static void omap_dpll_reset(struct dpll_ctl_s *s)
1438dd285b06SPaolo Bonzini {
1439dd285b06SPaolo Bonzini     s->mode = 0x2002;
1440dd285b06SPaolo Bonzini     omap_clk_setrate(s->dpll, 1, 1);
1441dd285b06SPaolo Bonzini }
1442dd285b06SPaolo Bonzini 
1443dd285b06SPaolo Bonzini static struct dpll_ctl_s  *omap_dpll_init(MemoryRegion *memory,
1444dd285b06SPaolo Bonzini                            hwaddr base, omap_clk clk)
1445dd285b06SPaolo Bonzini {
1446dd285b06SPaolo Bonzini     struct dpll_ctl_s *s = g_malloc0(sizeof(*s));
14472c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_dpll_ops, s, "omap-dpll", 0x100);
1448dd285b06SPaolo Bonzini 
1449dd285b06SPaolo Bonzini     s->dpll = clk;
1450dd285b06SPaolo Bonzini     omap_dpll_reset(s);
1451dd285b06SPaolo Bonzini 
1452dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
1453dd285b06SPaolo Bonzini     return s;
1454dd285b06SPaolo Bonzini }
1455dd285b06SPaolo Bonzini 
1456dd285b06SPaolo Bonzini /* MPU Clock/Reset/Power Mode Control */
1457dd285b06SPaolo Bonzini static uint64_t omap_clkm_read(void *opaque, hwaddr addr,
1458dd285b06SPaolo Bonzini                                unsigned size)
1459dd285b06SPaolo Bonzini {
1460dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1461dd285b06SPaolo Bonzini 
1462dd285b06SPaolo Bonzini     if (size != 2) {
1463dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1464dd285b06SPaolo Bonzini     }
1465dd285b06SPaolo Bonzini 
1466dd285b06SPaolo Bonzini     switch (addr) {
1467dd285b06SPaolo Bonzini     case 0x00:	/* ARM_CKCTL */
1468dd285b06SPaolo Bonzini         return s->clkm.arm_ckctl;
1469dd285b06SPaolo Bonzini 
1470dd285b06SPaolo Bonzini     case 0x04:	/* ARM_IDLECT1 */
1471dd285b06SPaolo Bonzini         return s->clkm.arm_idlect1;
1472dd285b06SPaolo Bonzini 
1473dd285b06SPaolo Bonzini     case 0x08:	/* ARM_IDLECT2 */
1474dd285b06SPaolo Bonzini         return s->clkm.arm_idlect2;
1475dd285b06SPaolo Bonzini 
1476dd285b06SPaolo Bonzini     case 0x0c:	/* ARM_EWUPCT */
1477dd285b06SPaolo Bonzini         return s->clkm.arm_ewupct;
1478dd285b06SPaolo Bonzini 
1479dd285b06SPaolo Bonzini     case 0x10:	/* ARM_RSTCT1 */
1480dd285b06SPaolo Bonzini         return s->clkm.arm_rstct1;
1481dd285b06SPaolo Bonzini 
1482dd285b06SPaolo Bonzini     case 0x14:	/* ARM_RSTCT2 */
1483dd285b06SPaolo Bonzini         return s->clkm.arm_rstct2;
1484dd285b06SPaolo Bonzini 
1485dd285b06SPaolo Bonzini     case 0x18:	/* ARM_SYSST */
1486dd285b06SPaolo Bonzini         return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start;
1487dd285b06SPaolo Bonzini 
1488dd285b06SPaolo Bonzini     case 0x1c:	/* ARM_CKOUT1 */
1489dd285b06SPaolo Bonzini         return s->clkm.arm_ckout1;
1490dd285b06SPaolo Bonzini 
1491dd285b06SPaolo Bonzini     case 0x20:	/* ARM_CKOUT2 */
1492dd285b06SPaolo Bonzini         break;
1493dd285b06SPaolo Bonzini     }
1494dd285b06SPaolo Bonzini 
1495dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1496dd285b06SPaolo Bonzini     return 0;
1497dd285b06SPaolo Bonzini }
1498dd285b06SPaolo Bonzini 
1499dd285b06SPaolo Bonzini static inline void omap_clkm_ckctl_update(struct omap_mpu_state_s *s,
1500dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1501dd285b06SPaolo Bonzini {
1502dd285b06SPaolo Bonzini     omap_clk clk;
1503dd285b06SPaolo Bonzini 
1504dd285b06SPaolo Bonzini     if (diff & (1 << 14)) {				/* ARM_INTHCK_SEL */
1505dd285b06SPaolo Bonzini         if (value & (1 << 14))
1506dd285b06SPaolo Bonzini             /* Reserved */;
1507dd285b06SPaolo Bonzini         else {
1508dd285b06SPaolo Bonzini             clk = omap_findclk(s, "arminth_ck");
1509dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
1510dd285b06SPaolo Bonzini         }
1511dd285b06SPaolo Bonzini     }
1512dd285b06SPaolo Bonzini     if (diff & (1 << 12)) {				/* ARM_TIMXO */
1513dd285b06SPaolo Bonzini         clk = omap_findclk(s, "armtim_ck");
1514dd285b06SPaolo Bonzini         if (value & (1 << 12))
1515dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "clkin"));
1516dd285b06SPaolo Bonzini         else
1517dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
1518dd285b06SPaolo Bonzini     }
1519dd285b06SPaolo Bonzini     /* XXX: en_dspck */
1520dd285b06SPaolo Bonzini     if (diff & (3 << 10)) {				/* DSPMMUDIV */
1521dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dspmmu_ck");
1522dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 10) & 3), 1);
1523dd285b06SPaolo Bonzini     }
1524dd285b06SPaolo Bonzini     if (diff & (3 << 8)) {				/* TCDIV */
1525dd285b06SPaolo Bonzini         clk = omap_findclk(s, "tc_ck");
1526dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 8) & 3), 1);
1527dd285b06SPaolo Bonzini     }
1528dd285b06SPaolo Bonzini     if (diff & (3 << 6)) {				/* DSPDIV */
1529dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dsp_ck");
1530dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 6) & 3), 1);
1531dd285b06SPaolo Bonzini     }
1532dd285b06SPaolo Bonzini     if (diff & (3 << 4)) {				/* ARMDIV */
1533dd285b06SPaolo Bonzini         clk = omap_findclk(s, "arm_ck");
1534dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 4) & 3), 1);
1535dd285b06SPaolo Bonzini     }
1536dd285b06SPaolo Bonzini     if (diff & (3 << 2)) {				/* LCDDIV */
1537dd285b06SPaolo Bonzini         clk = omap_findclk(s, "lcd_ck");
1538dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 2) & 3), 1);
1539dd285b06SPaolo Bonzini     }
1540dd285b06SPaolo Bonzini     if (diff & (3 << 0)) {				/* PERDIV */
1541dd285b06SPaolo Bonzini         clk = omap_findclk(s, "armper_ck");
1542dd285b06SPaolo Bonzini         omap_clk_setrate(clk, 1 << ((value >> 0) & 3), 1);
1543dd285b06SPaolo Bonzini     }
1544dd285b06SPaolo Bonzini }
1545dd285b06SPaolo Bonzini 
1546dd285b06SPaolo Bonzini static inline void omap_clkm_idlect1_update(struct omap_mpu_state_s *s,
1547dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1548dd285b06SPaolo Bonzini {
1549dd285b06SPaolo Bonzini     omap_clk clk;
1550dd285b06SPaolo Bonzini 
1551dd285b06SPaolo Bonzini     if (value & (1 << 11)) {                            /* SETARM_IDLE */
1552c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
1553dd285b06SPaolo Bonzini     }
1554cf83f140SEric Blake     if (!(value & (1 << 10))) {                         /* WKUP_MODE */
1555cf83f140SEric Blake         /* XXX: disable wakeup from IRQ */
1556cf83f140SEric Blake         qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
1557cf83f140SEric Blake     }
1558dd285b06SPaolo Bonzini 
1559dd285b06SPaolo Bonzini #define SET_CANIDLE(clock, bit)				\
1560dd285b06SPaolo Bonzini     if (diff & (1 << bit)) {				\
1561dd285b06SPaolo Bonzini         clk = omap_findclk(s, clock);			\
1562dd285b06SPaolo Bonzini         omap_clk_canidle(clk, (value >> bit) & 1);	\
1563dd285b06SPaolo Bonzini     }
1564dd285b06SPaolo Bonzini     SET_CANIDLE("mpuwd_ck", 0)				/* IDLWDT_ARM */
1565dd285b06SPaolo Bonzini     SET_CANIDLE("armxor_ck", 1)				/* IDLXORP_ARM */
1566dd285b06SPaolo Bonzini     SET_CANIDLE("mpuper_ck", 2)				/* IDLPER_ARM */
1567dd285b06SPaolo Bonzini     SET_CANIDLE("lcd_ck", 3)				/* IDLLCD_ARM */
1568dd285b06SPaolo Bonzini     SET_CANIDLE("lb_ck", 4)				/* IDLLB_ARM */
1569dd285b06SPaolo Bonzini     SET_CANIDLE("hsab_ck", 5)				/* IDLHSAB_ARM */
1570dd285b06SPaolo Bonzini     SET_CANIDLE("tipb_ck", 6)				/* IDLIF_ARM */
1571dd285b06SPaolo Bonzini     SET_CANIDLE("dma_ck", 6)				/* IDLIF_ARM */
1572dd285b06SPaolo Bonzini     SET_CANIDLE("tc_ck", 6)				/* IDLIF_ARM */
1573dd285b06SPaolo Bonzini     SET_CANIDLE("dpll1", 7)				/* IDLDPLL_ARM */
1574dd285b06SPaolo Bonzini     SET_CANIDLE("dpll2", 7)				/* IDLDPLL_ARM */
1575dd285b06SPaolo Bonzini     SET_CANIDLE("dpll3", 7)				/* IDLDPLL_ARM */
1576dd285b06SPaolo Bonzini     SET_CANIDLE("mpui_ck", 8)				/* IDLAPI_ARM */
1577dd285b06SPaolo Bonzini     SET_CANIDLE("armtim_ck", 9)				/* IDLTIM_ARM */
1578dd285b06SPaolo Bonzini }
1579dd285b06SPaolo Bonzini 
1580dd285b06SPaolo Bonzini static inline void omap_clkm_idlect2_update(struct omap_mpu_state_s *s,
1581dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1582dd285b06SPaolo Bonzini {
1583dd285b06SPaolo Bonzini     omap_clk clk;
1584dd285b06SPaolo Bonzini 
1585dd285b06SPaolo Bonzini #define SET_ONOFF(clock, bit)				\
1586dd285b06SPaolo Bonzini     if (diff & (1 << bit)) {				\
1587dd285b06SPaolo Bonzini         clk = omap_findclk(s, clock);			\
1588dd285b06SPaolo Bonzini         omap_clk_onoff(clk, (value >> bit) & 1);	\
1589dd285b06SPaolo Bonzini     }
1590dd285b06SPaolo Bonzini     SET_ONOFF("mpuwd_ck", 0)				/* EN_WDTCK */
1591dd285b06SPaolo Bonzini     SET_ONOFF("armxor_ck", 1)				/* EN_XORPCK */
1592dd285b06SPaolo Bonzini     SET_ONOFF("mpuper_ck", 2)				/* EN_PERCK */
1593dd285b06SPaolo Bonzini     SET_ONOFF("lcd_ck", 3)				/* EN_LCDCK */
1594dd285b06SPaolo Bonzini     SET_ONOFF("lb_ck", 4)				/* EN_LBCK */
1595dd285b06SPaolo Bonzini     SET_ONOFF("hsab_ck", 5)				/* EN_HSABCK */
1596dd285b06SPaolo Bonzini     SET_ONOFF("mpui_ck", 6)				/* EN_APICK */
1597dd285b06SPaolo Bonzini     SET_ONOFF("armtim_ck", 7)				/* EN_TIMCK */
1598dd285b06SPaolo Bonzini     SET_CANIDLE("dma_ck", 8)				/* DMACK_REQ */
1599dd285b06SPaolo Bonzini     SET_ONOFF("arm_gpio_ck", 9)				/* EN_GPIOCK */
1600dd285b06SPaolo Bonzini     SET_ONOFF("lbfree_ck", 10)				/* EN_LBFREECK */
1601dd285b06SPaolo Bonzini }
1602dd285b06SPaolo Bonzini 
1603dd285b06SPaolo Bonzini static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s,
1604dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1605dd285b06SPaolo Bonzini {
1606dd285b06SPaolo Bonzini     omap_clk clk;
1607dd285b06SPaolo Bonzini 
1608dd285b06SPaolo Bonzini     if (diff & (3 << 4)) {				/* TCLKOUT */
1609dd285b06SPaolo Bonzini         clk = omap_findclk(s, "tclk_out");
1610dd285b06SPaolo Bonzini         switch ((value >> 4) & 3) {
1611dd285b06SPaolo Bonzini         case 1:
1612dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen3"));
1613dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1614dd285b06SPaolo Bonzini             break;
1615dd285b06SPaolo Bonzini         case 2:
1616dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
1617dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1618dd285b06SPaolo Bonzini             break;
1619dd285b06SPaolo Bonzini         default:
1620dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 0);
1621dd285b06SPaolo Bonzini         }
1622dd285b06SPaolo Bonzini     }
1623dd285b06SPaolo Bonzini     if (diff & (3 << 2)) {				/* DCLKOUT */
1624dd285b06SPaolo Bonzini         clk = omap_findclk(s, "dclk_out");
1625dd285b06SPaolo Bonzini         switch ((value >> 2) & 3) {
1626dd285b06SPaolo Bonzini         case 0:
1627dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "dspmmu_ck"));
1628dd285b06SPaolo Bonzini             break;
1629dd285b06SPaolo Bonzini         case 1:
1630dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen2"));
1631dd285b06SPaolo Bonzini             break;
1632dd285b06SPaolo Bonzini         case 2:
1633dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "dsp_ck"));
1634dd285b06SPaolo Bonzini             break;
1635dd285b06SPaolo Bonzini         case 3:
1636dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
1637dd285b06SPaolo Bonzini             break;
1638dd285b06SPaolo Bonzini         }
1639dd285b06SPaolo Bonzini     }
1640dd285b06SPaolo Bonzini     if (diff & (3 << 0)) {				/* ACLKOUT */
1641dd285b06SPaolo Bonzini         clk = omap_findclk(s, "aclk_out");
1642dd285b06SPaolo Bonzini         switch ((value >> 0) & 3) {
1643dd285b06SPaolo Bonzini         case 1:
1644dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
1645dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1646dd285b06SPaolo Bonzini             break;
1647dd285b06SPaolo Bonzini         case 2:
1648dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "arm_ck"));
1649dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1650dd285b06SPaolo Bonzini             break;
1651dd285b06SPaolo Bonzini         case 3:
1652dd285b06SPaolo Bonzini             omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
1653dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 1);
1654dd285b06SPaolo Bonzini             break;
1655dd285b06SPaolo Bonzini         default:
1656dd285b06SPaolo Bonzini             omap_clk_onoff(clk, 0);
1657dd285b06SPaolo Bonzini         }
1658dd285b06SPaolo Bonzini     }
1659dd285b06SPaolo Bonzini }
1660dd285b06SPaolo Bonzini 
1661dd285b06SPaolo Bonzini static void omap_clkm_write(void *opaque, hwaddr addr,
1662dd285b06SPaolo Bonzini                             uint64_t value, unsigned size)
1663dd285b06SPaolo Bonzini {
1664dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1665dd285b06SPaolo Bonzini     uint16_t diff;
1666dd285b06SPaolo Bonzini     omap_clk clk;
1667dd285b06SPaolo Bonzini     static const char *clkschemename[8] = {
1668dd285b06SPaolo Bonzini         "fully synchronous", "fully asynchronous", "synchronous scalable",
1669dd285b06SPaolo Bonzini         "mix mode 1", "mix mode 2", "bypass mode", "mix mode 3", "mix mode 4",
1670dd285b06SPaolo Bonzini     };
1671dd285b06SPaolo Bonzini 
1672dd285b06SPaolo Bonzini     if (size != 2) {
167377a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
167477a8257eSStefan Weil         return;
1675dd285b06SPaolo Bonzini     }
1676dd285b06SPaolo Bonzini 
1677dd285b06SPaolo Bonzini     switch (addr) {
1678dd285b06SPaolo Bonzini     case 0x00:	/* ARM_CKCTL */
1679dd285b06SPaolo Bonzini         diff = s->clkm.arm_ckctl ^ value;
1680dd285b06SPaolo Bonzini         s->clkm.arm_ckctl = value & 0x7fff;
1681dd285b06SPaolo Bonzini         omap_clkm_ckctl_update(s, diff, value);
1682dd285b06SPaolo Bonzini         return;
1683dd285b06SPaolo Bonzini 
1684dd285b06SPaolo Bonzini     case 0x04:	/* ARM_IDLECT1 */
1685dd285b06SPaolo Bonzini         diff = s->clkm.arm_idlect1 ^ value;
1686dd285b06SPaolo Bonzini         s->clkm.arm_idlect1 = value & 0x0fff;
1687dd285b06SPaolo Bonzini         omap_clkm_idlect1_update(s, diff, value);
1688dd285b06SPaolo Bonzini         return;
1689dd285b06SPaolo Bonzini 
1690dd285b06SPaolo Bonzini     case 0x08:	/* ARM_IDLECT2 */
1691dd285b06SPaolo Bonzini         diff = s->clkm.arm_idlect2 ^ value;
1692dd285b06SPaolo Bonzini         s->clkm.arm_idlect2 = value & 0x07ff;
1693dd285b06SPaolo Bonzini         omap_clkm_idlect2_update(s, diff, value);
1694dd285b06SPaolo Bonzini         return;
1695dd285b06SPaolo Bonzini 
1696dd285b06SPaolo Bonzini     case 0x0c:	/* ARM_EWUPCT */
1697dd285b06SPaolo Bonzini         s->clkm.arm_ewupct = value & 0x003f;
1698dd285b06SPaolo Bonzini         return;
1699dd285b06SPaolo Bonzini 
1700dd285b06SPaolo Bonzini     case 0x10:	/* ARM_RSTCT1 */
1701dd285b06SPaolo Bonzini         diff = s->clkm.arm_rstct1 ^ value;
1702dd285b06SPaolo Bonzini         s->clkm.arm_rstct1 = value & 0x0007;
1703dd285b06SPaolo Bonzini         if (value & 9) {
1704cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1705dd285b06SPaolo Bonzini             s->clkm.cold_start = 0xa;
1706dd285b06SPaolo Bonzini         }
1707dd285b06SPaolo Bonzini         if (diff & ~value & 4) {				/* DSP_RST */
1708dd285b06SPaolo Bonzini             omap_mpui_reset(s);
1709dd285b06SPaolo Bonzini             omap_tipb_bridge_reset(s->private_tipb);
1710dd285b06SPaolo Bonzini             omap_tipb_bridge_reset(s->public_tipb);
1711dd285b06SPaolo Bonzini         }
1712dd285b06SPaolo Bonzini         if (diff & 2) {						/* DSP_EN */
1713dd285b06SPaolo Bonzini             clk = omap_findclk(s, "dsp_ck");
1714dd285b06SPaolo Bonzini             omap_clk_canidle(clk, (~value >> 1) & 1);
1715dd285b06SPaolo Bonzini         }
1716dd285b06SPaolo Bonzini         return;
1717dd285b06SPaolo Bonzini 
1718dd285b06SPaolo Bonzini     case 0x14:	/* ARM_RSTCT2 */
1719dd285b06SPaolo Bonzini         s->clkm.arm_rstct2 = value & 0x0001;
1720dd285b06SPaolo Bonzini         return;
1721dd285b06SPaolo Bonzini 
1722dd285b06SPaolo Bonzini     case 0x18:	/* ARM_SYSST */
1723dd285b06SPaolo Bonzini         if ((s->clkm.clocking_scheme ^ (value >> 11)) & 7) {
1724dd285b06SPaolo Bonzini             s->clkm.clocking_scheme = (value >> 11) & 7;
1725a89f364aSAlistair Francis             printf("%s: clocking scheme set to %s\n", __func__,
1726dd285b06SPaolo Bonzini                    clkschemename[s->clkm.clocking_scheme]);
1727dd285b06SPaolo Bonzini         }
1728dd285b06SPaolo Bonzini         s->clkm.cold_start &= value & 0x3f;
1729dd285b06SPaolo Bonzini         return;
1730dd285b06SPaolo Bonzini 
1731dd285b06SPaolo Bonzini     case 0x1c:	/* ARM_CKOUT1 */
1732dd285b06SPaolo Bonzini         diff = s->clkm.arm_ckout1 ^ value;
1733dd285b06SPaolo Bonzini         s->clkm.arm_ckout1 = value & 0x003f;
1734dd285b06SPaolo Bonzini         omap_clkm_ckout1_update(s, diff, value);
1735dd285b06SPaolo Bonzini         return;
1736dd285b06SPaolo Bonzini 
1737dd285b06SPaolo Bonzini     case 0x20:	/* ARM_CKOUT2 */
1738dd285b06SPaolo Bonzini     default:
1739dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1740dd285b06SPaolo Bonzini     }
1741dd285b06SPaolo Bonzini }
1742dd285b06SPaolo Bonzini 
1743dd285b06SPaolo Bonzini static const MemoryRegionOps omap_clkm_ops = {
1744dd285b06SPaolo Bonzini     .read = omap_clkm_read,
1745dd285b06SPaolo Bonzini     .write = omap_clkm_write,
1746dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1747dd285b06SPaolo Bonzini };
1748dd285b06SPaolo Bonzini 
1749dd285b06SPaolo Bonzini static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr,
1750dd285b06SPaolo Bonzini                                  unsigned size)
1751dd285b06SPaolo Bonzini {
1752dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1753259186a7SAndreas Färber     CPUState *cpu = CPU(s->cpu);
1754dd285b06SPaolo Bonzini 
1755dd285b06SPaolo Bonzini     if (size != 2) {
1756dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1757dd285b06SPaolo Bonzini     }
1758dd285b06SPaolo Bonzini 
1759dd285b06SPaolo Bonzini     switch (addr) {
1760dd285b06SPaolo Bonzini     case 0x04:	/* DSP_IDLECT1 */
1761dd285b06SPaolo Bonzini         return s->clkm.dsp_idlect1;
1762dd285b06SPaolo Bonzini 
1763dd285b06SPaolo Bonzini     case 0x08:	/* DSP_IDLECT2 */
1764dd285b06SPaolo Bonzini         return s->clkm.dsp_idlect2;
1765dd285b06SPaolo Bonzini 
1766dd285b06SPaolo Bonzini     case 0x14:	/* DSP_RSTCT2 */
1767dd285b06SPaolo Bonzini         return s->clkm.dsp_rstct2;
1768dd285b06SPaolo Bonzini 
1769dd285b06SPaolo Bonzini     case 0x18:	/* DSP_SYSST */
1770259186a7SAndreas Färber         cpu = CPU(s->cpu);
1771dd285b06SPaolo Bonzini         return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start |
1772259186a7SAndreas Färber                 (cpu->halted << 6);      /* Quite useless... */
1773dd285b06SPaolo Bonzini     }
1774dd285b06SPaolo Bonzini 
1775dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1776dd285b06SPaolo Bonzini     return 0;
1777dd285b06SPaolo Bonzini }
1778dd285b06SPaolo Bonzini 
1779dd285b06SPaolo Bonzini static inline void omap_clkdsp_idlect1_update(struct omap_mpu_state_s *s,
1780dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1781dd285b06SPaolo Bonzini {
1782dd285b06SPaolo Bonzini     omap_clk clk;
1783dd285b06SPaolo Bonzini 
1784dd285b06SPaolo Bonzini     SET_CANIDLE("dspxor_ck", 1);			/* IDLXORP_DSP */
1785dd285b06SPaolo Bonzini }
1786dd285b06SPaolo Bonzini 
1787dd285b06SPaolo Bonzini static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s,
1788dd285b06SPaolo Bonzini                 uint16_t diff, uint16_t value)
1789dd285b06SPaolo Bonzini {
1790dd285b06SPaolo Bonzini     omap_clk clk;
1791dd285b06SPaolo Bonzini 
1792dd285b06SPaolo Bonzini     SET_ONOFF("dspxor_ck", 1);				/* EN_XORPCK */
1793dd285b06SPaolo Bonzini }
1794dd285b06SPaolo Bonzini 
1795dd285b06SPaolo Bonzini static void omap_clkdsp_write(void *opaque, hwaddr addr,
1796dd285b06SPaolo Bonzini                               uint64_t value, unsigned size)
1797dd285b06SPaolo Bonzini {
1798dd285b06SPaolo Bonzini     struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1799dd285b06SPaolo Bonzini     uint16_t diff;
1800dd285b06SPaolo Bonzini 
1801dd285b06SPaolo Bonzini     if (size != 2) {
180277a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
180377a8257eSStefan Weil         return;
1804dd285b06SPaolo Bonzini     }
1805dd285b06SPaolo Bonzini 
1806dd285b06SPaolo Bonzini     switch (addr) {
1807dd285b06SPaolo Bonzini     case 0x04:	/* DSP_IDLECT1 */
1808dd285b06SPaolo Bonzini         diff = s->clkm.dsp_idlect1 ^ value;
1809dd285b06SPaolo Bonzini         s->clkm.dsp_idlect1 = value & 0x01f7;
1810dd285b06SPaolo Bonzini         omap_clkdsp_idlect1_update(s, diff, value);
1811dd285b06SPaolo Bonzini         break;
1812dd285b06SPaolo Bonzini 
1813dd285b06SPaolo Bonzini     case 0x08:	/* DSP_IDLECT2 */
1814dd285b06SPaolo Bonzini         s->clkm.dsp_idlect2 = value & 0x0037;
1815dd285b06SPaolo Bonzini         diff = s->clkm.dsp_idlect1 ^ value;
1816dd285b06SPaolo Bonzini         omap_clkdsp_idlect2_update(s, diff, value);
1817dd285b06SPaolo Bonzini         break;
1818dd285b06SPaolo Bonzini 
1819dd285b06SPaolo Bonzini     case 0x14:	/* DSP_RSTCT2 */
1820dd285b06SPaolo Bonzini         s->clkm.dsp_rstct2 = value & 0x0001;
1821dd285b06SPaolo Bonzini         break;
1822dd285b06SPaolo Bonzini 
1823dd285b06SPaolo Bonzini     case 0x18:	/* DSP_SYSST */
1824dd285b06SPaolo Bonzini         s->clkm.cold_start &= value & 0x3f;
1825dd285b06SPaolo Bonzini         break;
1826dd285b06SPaolo Bonzini 
1827dd285b06SPaolo Bonzini     default:
1828dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
1829dd285b06SPaolo Bonzini     }
1830dd285b06SPaolo Bonzini }
1831dd285b06SPaolo Bonzini 
1832dd285b06SPaolo Bonzini static const MemoryRegionOps omap_clkdsp_ops = {
1833dd285b06SPaolo Bonzini     .read = omap_clkdsp_read,
1834dd285b06SPaolo Bonzini     .write = omap_clkdsp_write,
1835dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
1836dd285b06SPaolo Bonzini };
1837dd285b06SPaolo Bonzini 
1838dd285b06SPaolo Bonzini static void omap_clkm_reset(struct omap_mpu_state_s *s)
1839dd285b06SPaolo Bonzini {
1840dd285b06SPaolo Bonzini     if (s->wdt && s->wdt->reset)
1841dd285b06SPaolo Bonzini         s->clkm.cold_start = 0x6;
1842dd285b06SPaolo Bonzini     s->clkm.clocking_scheme = 0;
1843dd285b06SPaolo Bonzini     omap_clkm_ckctl_update(s, ~0, 0x3000);
1844dd285b06SPaolo Bonzini     s->clkm.arm_ckctl = 0x3000;
1845dd285b06SPaolo Bonzini     omap_clkm_idlect1_update(s, s->clkm.arm_idlect1 ^ 0x0400, 0x0400);
1846dd285b06SPaolo Bonzini     s->clkm.arm_idlect1 = 0x0400;
1847dd285b06SPaolo Bonzini     omap_clkm_idlect2_update(s, s->clkm.arm_idlect2 ^ 0x0100, 0x0100);
1848dd285b06SPaolo Bonzini     s->clkm.arm_idlect2 = 0x0100;
1849dd285b06SPaolo Bonzini     s->clkm.arm_ewupct = 0x003f;
1850dd285b06SPaolo Bonzini     s->clkm.arm_rstct1 = 0x0000;
1851dd285b06SPaolo Bonzini     s->clkm.arm_rstct2 = 0x0000;
1852dd285b06SPaolo Bonzini     s->clkm.arm_ckout1 = 0x0015;
1853dd285b06SPaolo Bonzini     s->clkm.dpll1_mode = 0x2002;
1854dd285b06SPaolo Bonzini     omap_clkdsp_idlect1_update(s, s->clkm.dsp_idlect1 ^ 0x0040, 0x0040);
1855dd285b06SPaolo Bonzini     s->clkm.dsp_idlect1 = 0x0040;
1856dd285b06SPaolo Bonzini     omap_clkdsp_idlect2_update(s, ~0, 0x0000);
1857dd285b06SPaolo Bonzini     s->clkm.dsp_idlect2 = 0x0000;
1858dd285b06SPaolo Bonzini     s->clkm.dsp_rstct2 = 0x0000;
1859dd285b06SPaolo Bonzini }
1860dd285b06SPaolo Bonzini 
1861dd285b06SPaolo Bonzini static void omap_clkm_init(MemoryRegion *memory, hwaddr mpu_base,
1862dd285b06SPaolo Bonzini                 hwaddr dsp_base, struct omap_mpu_state_s *s)
1863dd285b06SPaolo Bonzini {
18642c9b15caSPaolo Bonzini     memory_region_init_io(&s->clkm_iomem, NULL, &omap_clkm_ops, s,
1865dd285b06SPaolo Bonzini                           "omap-clkm", 0x100);
18662c9b15caSPaolo Bonzini     memory_region_init_io(&s->clkdsp_iomem, NULL, &omap_clkdsp_ops, s,
1867dd285b06SPaolo Bonzini                           "omap-clkdsp", 0x1000);
1868dd285b06SPaolo Bonzini 
1869dd285b06SPaolo Bonzini     s->clkm.arm_idlect1 = 0x03ff;
1870dd285b06SPaolo Bonzini     s->clkm.arm_idlect2 = 0x0100;
1871dd285b06SPaolo Bonzini     s->clkm.dsp_idlect1 = 0x0002;
1872dd285b06SPaolo Bonzini     omap_clkm_reset(s);
1873dd285b06SPaolo Bonzini     s->clkm.cold_start = 0x3a;
1874dd285b06SPaolo Bonzini 
1875dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, mpu_base, &s->clkm_iomem);
1876dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, dsp_base, &s->clkdsp_iomem);
1877dd285b06SPaolo Bonzini }
1878dd285b06SPaolo Bonzini 
1879dd285b06SPaolo Bonzini /* MPU I/O */
1880dd285b06SPaolo Bonzini struct omap_mpuio_s {
1881dd285b06SPaolo Bonzini     qemu_irq irq;
1882dd285b06SPaolo Bonzini     qemu_irq kbd_irq;
1883dd285b06SPaolo Bonzini     qemu_irq *in;
1884dd285b06SPaolo Bonzini     qemu_irq handler[16];
1885dd285b06SPaolo Bonzini     qemu_irq wakeup;
1886dd285b06SPaolo Bonzini     MemoryRegion iomem;
1887dd285b06SPaolo Bonzini 
1888dd285b06SPaolo Bonzini     uint16_t inputs;
1889dd285b06SPaolo Bonzini     uint16_t outputs;
1890dd285b06SPaolo Bonzini     uint16_t dir;
1891dd285b06SPaolo Bonzini     uint16_t edge;
1892dd285b06SPaolo Bonzini     uint16_t mask;
1893dd285b06SPaolo Bonzini     uint16_t ints;
1894dd285b06SPaolo Bonzini 
1895dd285b06SPaolo Bonzini     uint16_t debounce;
1896dd285b06SPaolo Bonzini     uint16_t latch;
1897dd285b06SPaolo Bonzini     uint8_t event;
1898dd285b06SPaolo Bonzini 
1899dd285b06SPaolo Bonzini     uint8_t buttons[5];
1900dd285b06SPaolo Bonzini     uint8_t row_latch;
1901dd285b06SPaolo Bonzini     uint8_t cols;
1902dd285b06SPaolo Bonzini     int kbd_mask;
1903dd285b06SPaolo Bonzini     int clk;
1904dd285b06SPaolo Bonzini };
1905dd285b06SPaolo Bonzini 
1906dd285b06SPaolo Bonzini static void omap_mpuio_set(void *opaque, int line, int level)
1907dd285b06SPaolo Bonzini {
1908dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
1909dd285b06SPaolo Bonzini     uint16_t prev = s->inputs;
1910dd285b06SPaolo Bonzini 
1911dd285b06SPaolo Bonzini     if (level)
1912dd285b06SPaolo Bonzini         s->inputs |= 1 << line;
1913dd285b06SPaolo Bonzini     else
1914dd285b06SPaolo Bonzini         s->inputs &= ~(1 << line);
1915dd285b06SPaolo Bonzini 
1916dd285b06SPaolo Bonzini     if (((1 << line) & s->dir & ~s->mask) && s->clk) {
1917dd285b06SPaolo Bonzini         if ((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) {
1918dd285b06SPaolo Bonzini             s->ints |= 1 << line;
1919dd285b06SPaolo Bonzini             qemu_irq_raise(s->irq);
1920dd285b06SPaolo Bonzini             /* TODO: wakeup */
1921dd285b06SPaolo Bonzini         }
1922dd285b06SPaolo Bonzini         if ((s->event & (1 << 0)) &&		/* SET_GPIO_EVENT_MODE */
1923dd285b06SPaolo Bonzini                 (s->event >> 1) == line)	/* PIN_SELECT */
1924dd285b06SPaolo Bonzini             s->latch = s->inputs;
1925dd285b06SPaolo Bonzini     }
1926dd285b06SPaolo Bonzini }
1927dd285b06SPaolo Bonzini 
1928dd285b06SPaolo Bonzini static void omap_mpuio_kbd_update(struct omap_mpuio_s *s)
1929dd285b06SPaolo Bonzini {
1930dd285b06SPaolo Bonzini     int i;
1931dd285b06SPaolo Bonzini     uint8_t *row, rows = 0, cols = ~s->cols;
1932dd285b06SPaolo Bonzini 
1933dd285b06SPaolo Bonzini     for (row = s->buttons + 4, i = 1 << 4; i; row --, i >>= 1)
1934dd285b06SPaolo Bonzini         if (*row & cols)
1935dd285b06SPaolo Bonzini             rows |= i;
1936dd285b06SPaolo Bonzini 
1937dd285b06SPaolo Bonzini     qemu_set_irq(s->kbd_irq, rows && !s->kbd_mask && s->clk);
1938dd285b06SPaolo Bonzini     s->row_latch = ~rows;
1939dd285b06SPaolo Bonzini }
1940dd285b06SPaolo Bonzini 
1941dd285b06SPaolo Bonzini static uint64_t omap_mpuio_read(void *opaque, hwaddr addr,
1942dd285b06SPaolo Bonzini                                 unsigned size)
1943dd285b06SPaolo Bonzini {
1944dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
1945dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
1946dd285b06SPaolo Bonzini     uint16_t ret;
1947dd285b06SPaolo Bonzini 
1948dd285b06SPaolo Bonzini     if (size != 2) {
1949dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
1950dd285b06SPaolo Bonzini     }
1951dd285b06SPaolo Bonzini 
1952dd285b06SPaolo Bonzini     switch (offset) {
1953dd285b06SPaolo Bonzini     case 0x00:	/* INPUT_LATCH */
1954dd285b06SPaolo Bonzini         return s->inputs;
1955dd285b06SPaolo Bonzini 
1956dd285b06SPaolo Bonzini     case 0x04:	/* OUTPUT_REG */
1957dd285b06SPaolo Bonzini         return s->outputs;
1958dd285b06SPaolo Bonzini 
1959dd285b06SPaolo Bonzini     case 0x08:	/* IO_CNTL */
1960dd285b06SPaolo Bonzini         return s->dir;
1961dd285b06SPaolo Bonzini 
1962dd285b06SPaolo Bonzini     case 0x10:	/* KBR_LATCH */
1963dd285b06SPaolo Bonzini         return s->row_latch;
1964dd285b06SPaolo Bonzini 
1965dd285b06SPaolo Bonzini     case 0x14:	/* KBC_REG */
1966dd285b06SPaolo Bonzini         return s->cols;
1967dd285b06SPaolo Bonzini 
1968dd285b06SPaolo Bonzini     case 0x18:	/* GPIO_EVENT_MODE_REG */
1969dd285b06SPaolo Bonzini         return s->event;
1970dd285b06SPaolo Bonzini 
1971dd285b06SPaolo Bonzini     case 0x1c:	/* GPIO_INT_EDGE_REG */
1972dd285b06SPaolo Bonzini         return s->edge;
1973dd285b06SPaolo Bonzini 
1974dd285b06SPaolo Bonzini     case 0x20:	/* KBD_INT */
1975dd285b06SPaolo Bonzini         return (~s->row_latch & 0x1f) && !s->kbd_mask;
1976dd285b06SPaolo Bonzini 
1977dd285b06SPaolo Bonzini     case 0x24:	/* GPIO_INT */
1978dd285b06SPaolo Bonzini         ret = s->ints;
1979dd285b06SPaolo Bonzini         s->ints &= s->mask;
1980dd285b06SPaolo Bonzini         if (ret)
1981dd285b06SPaolo Bonzini             qemu_irq_lower(s->irq);
1982dd285b06SPaolo Bonzini         return ret;
1983dd285b06SPaolo Bonzini 
1984dd285b06SPaolo Bonzini     case 0x28:	/* KBD_MASKIT */
1985dd285b06SPaolo Bonzini         return s->kbd_mask;
1986dd285b06SPaolo Bonzini 
1987dd285b06SPaolo Bonzini     case 0x2c:	/* GPIO_MASKIT */
1988dd285b06SPaolo Bonzini         return s->mask;
1989dd285b06SPaolo Bonzini 
1990dd285b06SPaolo Bonzini     case 0x30:	/* GPIO_DEBOUNCING_REG */
1991dd285b06SPaolo Bonzini         return s->debounce;
1992dd285b06SPaolo Bonzini 
1993dd285b06SPaolo Bonzini     case 0x34:	/* GPIO_LATCH_REG */
1994dd285b06SPaolo Bonzini         return s->latch;
1995dd285b06SPaolo Bonzini     }
1996dd285b06SPaolo Bonzini 
1997dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
1998dd285b06SPaolo Bonzini     return 0;
1999dd285b06SPaolo Bonzini }
2000dd285b06SPaolo Bonzini 
2001dd285b06SPaolo Bonzini static void omap_mpuio_write(void *opaque, hwaddr addr,
2002dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
2003dd285b06SPaolo Bonzini {
2004dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2005dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2006dd285b06SPaolo Bonzini     uint16_t diff;
2007dd285b06SPaolo Bonzini     int ln;
2008dd285b06SPaolo Bonzini 
2009dd285b06SPaolo Bonzini     if (size != 2) {
201077a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
201177a8257eSStefan Weil         return;
2012dd285b06SPaolo Bonzini     }
2013dd285b06SPaolo Bonzini 
2014dd285b06SPaolo Bonzini     switch (offset) {
2015dd285b06SPaolo Bonzini     case 0x04:	/* OUTPUT_REG */
2016dd285b06SPaolo Bonzini         diff = (s->outputs ^ value) & ~s->dir;
2017dd285b06SPaolo Bonzini         s->outputs = value;
2018bd2a8884SStefan Hajnoczi         while ((ln = ctz32(diff)) != 32) {
2019dd285b06SPaolo Bonzini             if (s->handler[ln])
2020dd285b06SPaolo Bonzini                 qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2021dd285b06SPaolo Bonzini             diff &= ~(1 << ln);
2022dd285b06SPaolo Bonzini         }
2023dd285b06SPaolo Bonzini         break;
2024dd285b06SPaolo Bonzini 
2025dd285b06SPaolo Bonzini     case 0x08:	/* IO_CNTL */
2026dd285b06SPaolo Bonzini         diff = s->outputs & (s->dir ^ value);
2027dd285b06SPaolo Bonzini         s->dir = value;
2028dd285b06SPaolo Bonzini 
2029dd285b06SPaolo Bonzini         value = s->outputs & ~s->dir;
2030bd2a8884SStefan Hajnoczi         while ((ln = ctz32(diff)) != 32) {
2031dd285b06SPaolo Bonzini             if (s->handler[ln])
2032dd285b06SPaolo Bonzini                 qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2033dd285b06SPaolo Bonzini             diff &= ~(1 << ln);
2034dd285b06SPaolo Bonzini         }
2035dd285b06SPaolo Bonzini         break;
2036dd285b06SPaolo Bonzini 
2037dd285b06SPaolo Bonzini     case 0x14:	/* KBC_REG */
2038dd285b06SPaolo Bonzini         s->cols = value;
2039dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2040dd285b06SPaolo Bonzini         break;
2041dd285b06SPaolo Bonzini 
2042dd285b06SPaolo Bonzini     case 0x18:	/* GPIO_EVENT_MODE_REG */
2043dd285b06SPaolo Bonzini         s->event = value & 0x1f;
2044dd285b06SPaolo Bonzini         break;
2045dd285b06SPaolo Bonzini 
2046dd285b06SPaolo Bonzini     case 0x1c:	/* GPIO_INT_EDGE_REG */
2047dd285b06SPaolo Bonzini         s->edge = value;
2048dd285b06SPaolo Bonzini         break;
2049dd285b06SPaolo Bonzini 
2050dd285b06SPaolo Bonzini     case 0x28:	/* KBD_MASKIT */
2051dd285b06SPaolo Bonzini         s->kbd_mask = value & 1;
2052dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2053dd285b06SPaolo Bonzini         break;
2054dd285b06SPaolo Bonzini 
2055dd285b06SPaolo Bonzini     case 0x2c:	/* GPIO_MASKIT */
2056dd285b06SPaolo Bonzini         s->mask = value;
2057dd285b06SPaolo Bonzini         break;
2058dd285b06SPaolo Bonzini 
2059dd285b06SPaolo Bonzini     case 0x30:	/* GPIO_DEBOUNCING_REG */
2060dd285b06SPaolo Bonzini         s->debounce = value & 0x1ff;
2061dd285b06SPaolo Bonzini         break;
2062dd285b06SPaolo Bonzini 
2063dd285b06SPaolo Bonzini     case 0x00:	/* INPUT_LATCH */
2064dd285b06SPaolo Bonzini     case 0x10:	/* KBR_LATCH */
2065dd285b06SPaolo Bonzini     case 0x20:	/* KBD_INT */
2066dd285b06SPaolo Bonzini     case 0x24:	/* GPIO_INT */
2067dd285b06SPaolo Bonzini     case 0x34:	/* GPIO_LATCH_REG */
2068dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
2069dd285b06SPaolo Bonzini         return;
2070dd285b06SPaolo Bonzini 
2071dd285b06SPaolo Bonzini     default:
2072dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2073dd285b06SPaolo Bonzini         return;
2074dd285b06SPaolo Bonzini     }
2075dd285b06SPaolo Bonzini }
2076dd285b06SPaolo Bonzini 
2077dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpuio_ops  = {
2078dd285b06SPaolo Bonzini     .read = omap_mpuio_read,
2079dd285b06SPaolo Bonzini     .write = omap_mpuio_write,
2080dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2081dd285b06SPaolo Bonzini };
2082dd285b06SPaolo Bonzini 
2083dd285b06SPaolo Bonzini static void omap_mpuio_reset(struct omap_mpuio_s *s)
2084dd285b06SPaolo Bonzini {
2085dd285b06SPaolo Bonzini     s->inputs = 0;
2086dd285b06SPaolo Bonzini     s->outputs = 0;
2087dd285b06SPaolo Bonzini     s->dir = ~0;
2088dd285b06SPaolo Bonzini     s->event = 0;
2089dd285b06SPaolo Bonzini     s->edge = 0;
2090dd285b06SPaolo Bonzini     s->kbd_mask = 0;
2091dd285b06SPaolo Bonzini     s->mask = 0;
2092dd285b06SPaolo Bonzini     s->debounce = 0;
2093dd285b06SPaolo Bonzini     s->latch = 0;
2094dd285b06SPaolo Bonzini     s->ints = 0;
2095dd285b06SPaolo Bonzini     s->row_latch = 0x1f;
2096dd285b06SPaolo Bonzini     s->clk = 1;
2097dd285b06SPaolo Bonzini }
2098dd285b06SPaolo Bonzini 
2099dd285b06SPaolo Bonzini static void omap_mpuio_onoff(void *opaque, int line, int on)
2100dd285b06SPaolo Bonzini {
2101dd285b06SPaolo Bonzini     struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2102dd285b06SPaolo Bonzini 
2103dd285b06SPaolo Bonzini     s->clk = on;
2104dd285b06SPaolo Bonzini     if (on)
2105dd285b06SPaolo Bonzini         omap_mpuio_kbd_update(s);
2106dd285b06SPaolo Bonzini }
2107dd285b06SPaolo Bonzini 
2108dd285b06SPaolo Bonzini static struct omap_mpuio_s *omap_mpuio_init(MemoryRegion *memory,
2109dd285b06SPaolo Bonzini                 hwaddr base,
2110dd285b06SPaolo Bonzini                 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
2111dd285b06SPaolo Bonzini                 omap_clk clk)
2112dd285b06SPaolo Bonzini {
2113b45c03f5SMarkus Armbruster     struct omap_mpuio_s *s = g_new0(struct omap_mpuio_s, 1);
2114dd285b06SPaolo Bonzini 
2115dd285b06SPaolo Bonzini     s->irq = gpio_int;
2116dd285b06SPaolo Bonzini     s->kbd_irq = kbd_int;
2117dd285b06SPaolo Bonzini     s->wakeup = wakeup;
2118dd285b06SPaolo Bonzini     s->in = qemu_allocate_irqs(omap_mpuio_set, s, 16);
2119dd285b06SPaolo Bonzini     omap_mpuio_reset(s);
2120dd285b06SPaolo Bonzini 
21212c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mpuio_ops, s,
2122dd285b06SPaolo Bonzini                           "omap-mpuio", 0x800);
2123dd285b06SPaolo Bonzini     memory_region_add_subregion(memory, base, &s->iomem);
2124dd285b06SPaolo Bonzini 
2125f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_mpuio_onoff, s, 0));
2126dd285b06SPaolo Bonzini 
2127dd285b06SPaolo Bonzini     return s;
2128dd285b06SPaolo Bonzini }
2129dd285b06SPaolo Bonzini 
2130dd285b06SPaolo Bonzini qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s)
2131dd285b06SPaolo Bonzini {
2132dd285b06SPaolo Bonzini     return s->in;
2133dd285b06SPaolo Bonzini }
2134dd285b06SPaolo Bonzini 
2135dd285b06SPaolo Bonzini void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler)
2136dd285b06SPaolo Bonzini {
2137dd285b06SPaolo Bonzini     if (line >= 16 || line < 0)
2138a89f364aSAlistair Francis         hw_error("%s: No GPIO line %i\n", __func__, line);
2139dd285b06SPaolo Bonzini     s->handler[line] = handler;
2140dd285b06SPaolo Bonzini }
2141dd285b06SPaolo Bonzini 
2142dd285b06SPaolo Bonzini void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down)
2143dd285b06SPaolo Bonzini {
2144dd285b06SPaolo Bonzini     if (row >= 5 || row < 0)
2145a89f364aSAlistair Francis         hw_error("%s: No key %i-%i\n", __func__, col, row);
2146dd285b06SPaolo Bonzini 
2147dd285b06SPaolo Bonzini     if (down)
2148dd285b06SPaolo Bonzini         s->buttons[row] |= 1 << col;
2149dd285b06SPaolo Bonzini     else
2150dd285b06SPaolo Bonzini         s->buttons[row] &= ~(1 << col);
2151dd285b06SPaolo Bonzini 
2152dd285b06SPaolo Bonzini     omap_mpuio_kbd_update(s);
2153dd285b06SPaolo Bonzini }
2154dd285b06SPaolo Bonzini 
2155dd285b06SPaolo Bonzini /* MicroWire Interface */
2156dd285b06SPaolo Bonzini struct omap_uwire_s {
2157dd285b06SPaolo Bonzini     MemoryRegion iomem;
2158dd285b06SPaolo Bonzini     qemu_irq txirq;
2159dd285b06SPaolo Bonzini     qemu_irq rxirq;
2160dd285b06SPaolo Bonzini     qemu_irq txdrq;
2161dd285b06SPaolo Bonzini 
2162dd285b06SPaolo Bonzini     uint16_t txbuf;
2163dd285b06SPaolo Bonzini     uint16_t rxbuf;
2164dd285b06SPaolo Bonzini     uint16_t control;
2165dd285b06SPaolo Bonzini     uint16_t setup[5];
2166dd285b06SPaolo Bonzini 
2167dd285b06SPaolo Bonzini     uWireSlave *chip[4];
2168dd285b06SPaolo Bonzini };
2169dd285b06SPaolo Bonzini 
2170dd285b06SPaolo Bonzini static void omap_uwire_transfer_start(struct omap_uwire_s *s)
2171dd285b06SPaolo Bonzini {
2172dd285b06SPaolo Bonzini     int chipselect = (s->control >> 10) & 3;		/* INDEX */
2173dd285b06SPaolo Bonzini     uWireSlave *slave = s->chip[chipselect];
2174dd285b06SPaolo Bonzini 
2175dd285b06SPaolo Bonzini     if ((s->control >> 5) & 0x1f) {			/* NB_BITS_WR */
2176dd285b06SPaolo Bonzini         if (s->control & (1 << 12))			/* CS_CMD */
2177dd285b06SPaolo Bonzini             if (slave && slave->send)
2178dd285b06SPaolo Bonzini                 slave->send(slave->opaque,
2179dd285b06SPaolo Bonzini                                 s->txbuf >> (16 - ((s->control >> 5) & 0x1f)));
2180dd285b06SPaolo Bonzini         s->control &= ~(1 << 14);			/* CSRB */
2181dd285b06SPaolo Bonzini         /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
2182dd285b06SPaolo Bonzini          * a DRQ.  When is the level IRQ supposed to be reset?  */
2183dd285b06SPaolo Bonzini     }
2184dd285b06SPaolo Bonzini 
2185dd285b06SPaolo Bonzini     if ((s->control >> 0) & 0x1f) {			/* NB_BITS_RD */
2186dd285b06SPaolo Bonzini         if (s->control & (1 << 12))			/* CS_CMD */
2187dd285b06SPaolo Bonzini             if (slave && slave->receive)
2188dd285b06SPaolo Bonzini                 s->rxbuf = slave->receive(slave->opaque);
2189dd285b06SPaolo Bonzini         s->control |= 1 << 15;				/* RDRB */
2190dd285b06SPaolo Bonzini         /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
2191dd285b06SPaolo Bonzini          * a DRQ.  When is the level IRQ supposed to be reset?  */
2192dd285b06SPaolo Bonzini     }
2193dd285b06SPaolo Bonzini }
2194dd285b06SPaolo Bonzini 
2195dd285b06SPaolo Bonzini static uint64_t omap_uwire_read(void *opaque, hwaddr addr,
2196dd285b06SPaolo Bonzini                                 unsigned size)
2197dd285b06SPaolo Bonzini {
2198dd285b06SPaolo Bonzini     struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
2199dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2200dd285b06SPaolo Bonzini 
2201dd285b06SPaolo Bonzini     if (size != 2) {
2202dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
2203dd285b06SPaolo Bonzini     }
2204dd285b06SPaolo Bonzini 
2205dd285b06SPaolo Bonzini     switch (offset) {
2206dd285b06SPaolo Bonzini     case 0x00:	/* RDR */
2207dd285b06SPaolo Bonzini         s->control &= ~(1 << 15);			/* RDRB */
2208dd285b06SPaolo Bonzini         return s->rxbuf;
2209dd285b06SPaolo Bonzini 
2210dd285b06SPaolo Bonzini     case 0x04:	/* CSR */
2211dd285b06SPaolo Bonzini         return s->control;
2212dd285b06SPaolo Bonzini 
2213dd285b06SPaolo Bonzini     case 0x08:	/* SR1 */
2214dd285b06SPaolo Bonzini         return s->setup[0];
2215dd285b06SPaolo Bonzini     case 0x0c:	/* SR2 */
2216dd285b06SPaolo Bonzini         return s->setup[1];
2217dd285b06SPaolo Bonzini     case 0x10:	/* SR3 */
2218dd285b06SPaolo Bonzini         return s->setup[2];
2219dd285b06SPaolo Bonzini     case 0x14:	/* SR4 */
2220dd285b06SPaolo Bonzini         return s->setup[3];
2221dd285b06SPaolo Bonzini     case 0x18:	/* SR5 */
2222dd285b06SPaolo Bonzini         return s->setup[4];
2223dd285b06SPaolo Bonzini     }
2224dd285b06SPaolo Bonzini 
2225dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2226dd285b06SPaolo Bonzini     return 0;
2227dd285b06SPaolo Bonzini }
2228dd285b06SPaolo Bonzini 
2229dd285b06SPaolo Bonzini static void omap_uwire_write(void *opaque, hwaddr addr,
2230dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
2231dd285b06SPaolo Bonzini {
2232dd285b06SPaolo Bonzini     struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
2233dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2234dd285b06SPaolo Bonzini 
2235dd285b06SPaolo Bonzini     if (size != 2) {
223677a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
223777a8257eSStefan Weil         return;
2238dd285b06SPaolo Bonzini     }
2239dd285b06SPaolo Bonzini 
2240dd285b06SPaolo Bonzini     switch (offset) {
2241dd285b06SPaolo Bonzini     case 0x00:	/* TDR */
2242dd285b06SPaolo Bonzini         s->txbuf = value;				/* TD */
2243dd285b06SPaolo Bonzini         if ((s->setup[4] & (1 << 2)) &&			/* AUTO_TX_EN */
2244dd285b06SPaolo Bonzini                         ((s->setup[4] & (1 << 3)) ||	/* CS_TOGGLE_TX_EN */
2245dd285b06SPaolo Bonzini                          (s->control & (1 << 12)))) {	/* CS_CMD */
2246dd285b06SPaolo Bonzini             s->control |= 1 << 14;			/* CSRB */
2247dd285b06SPaolo Bonzini             omap_uwire_transfer_start(s);
2248dd285b06SPaolo Bonzini         }
2249dd285b06SPaolo Bonzini         break;
2250dd285b06SPaolo Bonzini 
2251dd285b06SPaolo Bonzini     case 0x04:	/* CSR */
2252dd285b06SPaolo Bonzini         s->control = value & 0x1fff;
2253dd285b06SPaolo Bonzini         if (value & (1 << 13))				/* START */
2254dd285b06SPaolo Bonzini             omap_uwire_transfer_start(s);
2255dd285b06SPaolo Bonzini         break;
2256dd285b06SPaolo Bonzini 
2257dd285b06SPaolo Bonzini     case 0x08:	/* SR1 */
2258dd285b06SPaolo Bonzini         s->setup[0] = value & 0x003f;
2259dd285b06SPaolo Bonzini         break;
2260dd285b06SPaolo Bonzini 
2261dd285b06SPaolo Bonzini     case 0x0c:	/* SR2 */
2262dd285b06SPaolo Bonzini         s->setup[1] = value & 0x0fc0;
2263dd285b06SPaolo Bonzini         break;
2264dd285b06SPaolo Bonzini 
2265dd285b06SPaolo Bonzini     case 0x10:	/* SR3 */
2266dd285b06SPaolo Bonzini         s->setup[2] = value & 0x0003;
2267dd285b06SPaolo Bonzini         break;
2268dd285b06SPaolo Bonzini 
2269dd285b06SPaolo Bonzini     case 0x14:	/* SR4 */
2270dd285b06SPaolo Bonzini         s->setup[3] = value & 0x0001;
2271dd285b06SPaolo Bonzini         break;
2272dd285b06SPaolo Bonzini 
2273dd285b06SPaolo Bonzini     case 0x18:	/* SR5 */
2274dd285b06SPaolo Bonzini         s->setup[4] = value & 0x000f;
2275dd285b06SPaolo Bonzini         break;
2276dd285b06SPaolo Bonzini 
2277dd285b06SPaolo Bonzini     default:
2278dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2279dd285b06SPaolo Bonzini         return;
2280dd285b06SPaolo Bonzini     }
2281dd285b06SPaolo Bonzini }
2282dd285b06SPaolo Bonzini 
2283dd285b06SPaolo Bonzini static const MemoryRegionOps omap_uwire_ops = {
2284dd285b06SPaolo Bonzini     .read = omap_uwire_read,
2285dd285b06SPaolo Bonzini     .write = omap_uwire_write,
2286dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2287dd285b06SPaolo Bonzini };
2288dd285b06SPaolo Bonzini 
2289dd285b06SPaolo Bonzini static void omap_uwire_reset(struct omap_uwire_s *s)
2290dd285b06SPaolo Bonzini {
2291dd285b06SPaolo Bonzini     s->control = 0;
2292dd285b06SPaolo Bonzini     s->setup[0] = 0;
2293dd285b06SPaolo Bonzini     s->setup[1] = 0;
2294dd285b06SPaolo Bonzini     s->setup[2] = 0;
2295dd285b06SPaolo Bonzini     s->setup[3] = 0;
2296dd285b06SPaolo Bonzini     s->setup[4] = 0;
2297dd285b06SPaolo Bonzini }
2298dd285b06SPaolo Bonzini 
2299dd285b06SPaolo Bonzini static struct omap_uwire_s *omap_uwire_init(MemoryRegion *system_memory,
2300dd285b06SPaolo Bonzini                                             hwaddr base,
2301dd285b06SPaolo Bonzini                                             qemu_irq txirq, qemu_irq rxirq,
2302dd285b06SPaolo Bonzini                                             qemu_irq dma,
2303dd285b06SPaolo Bonzini                                             omap_clk clk)
2304dd285b06SPaolo Bonzini {
2305b45c03f5SMarkus Armbruster     struct omap_uwire_s *s = g_new0(struct omap_uwire_s, 1);
2306dd285b06SPaolo Bonzini 
2307dd285b06SPaolo Bonzini     s->txirq = txirq;
2308dd285b06SPaolo Bonzini     s->rxirq = rxirq;
2309dd285b06SPaolo Bonzini     s->txdrq = dma;
2310dd285b06SPaolo Bonzini     omap_uwire_reset(s);
2311dd285b06SPaolo Bonzini 
23122c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_uwire_ops, s, "omap-uwire", 0x800);
2313dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2314dd285b06SPaolo Bonzini 
2315dd285b06SPaolo Bonzini     return s;
2316dd285b06SPaolo Bonzini }
2317dd285b06SPaolo Bonzini 
2318dd285b06SPaolo Bonzini void omap_uwire_attach(struct omap_uwire_s *s,
2319dd285b06SPaolo Bonzini                 uWireSlave *slave, int chipselect)
2320dd285b06SPaolo Bonzini {
2321dd285b06SPaolo Bonzini     if (chipselect < 0 || chipselect > 3) {
2322c0dbca36SAlistair Francis         error_report("%s: Bad chipselect %i", __func__, chipselect);
2323dd285b06SPaolo Bonzini         exit(-1);
2324dd285b06SPaolo Bonzini     }
2325dd285b06SPaolo Bonzini 
2326dd285b06SPaolo Bonzini     s->chip[chipselect] = slave;
2327dd285b06SPaolo Bonzini }
2328dd285b06SPaolo Bonzini 
2329dd285b06SPaolo Bonzini /* Pseudonoise Pulse-Width Light Modulator */
2330dd285b06SPaolo Bonzini struct omap_pwl_s {
2331dd285b06SPaolo Bonzini     MemoryRegion iomem;
2332dd285b06SPaolo Bonzini     uint8_t output;
2333dd285b06SPaolo Bonzini     uint8_t level;
2334dd285b06SPaolo Bonzini     uint8_t enable;
2335dd285b06SPaolo Bonzini     int clk;
2336dd285b06SPaolo Bonzini };
2337dd285b06SPaolo Bonzini 
2338dd285b06SPaolo Bonzini static void omap_pwl_update(struct omap_pwl_s *s)
2339dd285b06SPaolo Bonzini {
2340dd285b06SPaolo Bonzini     int output = (s->clk && s->enable) ? s->level : 0;
2341dd285b06SPaolo Bonzini 
2342dd285b06SPaolo Bonzini     if (output != s->output) {
2343dd285b06SPaolo Bonzini         s->output = output;
2344a89f364aSAlistair Francis         printf("%s: Backlight now at %i/256\n", __func__, output);
2345dd285b06SPaolo Bonzini     }
2346dd285b06SPaolo Bonzini }
2347dd285b06SPaolo Bonzini 
2348dd285b06SPaolo Bonzini static uint64_t omap_pwl_read(void *opaque, hwaddr addr,
2349dd285b06SPaolo Bonzini                               unsigned size)
2350dd285b06SPaolo Bonzini {
2351dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2352dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2353dd285b06SPaolo Bonzini 
2354dd285b06SPaolo Bonzini     if (size != 1) {
2355dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2356dd285b06SPaolo Bonzini     }
2357dd285b06SPaolo Bonzini 
2358dd285b06SPaolo Bonzini     switch (offset) {
2359dd285b06SPaolo Bonzini     case 0x00:	/* PWL_LEVEL */
2360dd285b06SPaolo Bonzini         return s->level;
2361dd285b06SPaolo Bonzini     case 0x04:	/* PWL_CTRL */
2362dd285b06SPaolo Bonzini         return s->enable;
2363dd285b06SPaolo Bonzini     }
2364dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2365dd285b06SPaolo Bonzini     return 0;
2366dd285b06SPaolo Bonzini }
2367dd285b06SPaolo Bonzini 
2368dd285b06SPaolo Bonzini static void omap_pwl_write(void *opaque, hwaddr addr,
2369dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2370dd285b06SPaolo Bonzini {
2371dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2372dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2373dd285b06SPaolo Bonzini 
2374dd285b06SPaolo Bonzini     if (size != 1) {
237577a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
237677a8257eSStefan Weil         return;
2377dd285b06SPaolo Bonzini     }
2378dd285b06SPaolo Bonzini 
2379dd285b06SPaolo Bonzini     switch (offset) {
2380dd285b06SPaolo Bonzini     case 0x00:	/* PWL_LEVEL */
2381dd285b06SPaolo Bonzini         s->level = value;
2382dd285b06SPaolo Bonzini         omap_pwl_update(s);
2383dd285b06SPaolo Bonzini         break;
2384dd285b06SPaolo Bonzini     case 0x04:	/* PWL_CTRL */
2385dd285b06SPaolo Bonzini         s->enable = value & 1;
2386dd285b06SPaolo Bonzini         omap_pwl_update(s);
2387dd285b06SPaolo Bonzini         break;
2388dd285b06SPaolo Bonzini     default:
2389dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2390dd285b06SPaolo Bonzini         return;
2391dd285b06SPaolo Bonzini     }
2392dd285b06SPaolo Bonzini }
2393dd285b06SPaolo Bonzini 
2394dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pwl_ops = {
2395dd285b06SPaolo Bonzini     .read = omap_pwl_read,
2396dd285b06SPaolo Bonzini     .write = omap_pwl_write,
2397dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2398dd285b06SPaolo Bonzini };
2399dd285b06SPaolo Bonzini 
2400dd285b06SPaolo Bonzini static void omap_pwl_reset(struct omap_pwl_s *s)
2401dd285b06SPaolo Bonzini {
2402dd285b06SPaolo Bonzini     s->output = 0;
2403dd285b06SPaolo Bonzini     s->level = 0;
2404dd285b06SPaolo Bonzini     s->enable = 0;
2405dd285b06SPaolo Bonzini     s->clk = 1;
2406dd285b06SPaolo Bonzini     omap_pwl_update(s);
2407dd285b06SPaolo Bonzini }
2408dd285b06SPaolo Bonzini 
2409dd285b06SPaolo Bonzini static void omap_pwl_clk_update(void *opaque, int line, int on)
2410dd285b06SPaolo Bonzini {
2411dd285b06SPaolo Bonzini     struct omap_pwl_s *s = (struct omap_pwl_s *) opaque;
2412dd285b06SPaolo Bonzini 
2413dd285b06SPaolo Bonzini     s->clk = on;
2414dd285b06SPaolo Bonzini     omap_pwl_update(s);
2415dd285b06SPaolo Bonzini }
2416dd285b06SPaolo Bonzini 
2417dd285b06SPaolo Bonzini static struct omap_pwl_s *omap_pwl_init(MemoryRegion *system_memory,
2418dd285b06SPaolo Bonzini                                         hwaddr base,
2419dd285b06SPaolo Bonzini                                         omap_clk clk)
2420dd285b06SPaolo Bonzini {
2421dd285b06SPaolo Bonzini     struct omap_pwl_s *s = g_malloc0(sizeof(*s));
2422dd285b06SPaolo Bonzini 
2423dd285b06SPaolo Bonzini     omap_pwl_reset(s);
2424dd285b06SPaolo Bonzini 
24252c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_pwl_ops, s,
2426dd285b06SPaolo Bonzini                           "omap-pwl", 0x800);
2427dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2428dd285b06SPaolo Bonzini 
2429f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_pwl_clk_update, s, 0));
2430dd285b06SPaolo Bonzini     return s;
2431dd285b06SPaolo Bonzini }
2432dd285b06SPaolo Bonzini 
2433dd285b06SPaolo Bonzini /* Pulse-Width Tone module */
2434dd285b06SPaolo Bonzini struct omap_pwt_s {
2435dd285b06SPaolo Bonzini     MemoryRegion iomem;
2436dd285b06SPaolo Bonzini     uint8_t frc;
2437dd285b06SPaolo Bonzini     uint8_t vrc;
2438dd285b06SPaolo Bonzini     uint8_t gcr;
2439dd285b06SPaolo Bonzini     omap_clk clk;
2440dd285b06SPaolo Bonzini };
2441dd285b06SPaolo Bonzini 
2442dd285b06SPaolo Bonzini static uint64_t omap_pwt_read(void *opaque, hwaddr addr,
2443dd285b06SPaolo Bonzini                               unsigned size)
2444dd285b06SPaolo Bonzini {
2445dd285b06SPaolo Bonzini     struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
2446dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2447dd285b06SPaolo Bonzini 
2448dd285b06SPaolo Bonzini     if (size != 1) {
2449dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2450dd285b06SPaolo Bonzini     }
2451dd285b06SPaolo Bonzini 
2452dd285b06SPaolo Bonzini     switch (offset) {
2453dd285b06SPaolo Bonzini     case 0x00:	/* FRC */
2454dd285b06SPaolo Bonzini         return s->frc;
2455dd285b06SPaolo Bonzini     case 0x04:	/* VCR */
2456dd285b06SPaolo Bonzini         return s->vrc;
2457dd285b06SPaolo Bonzini     case 0x08:	/* GCR */
2458dd285b06SPaolo Bonzini         return s->gcr;
2459dd285b06SPaolo Bonzini     }
2460dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2461dd285b06SPaolo Bonzini     return 0;
2462dd285b06SPaolo Bonzini }
2463dd285b06SPaolo Bonzini 
2464dd285b06SPaolo Bonzini static void omap_pwt_write(void *opaque, hwaddr addr,
2465dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2466dd285b06SPaolo Bonzini {
2467dd285b06SPaolo Bonzini     struct omap_pwt_s *s = (struct omap_pwt_s *) opaque;
2468dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2469dd285b06SPaolo Bonzini 
2470dd285b06SPaolo Bonzini     if (size != 1) {
247177a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
247277a8257eSStefan Weil         return;
2473dd285b06SPaolo Bonzini     }
2474dd285b06SPaolo Bonzini 
2475dd285b06SPaolo Bonzini     switch (offset) {
2476dd285b06SPaolo Bonzini     case 0x00:	/* FRC */
2477dd285b06SPaolo Bonzini         s->frc = value & 0x3f;
2478dd285b06SPaolo Bonzini         break;
2479dd285b06SPaolo Bonzini     case 0x04:	/* VRC */
2480dd285b06SPaolo Bonzini         if ((value ^ s->vrc) & 1) {
2481dd285b06SPaolo Bonzini             if (value & 1)
2482a89f364aSAlistair Francis                 printf("%s: %iHz buzz on\n", __func__, (int)
2483dd285b06SPaolo Bonzini                                 /* 1.5 MHz from a 12-MHz or 13-MHz PWT_CLK */
2484dd285b06SPaolo Bonzini                                 ((omap_clk_getrate(s->clk) >> 3) /
2485dd285b06SPaolo Bonzini                                  /* Pre-multiplexer divider */
2486dd285b06SPaolo Bonzini                                  ((s->gcr & 2) ? 1 : 154) /
2487dd285b06SPaolo Bonzini                                  /* Octave multiplexer */
2488dd285b06SPaolo Bonzini                                  (2 << (value & 3)) *
2489dd285b06SPaolo Bonzini                                  /* 101/107 divider */
2490dd285b06SPaolo Bonzini                                  ((value & (1 << 2)) ? 101 : 107) *
2491dd285b06SPaolo Bonzini                                  /*  49/55 divider */
2492dd285b06SPaolo Bonzini                                  ((value & (1 << 3)) ?  49 : 55) *
2493dd285b06SPaolo Bonzini                                  /*  50/63 divider */
2494dd285b06SPaolo Bonzini                                  ((value & (1 << 4)) ?  50 : 63) *
2495dd285b06SPaolo Bonzini                                  /*  80/127 divider */
2496dd285b06SPaolo Bonzini                                  ((value & (1 << 5)) ?  80 : 127) /
2497dd285b06SPaolo Bonzini                                  (107 * 55 * 63 * 127)));
2498dd285b06SPaolo Bonzini             else
2499a89f364aSAlistair Francis                 printf("%s: silence!\n", __func__);
2500dd285b06SPaolo Bonzini         }
2501dd285b06SPaolo Bonzini         s->vrc = value & 0x7f;
2502dd285b06SPaolo Bonzini         break;
2503dd285b06SPaolo Bonzini     case 0x08:	/* GCR */
2504dd285b06SPaolo Bonzini         s->gcr = value & 3;
2505dd285b06SPaolo Bonzini         break;
2506dd285b06SPaolo Bonzini     default:
2507dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2508dd285b06SPaolo Bonzini         return;
2509dd285b06SPaolo Bonzini     }
2510dd285b06SPaolo Bonzini }
2511dd285b06SPaolo Bonzini 
2512dd285b06SPaolo Bonzini static const MemoryRegionOps omap_pwt_ops = {
2513dd285b06SPaolo Bonzini     .read =omap_pwt_read,
2514dd285b06SPaolo Bonzini     .write = omap_pwt_write,
2515dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2516dd285b06SPaolo Bonzini };
2517dd285b06SPaolo Bonzini 
2518dd285b06SPaolo Bonzini static void omap_pwt_reset(struct omap_pwt_s *s)
2519dd285b06SPaolo Bonzini {
2520dd285b06SPaolo Bonzini     s->frc = 0;
2521dd285b06SPaolo Bonzini     s->vrc = 0;
2522dd285b06SPaolo Bonzini     s->gcr = 0;
2523dd285b06SPaolo Bonzini }
2524dd285b06SPaolo Bonzini 
2525dd285b06SPaolo Bonzini static struct omap_pwt_s *omap_pwt_init(MemoryRegion *system_memory,
2526dd285b06SPaolo Bonzini                                         hwaddr base,
2527dd285b06SPaolo Bonzini                                         omap_clk clk)
2528dd285b06SPaolo Bonzini {
2529dd285b06SPaolo Bonzini     struct omap_pwt_s *s = g_malloc0(sizeof(*s));
2530dd285b06SPaolo Bonzini     s->clk = clk;
2531dd285b06SPaolo Bonzini     omap_pwt_reset(s);
2532dd285b06SPaolo Bonzini 
25332c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_pwt_ops, s,
2534dd285b06SPaolo Bonzini                           "omap-pwt", 0x800);
2535dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2536dd285b06SPaolo Bonzini     return s;
2537dd285b06SPaolo Bonzini }
2538dd285b06SPaolo Bonzini 
2539dd285b06SPaolo Bonzini /* Real-time Clock module */
2540dd285b06SPaolo Bonzini struct omap_rtc_s {
2541dd285b06SPaolo Bonzini     MemoryRegion iomem;
2542dd285b06SPaolo Bonzini     qemu_irq irq;
2543dd285b06SPaolo Bonzini     qemu_irq alarm;
2544dd285b06SPaolo Bonzini     QEMUTimer *clk;
2545dd285b06SPaolo Bonzini 
2546dd285b06SPaolo Bonzini     uint8_t interrupts;
2547dd285b06SPaolo Bonzini     uint8_t status;
2548dd285b06SPaolo Bonzini     int16_t comp_reg;
2549dd285b06SPaolo Bonzini     int running;
2550dd285b06SPaolo Bonzini     int pm_am;
2551dd285b06SPaolo Bonzini     int auto_comp;
2552dd285b06SPaolo Bonzini     int round;
2553dd285b06SPaolo Bonzini     struct tm alarm_tm;
2554dd285b06SPaolo Bonzini     time_t alarm_ti;
2555dd285b06SPaolo Bonzini 
2556dd285b06SPaolo Bonzini     struct tm current_tm;
2557dd285b06SPaolo Bonzini     time_t ti;
2558dd285b06SPaolo Bonzini     uint64_t tick;
2559dd285b06SPaolo Bonzini };
2560dd285b06SPaolo Bonzini 
2561dd285b06SPaolo Bonzini static void omap_rtc_interrupts_update(struct omap_rtc_s *s)
2562dd285b06SPaolo Bonzini {
2563dd285b06SPaolo Bonzini     /* s->alarm is level-triggered */
2564dd285b06SPaolo Bonzini     qemu_set_irq(s->alarm, (s->status >> 6) & 1);
2565dd285b06SPaolo Bonzini }
2566dd285b06SPaolo Bonzini 
2567dd285b06SPaolo Bonzini static void omap_rtc_alarm_update(struct omap_rtc_s *s)
2568dd285b06SPaolo Bonzini {
2569dd285b06SPaolo Bonzini     s->alarm_ti = mktimegm(&s->alarm_tm);
2570dd285b06SPaolo Bonzini     if (s->alarm_ti == -1)
2571a89f364aSAlistair Francis         printf("%s: conversion failed\n", __func__);
2572dd285b06SPaolo Bonzini }
2573dd285b06SPaolo Bonzini 
2574dd285b06SPaolo Bonzini static uint64_t omap_rtc_read(void *opaque, hwaddr addr,
2575dd285b06SPaolo Bonzini                               unsigned size)
2576dd285b06SPaolo Bonzini {
2577dd285b06SPaolo Bonzini     struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
2578dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2579dd285b06SPaolo Bonzini     uint8_t i;
2580dd285b06SPaolo Bonzini 
2581dd285b06SPaolo Bonzini     if (size != 1) {
2582dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
2583dd285b06SPaolo Bonzini     }
2584dd285b06SPaolo Bonzini 
2585dd285b06SPaolo Bonzini     switch (offset) {
2586dd285b06SPaolo Bonzini     case 0x00:	/* SECONDS_REG */
2587dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_sec);
2588dd285b06SPaolo Bonzini 
2589dd285b06SPaolo Bonzini     case 0x04:	/* MINUTES_REG */
2590dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_min);
2591dd285b06SPaolo Bonzini 
2592dd285b06SPaolo Bonzini     case 0x08:	/* HOURS_REG */
2593dd285b06SPaolo Bonzini         if (s->pm_am)
2594dd285b06SPaolo Bonzini             return ((s->current_tm.tm_hour > 11) << 7) |
2595dd285b06SPaolo Bonzini                     to_bcd(((s->current_tm.tm_hour - 1) % 12) + 1);
2596dd285b06SPaolo Bonzini         else
2597dd285b06SPaolo Bonzini             return to_bcd(s->current_tm.tm_hour);
2598dd285b06SPaolo Bonzini 
2599dd285b06SPaolo Bonzini     case 0x0c:	/* DAYS_REG */
2600dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_mday);
2601dd285b06SPaolo Bonzini 
2602dd285b06SPaolo Bonzini     case 0x10:	/* MONTHS_REG */
2603dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_mon + 1);
2604dd285b06SPaolo Bonzini 
2605dd285b06SPaolo Bonzini     case 0x14:	/* YEARS_REG */
2606dd285b06SPaolo Bonzini         return to_bcd(s->current_tm.tm_year % 100);
2607dd285b06SPaolo Bonzini 
2608dd285b06SPaolo Bonzini     case 0x18:	/* WEEK_REG */
2609dd285b06SPaolo Bonzini         return s->current_tm.tm_wday;
2610dd285b06SPaolo Bonzini 
2611dd285b06SPaolo Bonzini     case 0x20:	/* ALARM_SECONDS_REG */
2612dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_sec);
2613dd285b06SPaolo Bonzini 
2614dd285b06SPaolo Bonzini     case 0x24:	/* ALARM_MINUTES_REG */
2615dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_min);
2616dd285b06SPaolo Bonzini 
2617dd285b06SPaolo Bonzini     case 0x28:	/* ALARM_HOURS_REG */
2618dd285b06SPaolo Bonzini         if (s->pm_am)
2619dd285b06SPaolo Bonzini             return ((s->alarm_tm.tm_hour > 11) << 7) |
2620dd285b06SPaolo Bonzini                     to_bcd(((s->alarm_tm.tm_hour - 1) % 12) + 1);
2621dd285b06SPaolo Bonzini         else
2622dd285b06SPaolo Bonzini             return to_bcd(s->alarm_tm.tm_hour);
2623dd285b06SPaolo Bonzini 
2624dd285b06SPaolo Bonzini     case 0x2c:	/* ALARM_DAYS_REG */
2625dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_mday);
2626dd285b06SPaolo Bonzini 
2627dd285b06SPaolo Bonzini     case 0x30:	/* ALARM_MONTHS_REG */
2628dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_mon + 1);
2629dd285b06SPaolo Bonzini 
2630dd285b06SPaolo Bonzini     case 0x34:	/* ALARM_YEARS_REG */
2631dd285b06SPaolo Bonzini         return to_bcd(s->alarm_tm.tm_year % 100);
2632dd285b06SPaolo Bonzini 
2633dd285b06SPaolo Bonzini     case 0x40:	/* RTC_CTRL_REG */
2634dd285b06SPaolo Bonzini         return (s->pm_am << 3) | (s->auto_comp << 2) |
2635dd285b06SPaolo Bonzini                 (s->round << 1) | s->running;
2636dd285b06SPaolo Bonzini 
2637dd285b06SPaolo Bonzini     case 0x44:	/* RTC_STATUS_REG */
2638dd285b06SPaolo Bonzini         i = s->status;
2639dd285b06SPaolo Bonzini         s->status &= ~0x3d;
2640dd285b06SPaolo Bonzini         return i;
2641dd285b06SPaolo Bonzini 
2642dd285b06SPaolo Bonzini     case 0x48:	/* RTC_INTERRUPTS_REG */
2643dd285b06SPaolo Bonzini         return s->interrupts;
2644dd285b06SPaolo Bonzini 
2645dd285b06SPaolo Bonzini     case 0x4c:	/* RTC_COMP_LSB_REG */
2646dd285b06SPaolo Bonzini         return ((uint16_t) s->comp_reg) & 0xff;
2647dd285b06SPaolo Bonzini 
2648dd285b06SPaolo Bonzini     case 0x50:	/* RTC_COMP_MSB_REG */
2649dd285b06SPaolo Bonzini         return ((uint16_t) s->comp_reg) >> 8;
2650dd285b06SPaolo Bonzini     }
2651dd285b06SPaolo Bonzini 
2652dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
2653dd285b06SPaolo Bonzini     return 0;
2654dd285b06SPaolo Bonzini }
2655dd285b06SPaolo Bonzini 
2656dd285b06SPaolo Bonzini static void omap_rtc_write(void *opaque, hwaddr addr,
2657dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
2658dd285b06SPaolo Bonzini {
2659dd285b06SPaolo Bonzini     struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
2660dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
2661dd285b06SPaolo Bonzini     struct tm new_tm;
2662dd285b06SPaolo Bonzini     time_t ti[2];
2663dd285b06SPaolo Bonzini 
2664dd285b06SPaolo Bonzini     if (size != 1) {
266577a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
266677a8257eSStefan Weil         return;
2667dd285b06SPaolo Bonzini     }
2668dd285b06SPaolo Bonzini 
2669dd285b06SPaolo Bonzini     switch (offset) {
2670dd285b06SPaolo Bonzini     case 0x00:	/* SECONDS_REG */
2671dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2672dd285b06SPaolo Bonzini         printf("RTC SEC_REG <-- %02x\n", value);
2673dd285b06SPaolo Bonzini #endif
2674dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_sec;
2675dd285b06SPaolo Bonzini         s->ti += from_bcd(value);
2676dd285b06SPaolo Bonzini         return;
2677dd285b06SPaolo Bonzini 
2678dd285b06SPaolo Bonzini     case 0x04:	/* MINUTES_REG */
2679dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2680dd285b06SPaolo Bonzini         printf("RTC MIN_REG <-- %02x\n", value);
2681dd285b06SPaolo Bonzini #endif
2682dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_min * 60;
2683dd285b06SPaolo Bonzini         s->ti += from_bcd(value) * 60;
2684dd285b06SPaolo Bonzini         return;
2685dd285b06SPaolo Bonzini 
2686dd285b06SPaolo Bonzini     case 0x08:	/* HOURS_REG */
2687dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2688dd285b06SPaolo Bonzini         printf("RTC HRS_REG <-- %02x\n", value);
2689dd285b06SPaolo Bonzini #endif
2690dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_hour * 3600;
2691dd285b06SPaolo Bonzini         if (s->pm_am) {
2692dd285b06SPaolo Bonzini             s->ti += (from_bcd(value & 0x3f) & 12) * 3600;
2693dd285b06SPaolo Bonzini             s->ti += ((value >> 7) & 1) * 43200;
2694dd285b06SPaolo Bonzini         } else
2695dd285b06SPaolo Bonzini             s->ti += from_bcd(value & 0x3f) * 3600;
2696dd285b06SPaolo Bonzini         return;
2697dd285b06SPaolo Bonzini 
2698dd285b06SPaolo Bonzini     case 0x0c:	/* DAYS_REG */
2699dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2700dd285b06SPaolo Bonzini         printf("RTC DAY_REG <-- %02x\n", value);
2701dd285b06SPaolo Bonzini #endif
2702dd285b06SPaolo Bonzini         s->ti -= s->current_tm.tm_mday * 86400;
2703dd285b06SPaolo Bonzini         s->ti += from_bcd(value) * 86400;
2704dd285b06SPaolo Bonzini         return;
2705dd285b06SPaolo Bonzini 
2706dd285b06SPaolo Bonzini     case 0x10:	/* MONTHS_REG */
2707dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2708dd285b06SPaolo Bonzini         printf("RTC MTH_REG <-- %02x\n", value);
2709dd285b06SPaolo Bonzini #endif
2710dd285b06SPaolo Bonzini         memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
2711dd285b06SPaolo Bonzini         new_tm.tm_mon = from_bcd(value);
2712dd285b06SPaolo Bonzini         ti[0] = mktimegm(&s->current_tm);
2713dd285b06SPaolo Bonzini         ti[1] = mktimegm(&new_tm);
2714dd285b06SPaolo Bonzini 
2715dd285b06SPaolo Bonzini         if (ti[0] != -1 && ti[1] != -1) {
2716dd285b06SPaolo Bonzini             s->ti -= ti[0];
2717dd285b06SPaolo Bonzini             s->ti += ti[1];
2718dd285b06SPaolo Bonzini         } else {
2719dd285b06SPaolo Bonzini             /* A less accurate version */
2720dd285b06SPaolo Bonzini             s->ti -= s->current_tm.tm_mon * 2592000;
2721dd285b06SPaolo Bonzini             s->ti += from_bcd(value) * 2592000;
2722dd285b06SPaolo Bonzini         }
2723dd285b06SPaolo Bonzini         return;
2724dd285b06SPaolo Bonzini 
2725dd285b06SPaolo Bonzini     case 0x14:	/* YEARS_REG */
2726dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2727dd285b06SPaolo Bonzini         printf("RTC YRS_REG <-- %02x\n", value);
2728dd285b06SPaolo Bonzini #endif
2729dd285b06SPaolo Bonzini         memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
2730dd285b06SPaolo Bonzini         new_tm.tm_year += from_bcd(value) - (new_tm.tm_year % 100);
2731dd285b06SPaolo Bonzini         ti[0] = mktimegm(&s->current_tm);
2732dd285b06SPaolo Bonzini         ti[1] = mktimegm(&new_tm);
2733dd285b06SPaolo Bonzini 
2734dd285b06SPaolo Bonzini         if (ti[0] != -1 && ti[1] != -1) {
2735dd285b06SPaolo Bonzini             s->ti -= ti[0];
2736dd285b06SPaolo Bonzini             s->ti += ti[1];
2737dd285b06SPaolo Bonzini         } else {
2738dd285b06SPaolo Bonzini             /* A less accurate version */
27397e7e5858SPeter Maydell             s->ti -= (time_t)(s->current_tm.tm_year % 100) * 31536000;
27407e7e5858SPeter Maydell             s->ti += (time_t)from_bcd(value) * 31536000;
2741dd285b06SPaolo Bonzini         }
2742dd285b06SPaolo Bonzini         return;
2743dd285b06SPaolo Bonzini 
2744dd285b06SPaolo Bonzini     case 0x18:	/* WEEK_REG */
2745dd285b06SPaolo Bonzini         return;	/* Ignored */
2746dd285b06SPaolo Bonzini 
2747dd285b06SPaolo Bonzini     case 0x20:	/* ALARM_SECONDS_REG */
2748dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2749dd285b06SPaolo Bonzini         printf("ALM SEC_REG <-- %02x\n", value);
2750dd285b06SPaolo Bonzini #endif
2751dd285b06SPaolo Bonzini         s->alarm_tm.tm_sec = from_bcd(value);
2752dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2753dd285b06SPaolo Bonzini         return;
2754dd285b06SPaolo Bonzini 
2755dd285b06SPaolo Bonzini     case 0x24:	/* ALARM_MINUTES_REG */
2756dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2757dd285b06SPaolo Bonzini         printf("ALM MIN_REG <-- %02x\n", value);
2758dd285b06SPaolo Bonzini #endif
2759dd285b06SPaolo Bonzini         s->alarm_tm.tm_min = from_bcd(value);
2760dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2761dd285b06SPaolo Bonzini         return;
2762dd285b06SPaolo Bonzini 
2763dd285b06SPaolo Bonzini     case 0x28:	/* ALARM_HOURS_REG */
2764dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2765dd285b06SPaolo Bonzini         printf("ALM HRS_REG <-- %02x\n", value);
2766dd285b06SPaolo Bonzini #endif
2767dd285b06SPaolo Bonzini         if (s->pm_am)
2768dd285b06SPaolo Bonzini             s->alarm_tm.tm_hour =
2769dd285b06SPaolo Bonzini                     ((from_bcd(value & 0x3f)) % 12) +
2770dd285b06SPaolo Bonzini                     ((value >> 7) & 1) * 12;
2771dd285b06SPaolo Bonzini         else
2772dd285b06SPaolo Bonzini             s->alarm_tm.tm_hour = from_bcd(value);
2773dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2774dd285b06SPaolo Bonzini         return;
2775dd285b06SPaolo Bonzini 
2776dd285b06SPaolo Bonzini     case 0x2c:	/* ALARM_DAYS_REG */
2777dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2778dd285b06SPaolo Bonzini         printf("ALM DAY_REG <-- %02x\n", value);
2779dd285b06SPaolo Bonzini #endif
2780dd285b06SPaolo Bonzini         s->alarm_tm.tm_mday = from_bcd(value);
2781dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2782dd285b06SPaolo Bonzini         return;
2783dd285b06SPaolo Bonzini 
2784dd285b06SPaolo Bonzini     case 0x30:	/* ALARM_MONTHS_REG */
2785dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2786dd285b06SPaolo Bonzini         printf("ALM MON_REG <-- %02x\n", value);
2787dd285b06SPaolo Bonzini #endif
2788dd285b06SPaolo Bonzini         s->alarm_tm.tm_mon = from_bcd(value);
2789dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2790dd285b06SPaolo Bonzini         return;
2791dd285b06SPaolo Bonzini 
2792dd285b06SPaolo Bonzini     case 0x34:	/* ALARM_YEARS_REG */
2793dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2794dd285b06SPaolo Bonzini         printf("ALM YRS_REG <-- %02x\n", value);
2795dd285b06SPaolo Bonzini #endif
2796dd285b06SPaolo Bonzini         s->alarm_tm.tm_year = from_bcd(value);
2797dd285b06SPaolo Bonzini         omap_rtc_alarm_update(s);
2798dd285b06SPaolo Bonzini         return;
2799dd285b06SPaolo Bonzini 
2800dd285b06SPaolo Bonzini     case 0x40:	/* RTC_CTRL_REG */
2801dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2802dd285b06SPaolo Bonzini         printf("RTC CONTROL <-- %02x\n", value);
2803dd285b06SPaolo Bonzini #endif
2804dd285b06SPaolo Bonzini         s->pm_am = (value >> 3) & 1;
2805dd285b06SPaolo Bonzini         s->auto_comp = (value >> 2) & 1;
2806dd285b06SPaolo Bonzini         s->round = (value >> 1) & 1;
2807dd285b06SPaolo Bonzini         s->running = value & 1;
2808dd285b06SPaolo Bonzini         s->status &= 0xfd;
2809dd285b06SPaolo Bonzini         s->status |= s->running << 1;
2810dd285b06SPaolo Bonzini         return;
2811dd285b06SPaolo Bonzini 
2812dd285b06SPaolo Bonzini     case 0x44:	/* RTC_STATUS_REG */
2813dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2814dd285b06SPaolo Bonzini         printf("RTC STATUSL <-- %02x\n", value);
2815dd285b06SPaolo Bonzini #endif
2816dd285b06SPaolo Bonzini         s->status &= ~((value & 0xc0) ^ 0x80);
2817dd285b06SPaolo Bonzini         omap_rtc_interrupts_update(s);
2818dd285b06SPaolo Bonzini         return;
2819dd285b06SPaolo Bonzini 
2820dd285b06SPaolo Bonzini     case 0x48:	/* RTC_INTERRUPTS_REG */
2821dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2822dd285b06SPaolo Bonzini         printf("RTC INTRS <-- %02x\n", value);
2823dd285b06SPaolo Bonzini #endif
2824dd285b06SPaolo Bonzini         s->interrupts = value;
2825dd285b06SPaolo Bonzini         return;
2826dd285b06SPaolo Bonzini 
2827dd285b06SPaolo Bonzini     case 0x4c:	/* RTC_COMP_LSB_REG */
2828dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2829dd285b06SPaolo Bonzini         printf("RTC COMPLSB <-- %02x\n", value);
2830dd285b06SPaolo Bonzini #endif
2831dd285b06SPaolo Bonzini         s->comp_reg &= 0xff00;
2832dd285b06SPaolo Bonzini         s->comp_reg |= 0x00ff & value;
2833dd285b06SPaolo Bonzini         return;
2834dd285b06SPaolo Bonzini 
2835dd285b06SPaolo Bonzini     case 0x50:	/* RTC_COMP_MSB_REG */
2836dd285b06SPaolo Bonzini #ifdef ALMDEBUG
2837dd285b06SPaolo Bonzini         printf("RTC COMPMSB <-- %02x\n", value);
2838dd285b06SPaolo Bonzini #endif
2839dd285b06SPaolo Bonzini         s->comp_reg &= 0x00ff;
2840dd285b06SPaolo Bonzini         s->comp_reg |= 0xff00 & (value << 8);
2841dd285b06SPaolo Bonzini         return;
2842dd285b06SPaolo Bonzini 
2843dd285b06SPaolo Bonzini     default:
2844dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
2845dd285b06SPaolo Bonzini         return;
2846dd285b06SPaolo Bonzini     }
2847dd285b06SPaolo Bonzini }
2848dd285b06SPaolo Bonzini 
2849dd285b06SPaolo Bonzini static const MemoryRegionOps omap_rtc_ops = {
2850dd285b06SPaolo Bonzini     .read = omap_rtc_read,
2851dd285b06SPaolo Bonzini     .write = omap_rtc_write,
2852dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2853dd285b06SPaolo Bonzini };
2854dd285b06SPaolo Bonzini 
2855dd285b06SPaolo Bonzini static void omap_rtc_tick(void *opaque)
2856dd285b06SPaolo Bonzini {
2857dd285b06SPaolo Bonzini     struct omap_rtc_s *s = opaque;
2858dd285b06SPaolo Bonzini 
2859dd285b06SPaolo Bonzini     if (s->round) {
2860dd285b06SPaolo Bonzini         /* Round to nearest full minute.  */
2861dd285b06SPaolo Bonzini         if (s->current_tm.tm_sec < 30)
2862dd285b06SPaolo Bonzini             s->ti -= s->current_tm.tm_sec;
2863dd285b06SPaolo Bonzini         else
2864dd285b06SPaolo Bonzini             s->ti += 60 - s->current_tm.tm_sec;
2865dd285b06SPaolo Bonzini 
2866dd285b06SPaolo Bonzini         s->round = 0;
2867dd285b06SPaolo Bonzini     }
2868dd285b06SPaolo Bonzini 
2869dd285b06SPaolo Bonzini     localtime_r(&s->ti, &s->current_tm);
2870dd285b06SPaolo Bonzini 
2871dd285b06SPaolo Bonzini     if ((s->interrupts & 0x08) && s->ti == s->alarm_ti) {
2872dd285b06SPaolo Bonzini         s->status |= 0x40;
2873dd285b06SPaolo Bonzini         omap_rtc_interrupts_update(s);
2874dd285b06SPaolo Bonzini     }
2875dd285b06SPaolo Bonzini 
2876dd285b06SPaolo Bonzini     if (s->interrupts & 0x04)
2877dd285b06SPaolo Bonzini         switch (s->interrupts & 3) {
2878dd285b06SPaolo Bonzini         case 0:
2879dd285b06SPaolo Bonzini             s->status |= 0x04;
2880dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2881dd285b06SPaolo Bonzini             break;
2882dd285b06SPaolo Bonzini         case 1:
2883dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec)
2884dd285b06SPaolo Bonzini                 break;
2885dd285b06SPaolo Bonzini             s->status |= 0x08;
2886dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2887dd285b06SPaolo Bonzini             break;
2888dd285b06SPaolo Bonzini         case 2:
2889dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec || s->current_tm.tm_min)
2890dd285b06SPaolo Bonzini                 break;
2891dd285b06SPaolo Bonzini             s->status |= 0x10;
2892dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2893dd285b06SPaolo Bonzini             break;
2894dd285b06SPaolo Bonzini         case 3:
2895dd285b06SPaolo Bonzini             if (s->current_tm.tm_sec ||
2896dd285b06SPaolo Bonzini                             s->current_tm.tm_min || s->current_tm.tm_hour)
2897dd285b06SPaolo Bonzini                 break;
2898dd285b06SPaolo Bonzini             s->status |= 0x20;
2899dd285b06SPaolo Bonzini             qemu_irq_pulse(s->irq);
2900dd285b06SPaolo Bonzini             break;
2901dd285b06SPaolo Bonzini         }
2902dd285b06SPaolo Bonzini 
2903dd285b06SPaolo Bonzini     /* Move on */
2904dd285b06SPaolo Bonzini     if (s->running)
2905dd285b06SPaolo Bonzini         s->ti ++;
2906dd285b06SPaolo Bonzini     s->tick += 1000;
2907dd285b06SPaolo Bonzini 
2908dd285b06SPaolo Bonzini     /*
2909dd285b06SPaolo Bonzini      * Every full hour add a rough approximation of the compensation
2910dd285b06SPaolo Bonzini      * register to the 32kHz Timer (which drives the RTC) value.
2911dd285b06SPaolo Bonzini      */
2912dd285b06SPaolo Bonzini     if (s->auto_comp && !s->current_tm.tm_sec && !s->current_tm.tm_min)
2913dd285b06SPaolo Bonzini         s->tick += s->comp_reg * 1000 / 32768;
2914dd285b06SPaolo Bonzini 
2915bc72ad67SAlex Bligh     timer_mod(s->clk, s->tick);
2916dd285b06SPaolo Bonzini }
2917dd285b06SPaolo Bonzini 
2918dd285b06SPaolo Bonzini static void omap_rtc_reset(struct omap_rtc_s *s)
2919dd285b06SPaolo Bonzini {
2920dd285b06SPaolo Bonzini     struct tm tm;
2921dd285b06SPaolo Bonzini 
2922dd285b06SPaolo Bonzini     s->interrupts = 0;
2923dd285b06SPaolo Bonzini     s->comp_reg = 0;
2924dd285b06SPaolo Bonzini     s->running = 0;
2925dd285b06SPaolo Bonzini     s->pm_am = 0;
2926dd285b06SPaolo Bonzini     s->auto_comp = 0;
2927dd285b06SPaolo Bonzini     s->round = 0;
2928884f17c2SAlex Bligh     s->tick = qemu_clock_get_ms(rtc_clock);
2929dd285b06SPaolo Bonzini     memset(&s->alarm_tm, 0, sizeof(s->alarm_tm));
2930dd285b06SPaolo Bonzini     s->alarm_tm.tm_mday = 0x01;
2931dd285b06SPaolo Bonzini     s->status = 1 << 7;
2932dd285b06SPaolo Bonzini     qemu_get_timedate(&tm, 0);
2933dd285b06SPaolo Bonzini     s->ti = mktimegm(&tm);
2934dd285b06SPaolo Bonzini 
2935dd285b06SPaolo Bonzini     omap_rtc_alarm_update(s);
2936dd285b06SPaolo Bonzini     omap_rtc_tick(s);
2937dd285b06SPaolo Bonzini }
2938dd285b06SPaolo Bonzini 
2939dd285b06SPaolo Bonzini static struct omap_rtc_s *omap_rtc_init(MemoryRegion *system_memory,
2940dd285b06SPaolo Bonzini                                         hwaddr base,
2941dd285b06SPaolo Bonzini                                         qemu_irq timerirq, qemu_irq alarmirq,
2942dd285b06SPaolo Bonzini                                         omap_clk clk)
2943dd285b06SPaolo Bonzini {
2944b45c03f5SMarkus Armbruster     struct omap_rtc_s *s = g_new0(struct omap_rtc_s, 1);
2945dd285b06SPaolo Bonzini 
2946dd285b06SPaolo Bonzini     s->irq = timerirq;
2947dd285b06SPaolo Bonzini     s->alarm = alarmirq;
2948884f17c2SAlex Bligh     s->clk = timer_new_ms(rtc_clock, omap_rtc_tick, s);
2949dd285b06SPaolo Bonzini 
2950dd285b06SPaolo Bonzini     omap_rtc_reset(s);
2951dd285b06SPaolo Bonzini 
29522c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_rtc_ops, s,
2953dd285b06SPaolo Bonzini                           "omap-rtc", 0x800);
2954dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
2955dd285b06SPaolo Bonzini 
2956dd285b06SPaolo Bonzini     return s;
2957dd285b06SPaolo Bonzini }
2958dd285b06SPaolo Bonzini 
2959dd285b06SPaolo Bonzini /* Multi-channel Buffered Serial Port interfaces */
2960dd285b06SPaolo Bonzini struct omap_mcbsp_s {
2961dd285b06SPaolo Bonzini     MemoryRegion iomem;
2962dd285b06SPaolo Bonzini     qemu_irq txirq;
2963dd285b06SPaolo Bonzini     qemu_irq rxirq;
2964dd285b06SPaolo Bonzini     qemu_irq txdrq;
2965dd285b06SPaolo Bonzini     qemu_irq rxdrq;
2966dd285b06SPaolo Bonzini 
2967dd285b06SPaolo Bonzini     uint16_t spcr[2];
2968dd285b06SPaolo Bonzini     uint16_t rcr[2];
2969dd285b06SPaolo Bonzini     uint16_t xcr[2];
2970dd285b06SPaolo Bonzini     uint16_t srgr[2];
2971dd285b06SPaolo Bonzini     uint16_t mcr[2];
2972dd285b06SPaolo Bonzini     uint16_t pcr;
2973dd285b06SPaolo Bonzini     uint16_t rcer[8];
2974dd285b06SPaolo Bonzini     uint16_t xcer[8];
2975dd285b06SPaolo Bonzini     int tx_rate;
2976dd285b06SPaolo Bonzini     int rx_rate;
2977dd285b06SPaolo Bonzini     int tx_req;
2978dd285b06SPaolo Bonzini     int rx_req;
2979dd285b06SPaolo Bonzini 
2980dd285b06SPaolo Bonzini     I2SCodec *codec;
2981dd285b06SPaolo Bonzini     QEMUTimer *source_timer;
2982dd285b06SPaolo Bonzini     QEMUTimer *sink_timer;
2983dd285b06SPaolo Bonzini };
2984dd285b06SPaolo Bonzini 
2985dd285b06SPaolo Bonzini static void omap_mcbsp_intr_update(struct omap_mcbsp_s *s)
2986dd285b06SPaolo Bonzini {
2987dd285b06SPaolo Bonzini     int irq;
2988dd285b06SPaolo Bonzini 
2989dd285b06SPaolo Bonzini     switch ((s->spcr[0] >> 4) & 3) {			/* RINTM */
2990dd285b06SPaolo Bonzini     case 0:
2991dd285b06SPaolo Bonzini         irq = (s->spcr[0] >> 1) & 1;			/* RRDY */
2992dd285b06SPaolo Bonzini         break;
2993dd285b06SPaolo Bonzini     case 3:
2994dd285b06SPaolo Bonzini         irq = (s->spcr[0] >> 3) & 1;			/* RSYNCERR */
2995dd285b06SPaolo Bonzini         break;
2996dd285b06SPaolo Bonzini     default:
2997dd285b06SPaolo Bonzini         irq = 0;
2998dd285b06SPaolo Bonzini         break;
2999dd285b06SPaolo Bonzini     }
3000dd285b06SPaolo Bonzini 
3001dd285b06SPaolo Bonzini     if (irq)
3002dd285b06SPaolo Bonzini         qemu_irq_pulse(s->rxirq);
3003dd285b06SPaolo Bonzini 
3004dd285b06SPaolo Bonzini     switch ((s->spcr[1] >> 4) & 3) {			/* XINTM */
3005dd285b06SPaolo Bonzini     case 0:
3006dd285b06SPaolo Bonzini         irq = (s->spcr[1] >> 1) & 1;			/* XRDY */
3007dd285b06SPaolo Bonzini         break;
3008dd285b06SPaolo Bonzini     case 3:
3009dd285b06SPaolo Bonzini         irq = (s->spcr[1] >> 3) & 1;			/* XSYNCERR */
3010dd285b06SPaolo Bonzini         break;
3011dd285b06SPaolo Bonzini     default:
3012dd285b06SPaolo Bonzini         irq = 0;
3013dd285b06SPaolo Bonzini         break;
3014dd285b06SPaolo Bonzini     }
3015dd285b06SPaolo Bonzini 
3016dd285b06SPaolo Bonzini     if (irq)
3017dd285b06SPaolo Bonzini         qemu_irq_pulse(s->txirq);
3018dd285b06SPaolo Bonzini }
3019dd285b06SPaolo Bonzini 
3020dd285b06SPaolo Bonzini static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s)
3021dd285b06SPaolo Bonzini {
3022dd285b06SPaolo Bonzini     if ((s->spcr[0] >> 1) & 1)				/* RRDY */
3023dd285b06SPaolo Bonzini         s->spcr[0] |= 1 << 2;				/* RFULL */
3024dd285b06SPaolo Bonzini     s->spcr[0] |= 1 << 1;				/* RRDY */
3025dd285b06SPaolo Bonzini     qemu_irq_raise(s->rxdrq);
3026dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3027dd285b06SPaolo Bonzini }
3028dd285b06SPaolo Bonzini 
3029dd285b06SPaolo Bonzini static void omap_mcbsp_source_tick(void *opaque)
3030dd285b06SPaolo Bonzini {
3031dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3032dd285b06SPaolo Bonzini     static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3033dd285b06SPaolo Bonzini 
3034dd285b06SPaolo Bonzini     if (!s->rx_rate)
3035dd285b06SPaolo Bonzini         return;
3036dd285b06SPaolo Bonzini     if (s->rx_req)
3037a89f364aSAlistair Francis         printf("%s: Rx FIFO overrun\n", __func__);
3038dd285b06SPaolo Bonzini 
3039dd285b06SPaolo Bonzini     s->rx_req = s->rx_rate << bps[(s->rcr[0] >> 5) & 7];
3040dd285b06SPaolo Bonzini 
3041dd285b06SPaolo Bonzini     omap_mcbsp_rx_newdata(s);
3042bc72ad67SAlex Bligh     timer_mod(s->source_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
304373bcb24dSRutuja Shah                    NANOSECONDS_PER_SECOND);
3044dd285b06SPaolo Bonzini }
3045dd285b06SPaolo Bonzini 
3046dd285b06SPaolo Bonzini static void omap_mcbsp_rx_start(struct omap_mcbsp_s *s)
3047dd285b06SPaolo Bonzini {
3048dd285b06SPaolo Bonzini     if (!s->codec || !s->codec->rts)
3049dd285b06SPaolo Bonzini         omap_mcbsp_source_tick(s);
3050dd285b06SPaolo Bonzini     else if (s->codec->in.len) {
3051dd285b06SPaolo Bonzini         s->rx_req = s->codec->in.len;
3052dd285b06SPaolo Bonzini         omap_mcbsp_rx_newdata(s);
3053dd285b06SPaolo Bonzini     }
3054dd285b06SPaolo Bonzini }
3055dd285b06SPaolo Bonzini 
3056dd285b06SPaolo Bonzini static void omap_mcbsp_rx_stop(struct omap_mcbsp_s *s)
3057dd285b06SPaolo Bonzini {
3058bc72ad67SAlex Bligh     timer_del(s->source_timer);
3059dd285b06SPaolo Bonzini }
3060dd285b06SPaolo Bonzini 
3061dd285b06SPaolo Bonzini static void omap_mcbsp_rx_done(struct omap_mcbsp_s *s)
3062dd285b06SPaolo Bonzini {
3063dd285b06SPaolo Bonzini     s->spcr[0] &= ~(1 << 1);				/* RRDY */
3064dd285b06SPaolo Bonzini     qemu_irq_lower(s->rxdrq);
3065dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3066dd285b06SPaolo Bonzini }
3067dd285b06SPaolo Bonzini 
3068dd285b06SPaolo Bonzini static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s)
3069dd285b06SPaolo Bonzini {
3070dd285b06SPaolo Bonzini     s->spcr[1] |= 1 << 1;				/* XRDY */
3071dd285b06SPaolo Bonzini     qemu_irq_raise(s->txdrq);
3072dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3073dd285b06SPaolo Bonzini }
3074dd285b06SPaolo Bonzini 
3075dd285b06SPaolo Bonzini static void omap_mcbsp_sink_tick(void *opaque)
3076dd285b06SPaolo Bonzini {
3077dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3078dd285b06SPaolo Bonzini     static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3079dd285b06SPaolo Bonzini 
3080dd285b06SPaolo Bonzini     if (!s->tx_rate)
3081dd285b06SPaolo Bonzini         return;
3082dd285b06SPaolo Bonzini     if (s->tx_req)
3083a89f364aSAlistair Francis         printf("%s: Tx FIFO underrun\n", __func__);
3084dd285b06SPaolo Bonzini 
3085dd285b06SPaolo Bonzini     s->tx_req = s->tx_rate << bps[(s->xcr[0] >> 5) & 7];
3086dd285b06SPaolo Bonzini 
3087dd285b06SPaolo Bonzini     omap_mcbsp_tx_newdata(s);
3088bc72ad67SAlex Bligh     timer_mod(s->sink_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
308973bcb24dSRutuja Shah                    NANOSECONDS_PER_SECOND);
3090dd285b06SPaolo Bonzini }
3091dd285b06SPaolo Bonzini 
3092dd285b06SPaolo Bonzini static void omap_mcbsp_tx_start(struct omap_mcbsp_s *s)
3093dd285b06SPaolo Bonzini {
3094dd285b06SPaolo Bonzini     if (!s->codec || !s->codec->cts)
3095dd285b06SPaolo Bonzini         omap_mcbsp_sink_tick(s);
3096dd285b06SPaolo Bonzini     else if (s->codec->out.size) {
3097dd285b06SPaolo Bonzini         s->tx_req = s->codec->out.size;
3098dd285b06SPaolo Bonzini         omap_mcbsp_tx_newdata(s);
3099dd285b06SPaolo Bonzini     }
3100dd285b06SPaolo Bonzini }
3101dd285b06SPaolo Bonzini 
3102dd285b06SPaolo Bonzini static void omap_mcbsp_tx_done(struct omap_mcbsp_s *s)
3103dd285b06SPaolo Bonzini {
3104dd285b06SPaolo Bonzini     s->spcr[1] &= ~(1 << 1);				/* XRDY */
3105dd285b06SPaolo Bonzini     qemu_irq_lower(s->txdrq);
3106dd285b06SPaolo Bonzini     omap_mcbsp_intr_update(s);
3107dd285b06SPaolo Bonzini     if (s->codec && s->codec->cts)
3108dd285b06SPaolo Bonzini         s->codec->tx_swallow(s->codec->opaque);
3109dd285b06SPaolo Bonzini }
3110dd285b06SPaolo Bonzini 
3111dd285b06SPaolo Bonzini static void omap_mcbsp_tx_stop(struct omap_mcbsp_s *s)
3112dd285b06SPaolo Bonzini {
3113dd285b06SPaolo Bonzini     s->tx_req = 0;
3114dd285b06SPaolo Bonzini     omap_mcbsp_tx_done(s);
3115bc72ad67SAlex Bligh     timer_del(s->sink_timer);
3116dd285b06SPaolo Bonzini }
3117dd285b06SPaolo Bonzini 
3118dd285b06SPaolo Bonzini static void omap_mcbsp_req_update(struct omap_mcbsp_s *s)
3119dd285b06SPaolo Bonzini {
3120dd285b06SPaolo Bonzini     int prev_rx_rate, prev_tx_rate;
3121dd285b06SPaolo Bonzini     int rx_rate = 0, tx_rate = 0;
3122dd285b06SPaolo Bonzini     int cpu_rate = 1500000;	/* XXX */
3123dd285b06SPaolo Bonzini 
3124dd285b06SPaolo Bonzini     /* TODO: check CLKSTP bit */
3125dd285b06SPaolo Bonzini     if (s->spcr[1] & (1 << 6)) {			/* GRST */
3126dd285b06SPaolo Bonzini         if (s->spcr[0] & (1 << 0)) {			/* RRST */
3127dd285b06SPaolo Bonzini             if ((s->srgr[1] & (1 << 13)) &&		/* CLKSM */
3128dd285b06SPaolo Bonzini                             (s->pcr & (1 << 8))) {	/* CLKRM */
3129dd285b06SPaolo Bonzini                 if (~s->pcr & (1 << 7))			/* SCLKME */
3130dd285b06SPaolo Bonzini                     rx_rate = cpu_rate /
3131dd285b06SPaolo Bonzini                             ((s->srgr[0] & 0xff) + 1);	/* CLKGDV */
3132dd285b06SPaolo Bonzini             } else
3133dd285b06SPaolo Bonzini                 if (s->codec)
3134dd285b06SPaolo Bonzini                     rx_rate = s->codec->rx_rate;
3135dd285b06SPaolo Bonzini         }
3136dd285b06SPaolo Bonzini 
3137dd285b06SPaolo Bonzini         if (s->spcr[1] & (1 << 0)) {			/* XRST */
3138dd285b06SPaolo Bonzini             if ((s->srgr[1] & (1 << 13)) &&		/* CLKSM */
3139dd285b06SPaolo Bonzini                             (s->pcr & (1 << 9))) {	/* CLKXM */
3140dd285b06SPaolo Bonzini                 if (~s->pcr & (1 << 7))			/* SCLKME */
3141dd285b06SPaolo Bonzini                     tx_rate = cpu_rate /
3142dd285b06SPaolo Bonzini                             ((s->srgr[0] & 0xff) + 1);	/* CLKGDV */
3143dd285b06SPaolo Bonzini             } else
3144dd285b06SPaolo Bonzini                 if (s->codec)
3145dd285b06SPaolo Bonzini                     tx_rate = s->codec->tx_rate;
3146dd285b06SPaolo Bonzini         }
3147dd285b06SPaolo Bonzini     }
3148dd285b06SPaolo Bonzini     prev_tx_rate = s->tx_rate;
3149dd285b06SPaolo Bonzini     prev_rx_rate = s->rx_rate;
3150dd285b06SPaolo Bonzini     s->tx_rate = tx_rate;
3151dd285b06SPaolo Bonzini     s->rx_rate = rx_rate;
3152dd285b06SPaolo Bonzini 
3153dd285b06SPaolo Bonzini     if (s->codec)
3154dd285b06SPaolo Bonzini         s->codec->set_rate(s->codec->opaque, rx_rate, tx_rate);
3155dd285b06SPaolo Bonzini 
3156dd285b06SPaolo Bonzini     if (!prev_tx_rate && tx_rate)
3157dd285b06SPaolo Bonzini         omap_mcbsp_tx_start(s);
3158dd285b06SPaolo Bonzini     else if (s->tx_rate && !tx_rate)
3159dd285b06SPaolo Bonzini         omap_mcbsp_tx_stop(s);
3160dd285b06SPaolo Bonzini 
3161dd285b06SPaolo Bonzini     if (!prev_rx_rate && rx_rate)
3162dd285b06SPaolo Bonzini         omap_mcbsp_rx_start(s);
3163dd285b06SPaolo Bonzini     else if (prev_tx_rate && !tx_rate)
3164dd285b06SPaolo Bonzini         omap_mcbsp_rx_stop(s);
3165dd285b06SPaolo Bonzini }
3166dd285b06SPaolo Bonzini 
3167dd285b06SPaolo Bonzini static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr,
3168dd285b06SPaolo Bonzini                                 unsigned size)
3169dd285b06SPaolo Bonzini {
3170dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3171dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3172dd285b06SPaolo Bonzini     uint16_t ret;
3173dd285b06SPaolo Bonzini 
3174dd285b06SPaolo Bonzini     if (size != 2) {
3175dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
3176dd285b06SPaolo Bonzini     }
3177dd285b06SPaolo Bonzini 
3178dd285b06SPaolo Bonzini     switch (offset) {
3179dd285b06SPaolo Bonzini     case 0x00:	/* DRR2 */
3180dd285b06SPaolo Bonzini         if (((s->rcr[0] >> 5) & 7) < 3)			/* RWDLEN1 */
3181dd285b06SPaolo Bonzini             return 0x0000;
3182dd285b06SPaolo Bonzini         /* Fall through.  */
3183dd285b06SPaolo Bonzini     case 0x02:	/* DRR1 */
3184dd285b06SPaolo Bonzini         if (s->rx_req < 2) {
3185a89f364aSAlistair Francis             printf("%s: Rx FIFO underrun\n", __func__);
3186dd285b06SPaolo Bonzini             omap_mcbsp_rx_done(s);
3187dd285b06SPaolo Bonzini         } else {
3188dd285b06SPaolo Bonzini             s->tx_req -= 2;
3189dd285b06SPaolo Bonzini             if (s->codec && s->codec->in.len >= 2) {
3190dd285b06SPaolo Bonzini                 ret = s->codec->in.fifo[s->codec->in.start ++] << 8;
3191dd285b06SPaolo Bonzini                 ret |= s->codec->in.fifo[s->codec->in.start ++];
3192dd285b06SPaolo Bonzini                 s->codec->in.len -= 2;
3193dd285b06SPaolo Bonzini             } else
3194dd285b06SPaolo Bonzini                 ret = 0x0000;
3195dd285b06SPaolo Bonzini             if (!s->tx_req)
3196dd285b06SPaolo Bonzini                 omap_mcbsp_rx_done(s);
3197dd285b06SPaolo Bonzini             return ret;
3198dd285b06SPaolo Bonzini         }
3199dd285b06SPaolo Bonzini         return 0x0000;
3200dd285b06SPaolo Bonzini 
3201dd285b06SPaolo Bonzini     case 0x04:	/* DXR2 */
3202dd285b06SPaolo Bonzini     case 0x06:	/* DXR1 */
3203dd285b06SPaolo Bonzini         return 0x0000;
3204dd285b06SPaolo Bonzini 
3205dd285b06SPaolo Bonzini     case 0x08:	/* SPCR2 */
3206dd285b06SPaolo Bonzini         return s->spcr[1];
3207dd285b06SPaolo Bonzini     case 0x0a:	/* SPCR1 */
3208dd285b06SPaolo Bonzini         return s->spcr[0];
3209dd285b06SPaolo Bonzini     case 0x0c:	/* RCR2 */
3210dd285b06SPaolo Bonzini         return s->rcr[1];
3211dd285b06SPaolo Bonzini     case 0x0e:	/* RCR1 */
3212dd285b06SPaolo Bonzini         return s->rcr[0];
3213dd285b06SPaolo Bonzini     case 0x10:	/* XCR2 */
3214dd285b06SPaolo Bonzini         return s->xcr[1];
3215dd285b06SPaolo Bonzini     case 0x12:	/* XCR1 */
3216dd285b06SPaolo Bonzini         return s->xcr[0];
3217dd285b06SPaolo Bonzini     case 0x14:	/* SRGR2 */
3218dd285b06SPaolo Bonzini         return s->srgr[1];
3219dd285b06SPaolo Bonzini     case 0x16:	/* SRGR1 */
3220dd285b06SPaolo Bonzini         return s->srgr[0];
3221dd285b06SPaolo Bonzini     case 0x18:	/* MCR2 */
3222dd285b06SPaolo Bonzini         return s->mcr[1];
3223dd285b06SPaolo Bonzini     case 0x1a:	/* MCR1 */
3224dd285b06SPaolo Bonzini         return s->mcr[0];
3225dd285b06SPaolo Bonzini     case 0x1c:	/* RCERA */
3226dd285b06SPaolo Bonzini         return s->rcer[0];
3227dd285b06SPaolo Bonzini     case 0x1e:	/* RCERB */
3228dd285b06SPaolo Bonzini         return s->rcer[1];
3229dd285b06SPaolo Bonzini     case 0x20:	/* XCERA */
3230dd285b06SPaolo Bonzini         return s->xcer[0];
3231dd285b06SPaolo Bonzini     case 0x22:	/* XCERB */
3232dd285b06SPaolo Bonzini         return s->xcer[1];
3233dd285b06SPaolo Bonzini     case 0x24:	/* PCR0 */
3234dd285b06SPaolo Bonzini         return s->pcr;
3235dd285b06SPaolo Bonzini     case 0x26:	/* RCERC */
3236dd285b06SPaolo Bonzini         return s->rcer[2];
3237dd285b06SPaolo Bonzini     case 0x28:	/* RCERD */
3238dd285b06SPaolo Bonzini         return s->rcer[3];
3239dd285b06SPaolo Bonzini     case 0x2a:	/* XCERC */
3240dd285b06SPaolo Bonzini         return s->xcer[2];
3241dd285b06SPaolo Bonzini     case 0x2c:	/* XCERD */
3242dd285b06SPaolo Bonzini         return s->xcer[3];
3243dd285b06SPaolo Bonzini     case 0x2e:	/* RCERE */
3244dd285b06SPaolo Bonzini         return s->rcer[4];
3245dd285b06SPaolo Bonzini     case 0x30:	/* RCERF */
3246dd285b06SPaolo Bonzini         return s->rcer[5];
3247dd285b06SPaolo Bonzini     case 0x32:	/* XCERE */
3248dd285b06SPaolo Bonzini         return s->xcer[4];
3249dd285b06SPaolo Bonzini     case 0x34:	/* XCERF */
3250dd285b06SPaolo Bonzini         return s->xcer[5];
3251dd285b06SPaolo Bonzini     case 0x36:	/* RCERG */
3252dd285b06SPaolo Bonzini         return s->rcer[6];
3253dd285b06SPaolo Bonzini     case 0x38:	/* RCERH */
3254dd285b06SPaolo Bonzini         return s->rcer[7];
3255dd285b06SPaolo Bonzini     case 0x3a:	/* XCERG */
3256dd285b06SPaolo Bonzini         return s->xcer[6];
3257dd285b06SPaolo Bonzini     case 0x3c:	/* XCERH */
3258dd285b06SPaolo Bonzini         return s->xcer[7];
3259dd285b06SPaolo Bonzini     }
3260dd285b06SPaolo Bonzini 
3261dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3262dd285b06SPaolo Bonzini     return 0;
3263dd285b06SPaolo Bonzini }
3264dd285b06SPaolo Bonzini 
3265dd285b06SPaolo Bonzini static void omap_mcbsp_writeh(void *opaque, hwaddr addr,
3266dd285b06SPaolo Bonzini                 uint32_t value)
3267dd285b06SPaolo Bonzini {
3268dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3269dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3270dd285b06SPaolo Bonzini 
3271dd285b06SPaolo Bonzini     switch (offset) {
3272dd285b06SPaolo Bonzini     case 0x00:	/* DRR2 */
3273dd285b06SPaolo Bonzini     case 0x02:	/* DRR1 */
3274dd285b06SPaolo Bonzini         OMAP_RO_REG(addr);
3275dd285b06SPaolo Bonzini         return;
3276dd285b06SPaolo Bonzini 
3277dd285b06SPaolo Bonzini     case 0x04:	/* DXR2 */
3278dd285b06SPaolo Bonzini         if (((s->xcr[0] >> 5) & 7) < 3)			/* XWDLEN1 */
3279dd285b06SPaolo Bonzini             return;
3280dd285b06SPaolo Bonzini         /* Fall through.  */
3281dd285b06SPaolo Bonzini     case 0x06:	/* DXR1 */
3282dd285b06SPaolo Bonzini         if (s->tx_req > 1) {
3283dd285b06SPaolo Bonzini             s->tx_req -= 2;
3284dd285b06SPaolo Bonzini             if (s->codec && s->codec->cts) {
3285dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] = (value >> 8) & 0xff;
3286dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] = (value >> 0) & 0xff;
3287dd285b06SPaolo Bonzini             }
3288dd285b06SPaolo Bonzini             if (s->tx_req < 2)
3289dd285b06SPaolo Bonzini                 omap_mcbsp_tx_done(s);
3290dd285b06SPaolo Bonzini         } else
3291a89f364aSAlistair Francis             printf("%s: Tx FIFO overrun\n", __func__);
3292dd285b06SPaolo Bonzini         return;
3293dd285b06SPaolo Bonzini 
3294dd285b06SPaolo Bonzini     case 0x08:	/* SPCR2 */
3295dd285b06SPaolo Bonzini         s->spcr[1] &= 0x0002;
3296dd285b06SPaolo Bonzini         s->spcr[1] |= 0x03f9 & value;
3297dd285b06SPaolo Bonzini         s->spcr[1] |= 0x0004 & (value << 2);		/* XEMPTY := XRST */
3298dd285b06SPaolo Bonzini         if (~value & 1)					/* XRST */
3299dd285b06SPaolo Bonzini             s->spcr[1] &= ~6;
3300dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3301dd285b06SPaolo Bonzini         return;
3302dd285b06SPaolo Bonzini     case 0x0a:	/* SPCR1 */
3303dd285b06SPaolo Bonzini         s->spcr[0] &= 0x0006;
3304dd285b06SPaolo Bonzini         s->spcr[0] |= 0xf8f9 & value;
3305dd285b06SPaolo Bonzini         if (value & (1 << 15))				/* DLB */
3306a89f364aSAlistair Francis             printf("%s: Digital Loopback mode enable attempt\n", __func__);
3307dd285b06SPaolo Bonzini         if (~value & 1) {				/* RRST */
3308dd285b06SPaolo Bonzini             s->spcr[0] &= ~6;
3309dd285b06SPaolo Bonzini             s->rx_req = 0;
3310dd285b06SPaolo Bonzini             omap_mcbsp_rx_done(s);
3311dd285b06SPaolo Bonzini         }
3312dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3313dd285b06SPaolo Bonzini         return;
3314dd285b06SPaolo Bonzini 
3315dd285b06SPaolo Bonzini     case 0x0c:	/* RCR2 */
3316dd285b06SPaolo Bonzini         s->rcr[1] = value & 0xffff;
3317dd285b06SPaolo Bonzini         return;
3318dd285b06SPaolo Bonzini     case 0x0e:	/* RCR1 */
3319dd285b06SPaolo Bonzini         s->rcr[0] = value & 0x7fe0;
3320dd285b06SPaolo Bonzini         return;
3321dd285b06SPaolo Bonzini     case 0x10:	/* XCR2 */
3322dd285b06SPaolo Bonzini         s->xcr[1] = value & 0xffff;
3323dd285b06SPaolo Bonzini         return;
3324dd285b06SPaolo Bonzini     case 0x12:	/* XCR1 */
3325dd285b06SPaolo Bonzini         s->xcr[0] = value & 0x7fe0;
3326dd285b06SPaolo Bonzini         return;
3327dd285b06SPaolo Bonzini     case 0x14:	/* SRGR2 */
3328dd285b06SPaolo Bonzini         s->srgr[1] = value & 0xffff;
3329dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3330dd285b06SPaolo Bonzini         return;
3331dd285b06SPaolo Bonzini     case 0x16:	/* SRGR1 */
3332dd285b06SPaolo Bonzini         s->srgr[0] = value & 0xffff;
3333dd285b06SPaolo Bonzini         omap_mcbsp_req_update(s);
3334dd285b06SPaolo Bonzini         return;
3335dd285b06SPaolo Bonzini     case 0x18:	/* MCR2 */
3336dd285b06SPaolo Bonzini         s->mcr[1] = value & 0x03e3;
3337dd285b06SPaolo Bonzini         if (value & 3)					/* XMCM */
3338c94a60cbSAlistair Francis             printf("%s: Tx channel selection mode enable attempt\n", __func__);
3339dd285b06SPaolo Bonzini         return;
3340dd285b06SPaolo Bonzini     case 0x1a:	/* MCR1 */
3341dd285b06SPaolo Bonzini         s->mcr[0] = value & 0x03e1;
3342dd285b06SPaolo Bonzini         if (value & 1)					/* RMCM */
3343c94a60cbSAlistair Francis             printf("%s: Rx channel selection mode enable attempt\n", __func__);
3344dd285b06SPaolo Bonzini         return;
3345dd285b06SPaolo Bonzini     case 0x1c:	/* RCERA */
3346dd285b06SPaolo Bonzini         s->rcer[0] = value & 0xffff;
3347dd285b06SPaolo Bonzini         return;
3348dd285b06SPaolo Bonzini     case 0x1e:	/* RCERB */
3349dd285b06SPaolo Bonzini         s->rcer[1] = value & 0xffff;
3350dd285b06SPaolo Bonzini         return;
3351dd285b06SPaolo Bonzini     case 0x20:	/* XCERA */
3352dd285b06SPaolo Bonzini         s->xcer[0] = value & 0xffff;
3353dd285b06SPaolo Bonzini         return;
3354dd285b06SPaolo Bonzini     case 0x22:	/* XCERB */
3355dd285b06SPaolo Bonzini         s->xcer[1] = value & 0xffff;
3356dd285b06SPaolo Bonzini         return;
3357dd285b06SPaolo Bonzini     case 0x24:	/* PCR0 */
3358dd285b06SPaolo Bonzini         s->pcr = value & 0x7faf;
3359dd285b06SPaolo Bonzini         return;
3360dd285b06SPaolo Bonzini     case 0x26:	/* RCERC */
3361dd285b06SPaolo Bonzini         s->rcer[2] = value & 0xffff;
3362dd285b06SPaolo Bonzini         return;
3363dd285b06SPaolo Bonzini     case 0x28:	/* RCERD */
3364dd285b06SPaolo Bonzini         s->rcer[3] = value & 0xffff;
3365dd285b06SPaolo Bonzini         return;
3366dd285b06SPaolo Bonzini     case 0x2a:	/* XCERC */
3367dd285b06SPaolo Bonzini         s->xcer[2] = value & 0xffff;
3368dd285b06SPaolo Bonzini         return;
3369dd285b06SPaolo Bonzini     case 0x2c:	/* XCERD */
3370dd285b06SPaolo Bonzini         s->xcer[3] = value & 0xffff;
3371dd285b06SPaolo Bonzini         return;
3372dd285b06SPaolo Bonzini     case 0x2e:	/* RCERE */
3373dd285b06SPaolo Bonzini         s->rcer[4] = value & 0xffff;
3374dd285b06SPaolo Bonzini         return;
3375dd285b06SPaolo Bonzini     case 0x30:	/* RCERF */
3376dd285b06SPaolo Bonzini         s->rcer[5] = value & 0xffff;
3377dd285b06SPaolo Bonzini         return;
3378dd285b06SPaolo Bonzini     case 0x32:	/* XCERE */
3379dd285b06SPaolo Bonzini         s->xcer[4] = value & 0xffff;
3380dd285b06SPaolo Bonzini         return;
3381dd285b06SPaolo Bonzini     case 0x34:	/* XCERF */
3382dd285b06SPaolo Bonzini         s->xcer[5] = value & 0xffff;
3383dd285b06SPaolo Bonzini         return;
3384dd285b06SPaolo Bonzini     case 0x36:	/* RCERG */
3385dd285b06SPaolo Bonzini         s->rcer[6] = value & 0xffff;
3386dd285b06SPaolo Bonzini         return;
3387dd285b06SPaolo Bonzini     case 0x38:	/* RCERH */
3388dd285b06SPaolo Bonzini         s->rcer[7] = value & 0xffff;
3389dd285b06SPaolo Bonzini         return;
3390dd285b06SPaolo Bonzini     case 0x3a:	/* XCERG */
3391dd285b06SPaolo Bonzini         s->xcer[6] = value & 0xffff;
3392dd285b06SPaolo Bonzini         return;
3393dd285b06SPaolo Bonzini     case 0x3c:	/* XCERH */
3394dd285b06SPaolo Bonzini         s->xcer[7] = value & 0xffff;
3395dd285b06SPaolo Bonzini         return;
3396dd285b06SPaolo Bonzini     }
3397dd285b06SPaolo Bonzini 
3398dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3399dd285b06SPaolo Bonzini }
3400dd285b06SPaolo Bonzini 
3401dd285b06SPaolo Bonzini static void omap_mcbsp_writew(void *opaque, hwaddr addr,
3402dd285b06SPaolo Bonzini                 uint32_t value)
3403dd285b06SPaolo Bonzini {
3404dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3405dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3406dd285b06SPaolo Bonzini 
3407dd285b06SPaolo Bonzini     if (offset == 0x04) {				/* DXR */
3408dd285b06SPaolo Bonzini         if (((s->xcr[0] >> 5) & 7) < 3)			/* XWDLEN1 */
3409dd285b06SPaolo Bonzini             return;
3410dd285b06SPaolo Bonzini         if (s->tx_req > 3) {
3411dd285b06SPaolo Bonzini             s->tx_req -= 4;
3412dd285b06SPaolo Bonzini             if (s->codec && s->codec->cts) {
3413dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3414dd285b06SPaolo Bonzini                         (value >> 24) & 0xff;
3415dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3416dd285b06SPaolo Bonzini                         (value >> 16) & 0xff;
3417dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3418dd285b06SPaolo Bonzini                         (value >> 8) & 0xff;
3419dd285b06SPaolo Bonzini                 s->codec->out.fifo[s->codec->out.len ++] =
3420dd285b06SPaolo Bonzini                         (value >> 0) & 0xff;
3421dd285b06SPaolo Bonzini             }
3422dd285b06SPaolo Bonzini             if (s->tx_req < 4)
3423dd285b06SPaolo Bonzini                 omap_mcbsp_tx_done(s);
3424dd285b06SPaolo Bonzini         } else
3425a89f364aSAlistair Francis             printf("%s: Tx FIFO overrun\n", __func__);
3426dd285b06SPaolo Bonzini         return;
3427dd285b06SPaolo Bonzini     }
3428dd285b06SPaolo Bonzini 
3429dd285b06SPaolo Bonzini     omap_badwidth_write16(opaque, addr, value);
3430dd285b06SPaolo Bonzini }
3431dd285b06SPaolo Bonzini 
3432dd285b06SPaolo Bonzini static void omap_mcbsp_write(void *opaque, hwaddr addr,
3433dd285b06SPaolo Bonzini                              uint64_t value, unsigned size)
3434dd285b06SPaolo Bonzini {
3435dd285b06SPaolo Bonzini     switch (size) {
343677a8257eSStefan Weil     case 2:
343777a8257eSStefan Weil         omap_mcbsp_writeh(opaque, addr, value);
343877a8257eSStefan Weil         break;
343977a8257eSStefan Weil     case 4:
344077a8257eSStefan Weil         omap_mcbsp_writew(opaque, addr, value);
344177a8257eSStefan Weil         break;
344277a8257eSStefan Weil     default:
344377a8257eSStefan Weil         omap_badwidth_write16(opaque, addr, value);
3444dd285b06SPaolo Bonzini     }
3445dd285b06SPaolo Bonzini }
3446dd285b06SPaolo Bonzini 
3447dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mcbsp_ops = {
3448dd285b06SPaolo Bonzini     .read = omap_mcbsp_read,
3449dd285b06SPaolo Bonzini     .write = omap_mcbsp_write,
3450dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3451dd285b06SPaolo Bonzini };
3452dd285b06SPaolo Bonzini 
3453dd285b06SPaolo Bonzini static void omap_mcbsp_reset(struct omap_mcbsp_s *s)
3454dd285b06SPaolo Bonzini {
3455dd285b06SPaolo Bonzini     memset(&s->spcr, 0, sizeof(s->spcr));
3456dd285b06SPaolo Bonzini     memset(&s->rcr, 0, sizeof(s->rcr));
3457dd285b06SPaolo Bonzini     memset(&s->xcr, 0, sizeof(s->xcr));
3458dd285b06SPaolo Bonzini     s->srgr[0] = 0x0001;
3459dd285b06SPaolo Bonzini     s->srgr[1] = 0x2000;
3460dd285b06SPaolo Bonzini     memset(&s->mcr, 0, sizeof(s->mcr));
3461dd285b06SPaolo Bonzini     memset(&s->pcr, 0, sizeof(s->pcr));
3462dd285b06SPaolo Bonzini     memset(&s->rcer, 0, sizeof(s->rcer));
3463dd285b06SPaolo Bonzini     memset(&s->xcer, 0, sizeof(s->xcer));
3464dd285b06SPaolo Bonzini     s->tx_req = 0;
3465dd285b06SPaolo Bonzini     s->rx_req = 0;
3466dd285b06SPaolo Bonzini     s->tx_rate = 0;
3467dd285b06SPaolo Bonzini     s->rx_rate = 0;
3468bc72ad67SAlex Bligh     timer_del(s->source_timer);
3469bc72ad67SAlex Bligh     timer_del(s->sink_timer);
3470dd285b06SPaolo Bonzini }
3471dd285b06SPaolo Bonzini 
3472dd285b06SPaolo Bonzini static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory,
3473dd285b06SPaolo Bonzini                                             hwaddr base,
3474dd285b06SPaolo Bonzini                                             qemu_irq txirq, qemu_irq rxirq,
3475dd285b06SPaolo Bonzini                                             qemu_irq *dma, omap_clk clk)
3476dd285b06SPaolo Bonzini {
3477b45c03f5SMarkus Armbruster     struct omap_mcbsp_s *s = g_new0(struct omap_mcbsp_s, 1);
3478dd285b06SPaolo Bonzini 
3479dd285b06SPaolo Bonzini     s->txirq = txirq;
3480dd285b06SPaolo Bonzini     s->rxirq = rxirq;
3481dd285b06SPaolo Bonzini     s->txdrq = dma[0];
3482dd285b06SPaolo Bonzini     s->rxdrq = dma[1];
3483bc72ad67SAlex Bligh     s->sink_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_mcbsp_sink_tick, s);
3484bc72ad67SAlex Bligh     s->source_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, omap_mcbsp_source_tick, s);
3485dd285b06SPaolo Bonzini     omap_mcbsp_reset(s);
3486dd285b06SPaolo Bonzini 
34872c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_mcbsp_ops, s, "omap-mcbsp", 0x800);
3488dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
3489dd285b06SPaolo Bonzini 
3490dd285b06SPaolo Bonzini     return s;
3491dd285b06SPaolo Bonzini }
3492dd285b06SPaolo Bonzini 
3493dd285b06SPaolo Bonzini static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level)
3494dd285b06SPaolo Bonzini {
3495dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3496dd285b06SPaolo Bonzini 
3497dd285b06SPaolo Bonzini     if (s->rx_rate) {
3498dd285b06SPaolo Bonzini         s->rx_req = s->codec->in.len;
3499dd285b06SPaolo Bonzini         omap_mcbsp_rx_newdata(s);
3500dd285b06SPaolo Bonzini     }
3501dd285b06SPaolo Bonzini }
3502dd285b06SPaolo Bonzini 
3503dd285b06SPaolo Bonzini static void omap_mcbsp_i2s_start(void *opaque, int line, int level)
3504dd285b06SPaolo Bonzini {
3505dd285b06SPaolo Bonzini     struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3506dd285b06SPaolo Bonzini 
3507dd285b06SPaolo Bonzini     if (s->tx_rate) {
3508dd285b06SPaolo Bonzini         s->tx_req = s->codec->out.size;
3509dd285b06SPaolo Bonzini         omap_mcbsp_tx_newdata(s);
3510dd285b06SPaolo Bonzini     }
3511dd285b06SPaolo Bonzini }
3512dd285b06SPaolo Bonzini 
3513dd285b06SPaolo Bonzini void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave)
3514dd285b06SPaolo Bonzini {
3515dd285b06SPaolo Bonzini     s->codec = slave;
3516f3c7d038SAndreas Färber     slave->rx_swallow = qemu_allocate_irq(omap_mcbsp_i2s_swallow, s, 0);
3517f3c7d038SAndreas Färber     slave->tx_start = qemu_allocate_irq(omap_mcbsp_i2s_start, s, 0);
3518dd285b06SPaolo Bonzini }
3519dd285b06SPaolo Bonzini 
3520dd285b06SPaolo Bonzini /* LED Pulse Generators */
3521dd285b06SPaolo Bonzini struct omap_lpg_s {
3522dd285b06SPaolo Bonzini     MemoryRegion iomem;
3523dd285b06SPaolo Bonzini     QEMUTimer *tm;
3524dd285b06SPaolo Bonzini 
3525dd285b06SPaolo Bonzini     uint8_t control;
3526dd285b06SPaolo Bonzini     uint8_t power;
3527dd285b06SPaolo Bonzini     int64_t on;
3528dd285b06SPaolo Bonzini     int64_t period;
3529dd285b06SPaolo Bonzini     int clk;
3530dd285b06SPaolo Bonzini     int cycle;
3531dd285b06SPaolo Bonzini };
3532dd285b06SPaolo Bonzini 
3533dd285b06SPaolo Bonzini static void omap_lpg_tick(void *opaque)
3534dd285b06SPaolo Bonzini {
3535dd285b06SPaolo Bonzini     struct omap_lpg_s *s = opaque;
3536dd285b06SPaolo Bonzini 
3537dd285b06SPaolo Bonzini     if (s->cycle)
3538bc72ad67SAlex Bligh         timer_mod(s->tm, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + s->period - s->on);
3539dd285b06SPaolo Bonzini     else
3540bc72ad67SAlex Bligh         timer_mod(s->tm, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + s->on);
3541dd285b06SPaolo Bonzini 
3542dd285b06SPaolo Bonzini     s->cycle = !s->cycle;
3543a89f364aSAlistair Francis     printf("%s: LED is %s\n", __func__, s->cycle ? "on" : "off");
3544dd285b06SPaolo Bonzini }
3545dd285b06SPaolo Bonzini 
3546dd285b06SPaolo Bonzini static void omap_lpg_update(struct omap_lpg_s *s)
3547dd285b06SPaolo Bonzini {
3548dd285b06SPaolo Bonzini     int64_t on, period = 1, ticks = 1000;
3549dd285b06SPaolo Bonzini     static const int per[8] = { 1, 2, 4, 8, 12, 16, 20, 24 };
3550dd285b06SPaolo Bonzini 
3551dd285b06SPaolo Bonzini     if (~s->control & (1 << 6))					/* LPGRES */
3552dd285b06SPaolo Bonzini         on = 0;
3553dd285b06SPaolo Bonzini     else if (s->control & (1 << 7))				/* PERM_ON */
3554dd285b06SPaolo Bonzini         on = period;
3555dd285b06SPaolo Bonzini     else {
3556dd285b06SPaolo Bonzini         period = muldiv64(ticks, per[s->control & 7],		/* PERCTRL */
3557dd285b06SPaolo Bonzini                         256 / 32);
3558dd285b06SPaolo Bonzini         on = (s->clk && s->power) ? muldiv64(ticks,
3559dd285b06SPaolo Bonzini                         per[(s->control >> 3) & 7], 256) : 0;	/* ONCTRL */
3560dd285b06SPaolo Bonzini     }
3561dd285b06SPaolo Bonzini 
3562bc72ad67SAlex Bligh     timer_del(s->tm);
3563dd285b06SPaolo Bonzini     if (on == period && s->on < s->period)
3564a89f364aSAlistair Francis         printf("%s: LED is on\n", __func__);
3565dd285b06SPaolo Bonzini     else if (on == 0 && s->on)
3566a89f364aSAlistair Francis         printf("%s: LED is off\n", __func__);
3567dd285b06SPaolo Bonzini     else if (on && (on != s->on || period != s->period)) {
3568dd285b06SPaolo Bonzini         s->cycle = 0;
3569dd285b06SPaolo Bonzini         s->on = on;
3570dd285b06SPaolo Bonzini         s->period = period;
3571dd285b06SPaolo Bonzini         omap_lpg_tick(s);
3572dd285b06SPaolo Bonzini         return;
3573dd285b06SPaolo Bonzini     }
3574dd285b06SPaolo Bonzini 
3575dd285b06SPaolo Bonzini     s->on = on;
3576dd285b06SPaolo Bonzini     s->period = period;
3577dd285b06SPaolo Bonzini }
3578dd285b06SPaolo Bonzini 
3579dd285b06SPaolo Bonzini static void omap_lpg_reset(struct omap_lpg_s *s)
3580dd285b06SPaolo Bonzini {
3581dd285b06SPaolo Bonzini     s->control = 0x00;
3582dd285b06SPaolo Bonzini     s->power = 0x00;
3583dd285b06SPaolo Bonzini     s->clk = 1;
3584dd285b06SPaolo Bonzini     omap_lpg_update(s);
3585dd285b06SPaolo Bonzini }
3586dd285b06SPaolo Bonzini 
3587dd285b06SPaolo Bonzini static uint64_t omap_lpg_read(void *opaque, hwaddr addr,
3588dd285b06SPaolo Bonzini                               unsigned size)
3589dd285b06SPaolo Bonzini {
3590dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3591dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3592dd285b06SPaolo Bonzini 
3593dd285b06SPaolo Bonzini     if (size != 1) {
3594dd285b06SPaolo Bonzini         return omap_badwidth_read8(opaque, addr);
3595dd285b06SPaolo Bonzini     }
3596dd285b06SPaolo Bonzini 
3597dd285b06SPaolo Bonzini     switch (offset) {
3598dd285b06SPaolo Bonzini     case 0x00:	/* LCR */
3599dd285b06SPaolo Bonzini         return s->control;
3600dd285b06SPaolo Bonzini 
3601dd285b06SPaolo Bonzini     case 0x04:	/* PMR */
3602dd285b06SPaolo Bonzini         return s->power;
3603dd285b06SPaolo Bonzini     }
3604dd285b06SPaolo Bonzini 
3605dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3606dd285b06SPaolo Bonzini     return 0;
3607dd285b06SPaolo Bonzini }
3608dd285b06SPaolo Bonzini 
3609dd285b06SPaolo Bonzini static void omap_lpg_write(void *opaque, hwaddr addr,
3610dd285b06SPaolo Bonzini                            uint64_t value, unsigned size)
3611dd285b06SPaolo Bonzini {
3612dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3613dd285b06SPaolo Bonzini     int offset = addr & OMAP_MPUI_REG_MASK;
3614dd285b06SPaolo Bonzini 
3615dd285b06SPaolo Bonzini     if (size != 1) {
361677a8257eSStefan Weil         omap_badwidth_write8(opaque, addr, value);
361777a8257eSStefan Weil         return;
3618dd285b06SPaolo Bonzini     }
3619dd285b06SPaolo Bonzini 
3620dd285b06SPaolo Bonzini     switch (offset) {
3621dd285b06SPaolo Bonzini     case 0x00:	/* LCR */
3622dd285b06SPaolo Bonzini         if (~value & (1 << 6))					/* LPGRES */
3623dd285b06SPaolo Bonzini             omap_lpg_reset(s);
3624dd285b06SPaolo Bonzini         s->control = value & 0xff;
3625dd285b06SPaolo Bonzini         omap_lpg_update(s);
3626dd285b06SPaolo Bonzini         return;
3627dd285b06SPaolo Bonzini 
3628dd285b06SPaolo Bonzini     case 0x04:	/* PMR */
3629dd285b06SPaolo Bonzini         s->power = value & 0x01;
3630dd285b06SPaolo Bonzini         omap_lpg_update(s);
3631dd285b06SPaolo Bonzini         return;
3632dd285b06SPaolo Bonzini 
3633dd285b06SPaolo Bonzini     default:
3634dd285b06SPaolo Bonzini         OMAP_BAD_REG(addr);
3635dd285b06SPaolo Bonzini         return;
3636dd285b06SPaolo Bonzini     }
3637dd285b06SPaolo Bonzini }
3638dd285b06SPaolo Bonzini 
3639dd285b06SPaolo Bonzini static const MemoryRegionOps omap_lpg_ops = {
3640dd285b06SPaolo Bonzini     .read = omap_lpg_read,
3641dd285b06SPaolo Bonzini     .write = omap_lpg_write,
3642dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3643dd285b06SPaolo Bonzini };
3644dd285b06SPaolo Bonzini 
3645dd285b06SPaolo Bonzini static void omap_lpg_clk_update(void *opaque, int line, int on)
3646dd285b06SPaolo Bonzini {
3647dd285b06SPaolo Bonzini     struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
3648dd285b06SPaolo Bonzini 
3649dd285b06SPaolo Bonzini     s->clk = on;
3650dd285b06SPaolo Bonzini     omap_lpg_update(s);
3651dd285b06SPaolo Bonzini }
3652dd285b06SPaolo Bonzini 
3653dd285b06SPaolo Bonzini static struct omap_lpg_s *omap_lpg_init(MemoryRegion *system_memory,
3654dd285b06SPaolo Bonzini                                         hwaddr base, omap_clk clk)
3655dd285b06SPaolo Bonzini {
3656b45c03f5SMarkus Armbruster     struct omap_lpg_s *s = g_new0(struct omap_lpg_s, 1);
3657dd285b06SPaolo Bonzini 
3658bc72ad67SAlex Bligh     s->tm = timer_new_ms(QEMU_CLOCK_VIRTUAL, omap_lpg_tick, s);
3659dd285b06SPaolo Bonzini 
3660dd285b06SPaolo Bonzini     omap_lpg_reset(s);
3661dd285b06SPaolo Bonzini 
36622c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &omap_lpg_ops, s, "omap-lpg", 0x800);
3663dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, base, &s->iomem);
3664dd285b06SPaolo Bonzini 
3665f3c7d038SAndreas Färber     omap_clk_adduser(clk, qemu_allocate_irq(omap_lpg_clk_update, s, 0));
3666dd285b06SPaolo Bonzini 
3667dd285b06SPaolo Bonzini     return s;
3668dd285b06SPaolo Bonzini }
3669dd285b06SPaolo Bonzini 
3670dd285b06SPaolo Bonzini /* MPUI Peripheral Bridge configuration */
3671dd285b06SPaolo Bonzini static uint64_t omap_mpui_io_read(void *opaque, hwaddr addr,
3672dd285b06SPaolo Bonzini                                   unsigned size)
3673dd285b06SPaolo Bonzini {
3674dd285b06SPaolo Bonzini     if (size != 2) {
3675dd285b06SPaolo Bonzini         return omap_badwidth_read16(opaque, addr);
3676dd285b06SPaolo Bonzini     }
3677dd285b06SPaolo Bonzini 
3678dd285b06SPaolo Bonzini     if (addr == OMAP_MPUI_BASE)	/* CMR */
3679dd285b06SPaolo Bonzini         return 0xfe4d;
3680dd285b06SPaolo Bonzini 
3681dd285b06SPaolo Bonzini     OMAP_BAD_REG(addr);
3682dd285b06SPaolo Bonzini     return 0;
3683dd285b06SPaolo Bonzini }
3684dd285b06SPaolo Bonzini 
3685dd285b06SPaolo Bonzini static void omap_mpui_io_write(void *opaque, hwaddr addr,
3686dd285b06SPaolo Bonzini                                uint64_t value, unsigned size)
3687dd285b06SPaolo Bonzini {
3688dd285b06SPaolo Bonzini     /* FIXME: infinite loop */
3689dd285b06SPaolo Bonzini     omap_badwidth_write16(opaque, addr, value);
3690dd285b06SPaolo Bonzini }
3691dd285b06SPaolo Bonzini 
3692dd285b06SPaolo Bonzini static const MemoryRegionOps omap_mpui_io_ops = {
3693dd285b06SPaolo Bonzini     .read = omap_mpui_io_read,
3694dd285b06SPaolo Bonzini     .write = omap_mpui_io_write,
3695dd285b06SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
3696dd285b06SPaolo Bonzini };
3697dd285b06SPaolo Bonzini 
3698dd285b06SPaolo Bonzini static void omap_setup_mpui_io(MemoryRegion *system_memory,
3699dd285b06SPaolo Bonzini                                struct omap_mpu_state_s *mpu)
3700dd285b06SPaolo Bonzini {
37012c9b15caSPaolo Bonzini     memory_region_init_io(&mpu->mpui_io_iomem, NULL, &omap_mpui_io_ops, mpu,
3702dd285b06SPaolo Bonzini                           "omap-mpui-io", 0x7fff);
3703dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_MPUI_BASE,
3704dd285b06SPaolo Bonzini                                 &mpu->mpui_io_iomem);
3705dd285b06SPaolo Bonzini }
3706dd285b06SPaolo Bonzini 
3707dd285b06SPaolo Bonzini /* General chip reset */
3708dd285b06SPaolo Bonzini static void omap1_mpu_reset(void *opaque)
3709dd285b06SPaolo Bonzini {
3710dd285b06SPaolo Bonzini     struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
3711dd285b06SPaolo Bonzini 
3712dd285b06SPaolo Bonzini     omap_dma_reset(mpu->dma);
3713dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[0]);
3714dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[1]);
3715dd285b06SPaolo Bonzini     omap_mpu_timer_reset(mpu->timer[2]);
3716dd285b06SPaolo Bonzini     omap_wd_timer_reset(mpu->wdt);
3717dd285b06SPaolo Bonzini     omap_os_timer_reset(mpu->os_timer);
3718dd285b06SPaolo Bonzini     omap_lcdc_reset(mpu->lcd);
3719dd285b06SPaolo Bonzini     omap_ulpd_pm_reset(mpu);
3720dd285b06SPaolo Bonzini     omap_pin_cfg_reset(mpu);
3721dd285b06SPaolo Bonzini     omap_mpui_reset(mpu);
3722dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(mpu->private_tipb);
3723dd285b06SPaolo Bonzini     omap_tipb_bridge_reset(mpu->public_tipb);
3724dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[0]);
3725dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[1]);
3726dd285b06SPaolo Bonzini     omap_dpll_reset(mpu->dpll[2]);
3727dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[0]);
3728dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[1]);
3729dd285b06SPaolo Bonzini     omap_uart_reset(mpu->uart[2]);
3730dd285b06SPaolo Bonzini     omap_mmc_reset(mpu->mmc);
3731dd285b06SPaolo Bonzini     omap_mpuio_reset(mpu->mpuio);
3732dd285b06SPaolo Bonzini     omap_uwire_reset(mpu->microwire);
3733dd285b06SPaolo Bonzini     omap_pwl_reset(mpu->pwl);
3734dd285b06SPaolo Bonzini     omap_pwt_reset(mpu->pwt);
3735dd285b06SPaolo Bonzini     omap_rtc_reset(mpu->rtc);
3736dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp1);
3737dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp2);
3738dd285b06SPaolo Bonzini     omap_mcbsp_reset(mpu->mcbsp3);
3739dd285b06SPaolo Bonzini     omap_lpg_reset(mpu->led[0]);
3740dd285b06SPaolo Bonzini     omap_lpg_reset(mpu->led[1]);
3741dd285b06SPaolo Bonzini     omap_clkm_reset(mpu);
3742dd285b06SPaolo Bonzini     cpu_reset(CPU(mpu->cpu));
3743dd285b06SPaolo Bonzini }
3744dd285b06SPaolo Bonzini 
3745dd285b06SPaolo Bonzini static const struct omap_map_s {
3746dd285b06SPaolo Bonzini     hwaddr phys_dsp;
3747dd285b06SPaolo Bonzini     hwaddr phys_mpu;
3748dd285b06SPaolo Bonzini     uint32_t size;
3749dd285b06SPaolo Bonzini     const char *name;
3750dd285b06SPaolo Bonzini } omap15xx_dsp_mm[] = {
3751dd285b06SPaolo Bonzini     /* Strobe 0 */
3752dd285b06SPaolo Bonzini     { 0xe1010000, 0xfffb0000, 0x800, "UART1 BT" },		/* CS0 */
3753dd285b06SPaolo Bonzini     { 0xe1010800, 0xfffb0800, 0x800, "UART2 COM" },		/* CS1 */
3754dd285b06SPaolo Bonzini     { 0xe1011800, 0xfffb1800, 0x800, "McBSP1 audio" },		/* CS3 */
3755dd285b06SPaolo Bonzini     { 0xe1012000, 0xfffb2000, 0x800, "MCSI2 communication" },	/* CS4 */
3756dd285b06SPaolo Bonzini     { 0xe1012800, 0xfffb2800, 0x800, "MCSI1 BT u-Law" },	/* CS5 */
3757dd285b06SPaolo Bonzini     { 0xe1013000, 0xfffb3000, 0x800, "uWire" },			/* CS6 */
3758dd285b06SPaolo Bonzini     { 0xe1013800, 0xfffb3800, 0x800, "I^2C" },			/* CS7 */
3759dd285b06SPaolo Bonzini     { 0xe1014000, 0xfffb4000, 0x800, "USB W2FC" },		/* CS8 */
3760dd285b06SPaolo Bonzini     { 0xe1014800, 0xfffb4800, 0x800, "RTC" },			/* CS9 */
3761dd285b06SPaolo Bonzini     { 0xe1015000, 0xfffb5000, 0x800, "MPUIO" },			/* CS10 */
3762dd285b06SPaolo Bonzini     { 0xe1015800, 0xfffb5800, 0x800, "PWL" },			/* CS11 */
3763dd285b06SPaolo Bonzini     { 0xe1016000, 0xfffb6000, 0x800, "PWT" },			/* CS12 */
3764dd285b06SPaolo Bonzini     { 0xe1017000, 0xfffb7000, 0x800, "McBSP3" },		/* CS14 */
3765dd285b06SPaolo Bonzini     { 0xe1017800, 0xfffb7800, 0x800, "MMC" },			/* CS15 */
3766dd285b06SPaolo Bonzini     { 0xe1019000, 0xfffb9000, 0x800, "32-kHz timer" },		/* CS18 */
3767dd285b06SPaolo Bonzini     { 0xe1019800, 0xfffb9800, 0x800, "UART3" },			/* CS19 */
3768dd285b06SPaolo Bonzini     { 0xe101c800, 0xfffbc800, 0x800, "TIPB switches" },		/* CS25 */
3769dd285b06SPaolo Bonzini     /* Strobe 1 */
3770dd285b06SPaolo Bonzini     { 0xe101e000, 0xfffce000, 0x800, "GPIOs" },			/* CS28 */
3771dd285b06SPaolo Bonzini 
3772dd285b06SPaolo Bonzini     { 0 }
3773dd285b06SPaolo Bonzini };
3774dd285b06SPaolo Bonzini 
3775dd285b06SPaolo Bonzini static void omap_setup_dsp_mapping(MemoryRegion *system_memory,
3776dd285b06SPaolo Bonzini                                    const struct omap_map_s *map)
3777dd285b06SPaolo Bonzini {
3778dd285b06SPaolo Bonzini     MemoryRegion *io;
3779dd285b06SPaolo Bonzini 
3780dd285b06SPaolo Bonzini     for (; map->phys_dsp; map ++) {
3781dd285b06SPaolo Bonzini         io = g_new(MemoryRegion, 1);
37822c9b15caSPaolo Bonzini         memory_region_init_alias(io, NULL, map->name,
3783dd285b06SPaolo Bonzini                                  system_memory, map->phys_mpu, map->size);
3784dd285b06SPaolo Bonzini         memory_region_add_subregion(system_memory, map->phys_dsp, io);
3785dd285b06SPaolo Bonzini     }
3786dd285b06SPaolo Bonzini }
3787dd285b06SPaolo Bonzini 
3788dd285b06SPaolo Bonzini void omap_mpu_wakeup(void *opaque, int irq, int req)
3789dd285b06SPaolo Bonzini {
3790dd285b06SPaolo Bonzini     struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
3791259186a7SAndreas Färber     CPUState *cpu = CPU(mpu->cpu);
3792dd285b06SPaolo Bonzini 
3793259186a7SAndreas Färber     if (cpu->halted) {
3794c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_EXITTB);
3795dd285b06SPaolo Bonzini     }
3796dd285b06SPaolo Bonzini }
3797dd285b06SPaolo Bonzini 
3798dd285b06SPaolo Bonzini static const struct dma_irq_map omap1_dma_irq_map[] = {
3799dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH0_6 },
3800dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH1_7 },
3801dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH2_8 },
3802dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH3 },
3803dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH4 },
3804dd285b06SPaolo Bonzini     { 0, OMAP_INT_DMA_CH5 },
3805dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH6 },
3806dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH7 },
3807dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH8 },
3808dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH9 },
3809dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH10 },
3810dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH11 },
3811dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH12 },
3812dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH13 },
3813dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH14 },
3814dd285b06SPaolo Bonzini     { 1, OMAP_INT_1610_DMA_CH15 }
3815dd285b06SPaolo Bonzini };
3816dd285b06SPaolo Bonzini 
3817dd285b06SPaolo Bonzini /* DMA ports for OMAP1 */
3818dd285b06SPaolo Bonzini static int omap_validate_emiff_addr(struct omap_mpu_state_s *s,
3819dd285b06SPaolo Bonzini                 hwaddr addr)
3820dd285b06SPaolo Bonzini {
3821dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_EMIFF_BASE, s->sdram_size, addr);
3822dd285b06SPaolo Bonzini }
3823dd285b06SPaolo Bonzini 
3824dd285b06SPaolo Bonzini static int omap_validate_emifs_addr(struct omap_mpu_state_s *s,
3825dd285b06SPaolo Bonzini                 hwaddr addr)
3826dd285b06SPaolo Bonzini {
3827dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_EMIFS_BASE, OMAP_EMIFF_BASE - OMAP_EMIFS_BASE,
3828dd285b06SPaolo Bonzini                              addr);
3829dd285b06SPaolo Bonzini }
3830dd285b06SPaolo Bonzini 
3831dd285b06SPaolo Bonzini static int omap_validate_imif_addr(struct omap_mpu_state_s *s,
3832dd285b06SPaolo Bonzini                 hwaddr addr)
3833dd285b06SPaolo Bonzini {
3834dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_IMIF_BASE, s->sram_size, addr);
3835dd285b06SPaolo Bonzini }
3836dd285b06SPaolo Bonzini 
3837dd285b06SPaolo Bonzini static int omap_validate_tipb_addr(struct omap_mpu_state_s *s,
3838dd285b06SPaolo Bonzini                 hwaddr addr)
3839dd285b06SPaolo Bonzini {
3840dd285b06SPaolo Bonzini     return range_covers_byte(0xfffb0000, 0xffff0000 - 0xfffb0000, addr);
3841dd285b06SPaolo Bonzini }
3842dd285b06SPaolo Bonzini 
3843dd285b06SPaolo Bonzini static int omap_validate_local_addr(struct omap_mpu_state_s *s,
3844dd285b06SPaolo Bonzini                 hwaddr addr)
3845dd285b06SPaolo Bonzini {
3846dd285b06SPaolo Bonzini     return range_covers_byte(OMAP_LOCALBUS_BASE, 0x1000000, addr);
3847dd285b06SPaolo Bonzini }
3848dd285b06SPaolo Bonzini 
3849dd285b06SPaolo Bonzini static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
3850dd285b06SPaolo Bonzini                 hwaddr addr)
3851dd285b06SPaolo Bonzini {
3852dd285b06SPaolo Bonzini     return range_covers_byte(0xe1010000, 0xe1020004 - 0xe1010000, addr);
3853dd285b06SPaolo Bonzini }
3854dd285b06SPaolo Bonzini 
3855dd285b06SPaolo Bonzini struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
3856dd285b06SPaolo Bonzini                 unsigned long sdram_size,
3857ba1ba5ccSIgor Mammedov                 const char *cpu_type)
3858dd285b06SPaolo Bonzini {
3859dd285b06SPaolo Bonzini     int i;
3860b45c03f5SMarkus Armbruster     struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
3861dd285b06SPaolo Bonzini     qemu_irq dma_irqs[6];
3862dd285b06SPaolo Bonzini     DriveInfo *dinfo;
3863dd285b06SPaolo Bonzini     SysBusDevice *busdev;
3864dd285b06SPaolo Bonzini 
3865dd285b06SPaolo Bonzini     /* Core */
3866dd285b06SPaolo Bonzini     s->mpu_model = omap310;
3867ba1ba5ccSIgor Mammedov     s->cpu = ARM_CPU(cpu_create(cpu_type));
3868dd285b06SPaolo Bonzini     s->sdram_size = sdram_size;
3869dd285b06SPaolo Bonzini     s->sram_size = OMAP15XX_SRAM_SIZE;
3870dd285b06SPaolo Bonzini 
3871f3c7d038SAndreas Färber     s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
3872dd285b06SPaolo Bonzini 
3873dd285b06SPaolo Bonzini     /* Clocks */
3874dd285b06SPaolo Bonzini     omap_clk_init(s);
3875dd285b06SPaolo Bonzini 
3876dd285b06SPaolo Bonzini     /* Memory-mapped stuff */
3877c8623c02SDirk Müller     memory_region_allocate_system_memory(&s->emiff_ram, NULL, "omap1.dram",
3878c8623c02SDirk Müller                                          s->sdram_size);
3879dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_EMIFF_BASE, &s->emiff_ram);
388098a99ce0SPeter Maydell     memory_region_init_ram(&s->imif_ram, NULL, "omap1.sram", s->sram_size,
3881f8ed85acSMarkus Armbruster                            &error_fatal);
3882dd285b06SPaolo Bonzini     memory_region_add_subregion(system_memory, OMAP_IMIF_BASE, &s->imif_ram);
3883dd285b06SPaolo Bonzini 
3884dd285b06SPaolo Bonzini     omap_clkm_init(system_memory, 0xfffece00, 0xe1008000, s);
3885dd285b06SPaolo Bonzini 
3886dd285b06SPaolo Bonzini     s->ih[0] = qdev_create(NULL, "omap-intc");
3887dd285b06SPaolo Bonzini     qdev_prop_set_uint32(s->ih[0], "size", 0x100);
3888dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->ih[0], "clk", omap_findclk(s, "arminth_ck"));
3889dd285b06SPaolo Bonzini     qdev_init_nofail(s->ih[0]);
3890dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->ih[0]);
3891437f0f10SPeter Maydell     sysbus_connect_irq(busdev, 0,
3892437f0f10SPeter Maydell                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ));
3893437f0f10SPeter Maydell     sysbus_connect_irq(busdev, 1,
3894437f0f10SPeter Maydell                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ));
3895dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffecb00);
3896dd285b06SPaolo Bonzini     s->ih[1] = qdev_create(NULL, "omap-intc");
3897dd285b06SPaolo Bonzini     qdev_prop_set_uint32(s->ih[1], "size", 0x800);
3898dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->ih[1], "clk", omap_findclk(s, "arminth_ck"));
3899dd285b06SPaolo Bonzini     qdev_init_nofail(s->ih[1]);
3900dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->ih[1]);
3901dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 0,
3902dd285b06SPaolo Bonzini                        qdev_get_gpio_in(s->ih[0], OMAP_INT_15XX_IH2_IRQ));
3903dd285b06SPaolo Bonzini     /* The second interrupt controller's FIQ output is not wired up */
3904dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffe0000);
3905dd285b06SPaolo Bonzini 
3906dd285b06SPaolo Bonzini     for (i = 0; i < 6; i++) {
3907dd285b06SPaolo Bonzini         dma_irqs[i] = qdev_get_gpio_in(s->ih[omap1_dma_irq_map[i].ih],
3908dd285b06SPaolo Bonzini                                        omap1_dma_irq_map[i].intr);
3909dd285b06SPaolo Bonzini     }
3910dd285b06SPaolo Bonzini     s->dma = omap_dma_init(0xfffed800, dma_irqs, system_memory,
3911dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[0], OMAP_INT_DMA_LCD),
3912dd285b06SPaolo Bonzini                            s, omap_findclk(s, "dma_ck"), omap_dma_3_1);
3913dd285b06SPaolo Bonzini 
3914dd285b06SPaolo Bonzini     s->port[emiff    ].addr_valid = omap_validate_emiff_addr;
3915dd285b06SPaolo Bonzini     s->port[emifs    ].addr_valid = omap_validate_emifs_addr;
3916dd285b06SPaolo Bonzini     s->port[imif     ].addr_valid = omap_validate_imif_addr;
3917dd285b06SPaolo Bonzini     s->port[tipb     ].addr_valid = omap_validate_tipb_addr;
3918dd285b06SPaolo Bonzini     s->port[local    ].addr_valid = omap_validate_local_addr;
3919dd285b06SPaolo Bonzini     s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
3920dd285b06SPaolo Bonzini 
3921dd285b06SPaolo Bonzini     /* Register SDRAM and SRAM DMA ports for fast transfers.  */
3922dd285b06SPaolo Bonzini     soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->emiff_ram),
3923dd285b06SPaolo Bonzini                          OMAP_EMIFF_BASE, s->sdram_size);
3924dd285b06SPaolo Bonzini     soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->imif_ram),
3925dd285b06SPaolo Bonzini                          OMAP_IMIF_BASE, s->sram_size);
3926dd285b06SPaolo Bonzini 
3927dd285b06SPaolo Bonzini     s->timer[0] = omap_mpu_timer_init(system_memory, 0xfffec500,
3928dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER1),
3929dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3930dd285b06SPaolo Bonzini     s->timer[1] = omap_mpu_timer_init(system_memory, 0xfffec600,
3931dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER2),
3932dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3933dd285b06SPaolo Bonzini     s->timer[2] = omap_mpu_timer_init(system_memory, 0xfffec700,
3934dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_TIMER3),
3935dd285b06SPaolo Bonzini                     omap_findclk(s, "mputim_ck"));
3936dd285b06SPaolo Bonzini 
3937dd285b06SPaolo Bonzini     s->wdt = omap_wd_timer_init(system_memory, 0xfffec800,
3938dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_WD_TIMER),
3939dd285b06SPaolo Bonzini                     omap_findclk(s, "armwdt_ck"));
3940dd285b06SPaolo Bonzini 
3941dd285b06SPaolo Bonzini     s->os_timer = omap_os_timer_init(system_memory, 0xfffb9000,
3942dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[1], OMAP_INT_OS_TIMER),
3943dd285b06SPaolo Bonzini                     omap_findclk(s, "clk32-kHz"));
3944dd285b06SPaolo Bonzini 
3945dd285b06SPaolo Bonzini     s->lcd = omap_lcdc_init(system_memory, 0xfffec000,
3946dd285b06SPaolo Bonzini                             qdev_get_gpio_in(s->ih[0], OMAP_INT_LCD_CTRL),
3947dd285b06SPaolo Bonzini                             omap_dma_get_lcdch(s->dma),
3948dd285b06SPaolo Bonzini                             omap_findclk(s, "lcd_ck"));
3949dd285b06SPaolo Bonzini 
3950dd285b06SPaolo Bonzini     omap_ulpd_pm_init(system_memory, 0xfffe0800, s);
3951dd285b06SPaolo Bonzini     omap_pin_cfg_init(system_memory, 0xfffe1000, s);
3952dd285b06SPaolo Bonzini     omap_id_init(system_memory, s);
3953dd285b06SPaolo Bonzini 
3954dd285b06SPaolo Bonzini     omap_mpui_init(system_memory, 0xfffec900, s);
3955dd285b06SPaolo Bonzini 
3956dd285b06SPaolo Bonzini     s->private_tipb = omap_tipb_bridge_init(system_memory, 0xfffeca00,
3957dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_BRIDGE_PRIV),
3958dd285b06SPaolo Bonzini                     omap_findclk(s, "tipb_ck"));
3959dd285b06SPaolo Bonzini     s->public_tipb = omap_tipb_bridge_init(system_memory, 0xfffed300,
3960dd285b06SPaolo Bonzini                     qdev_get_gpio_in(s->ih[0], OMAP_INT_BRIDGE_PUB),
3961dd285b06SPaolo Bonzini                     omap_findclk(s, "tipb_ck"));
3962dd285b06SPaolo Bonzini 
3963dd285b06SPaolo Bonzini     omap_tcmi_init(system_memory, 0xfffecc00, s);
3964dd285b06SPaolo Bonzini 
3965dd285b06SPaolo Bonzini     s->uart[0] = omap_uart_init(0xfffb0000,
3966dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_UART1),
3967dd285b06SPaolo Bonzini                     omap_findclk(s, "uart1_ck"),
3968dd285b06SPaolo Bonzini                     omap_findclk(s, "uart1_ck"),
3969dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART1_TX], s->drq[OMAP_DMA_UART1_RX],
3970dd285b06SPaolo Bonzini                     "uart1",
39719bca0edbSPeter Maydell                     serial_hd(0));
3972dd285b06SPaolo Bonzini     s->uart[1] = omap_uart_init(0xfffb0800,
3973dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_UART2),
3974dd285b06SPaolo Bonzini                     omap_findclk(s, "uart2_ck"),
3975dd285b06SPaolo Bonzini                     omap_findclk(s, "uart2_ck"),
3976dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART2_TX], s->drq[OMAP_DMA_UART2_RX],
3977dd285b06SPaolo Bonzini                     "uart2",
39789bca0edbSPeter Maydell                     serial_hd(0) ? serial_hd(1) : NULL);
3979dd285b06SPaolo Bonzini     s->uart[2] = omap_uart_init(0xfffb9800,
3980dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0], OMAP_INT_UART3),
3981dd285b06SPaolo Bonzini                     omap_findclk(s, "uart3_ck"),
3982dd285b06SPaolo Bonzini                     omap_findclk(s, "uart3_ck"),
3983dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UART3_TX], s->drq[OMAP_DMA_UART3_RX],
3984dd285b06SPaolo Bonzini                     "uart3",
39859bca0edbSPeter Maydell                     serial_hd(0) && serial_hd(1) ? serial_hd(2) : NULL);
3986dd285b06SPaolo Bonzini 
3987dd285b06SPaolo Bonzini     s->dpll[0] = omap_dpll_init(system_memory, 0xfffecf00,
3988dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll1"));
3989dd285b06SPaolo Bonzini     s->dpll[1] = omap_dpll_init(system_memory, 0xfffed000,
3990dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll2"));
3991dd285b06SPaolo Bonzini     s->dpll[2] = omap_dpll_init(system_memory, 0xfffed100,
3992dd285b06SPaolo Bonzini                                 omap_findclk(s, "dpll3"));
3993dd285b06SPaolo Bonzini 
3994dd285b06SPaolo Bonzini     dinfo = drive_get(IF_SD, 0, 0);
3995a82929a2SThomas Huth     if (!dinfo && !qtest_enabled()) {
3996a82929a2SThomas Huth         warn_report("missing SecureDigital device");
3997dd285b06SPaolo Bonzini     }
3998fa1d36dfSMarkus Armbruster     s->mmc = omap_mmc_init(0xfffb7800, system_memory,
3999a82929a2SThomas Huth                            dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
4000dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_OQN),
4001dd285b06SPaolo Bonzini                            &s->drq[OMAP_DMA_MMC_TX],
4002dd285b06SPaolo Bonzini                     omap_findclk(s, "mmc_ck"));
4003dd285b06SPaolo Bonzini 
4004dd285b06SPaolo Bonzini     s->mpuio = omap_mpuio_init(system_memory, 0xfffb5000,
4005dd285b06SPaolo Bonzini                                qdev_get_gpio_in(s->ih[1], OMAP_INT_KEYBOARD),
4006dd285b06SPaolo Bonzini                                qdev_get_gpio_in(s->ih[1], OMAP_INT_MPUIO),
4007dd285b06SPaolo Bonzini                                s->wakeup, omap_findclk(s, "clk32-kHz"));
4008dd285b06SPaolo Bonzini 
4009dd285b06SPaolo Bonzini     s->gpio = qdev_create(NULL, "omap-gpio");
4010dd285b06SPaolo Bonzini     qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
4011dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->gpio, "clk", omap_findclk(s, "arm_gpio_ck"));
4012dd285b06SPaolo Bonzini     qdev_init_nofail(s->gpio);
4013dd285b06SPaolo Bonzini     sysbus_connect_irq(SYS_BUS_DEVICE(s->gpio), 0,
4014dd285b06SPaolo Bonzini                        qdev_get_gpio_in(s->ih[0], OMAP_INT_GPIO_BANK1));
4015dd285b06SPaolo Bonzini     sysbus_mmio_map(SYS_BUS_DEVICE(s->gpio), 0, 0xfffce000);
4016dd285b06SPaolo Bonzini 
4017dd285b06SPaolo Bonzini     s->microwire = omap_uwire_init(system_memory, 0xfffb3000,
4018dd285b06SPaolo Bonzini                                    qdev_get_gpio_in(s->ih[1], OMAP_INT_uWireTX),
4019dd285b06SPaolo Bonzini                                    qdev_get_gpio_in(s->ih[1], OMAP_INT_uWireRX),
4020dd285b06SPaolo Bonzini                     s->drq[OMAP_DMA_UWIRE_TX], omap_findclk(s, "mpuper_ck"));
4021dd285b06SPaolo Bonzini 
4022dd285b06SPaolo Bonzini     s->pwl = omap_pwl_init(system_memory, 0xfffb5800,
4023dd285b06SPaolo Bonzini                            omap_findclk(s, "armxor_ck"));
4024dd285b06SPaolo Bonzini     s->pwt = omap_pwt_init(system_memory, 0xfffb6000,
4025dd285b06SPaolo Bonzini                            omap_findclk(s, "armxor_ck"));
4026dd285b06SPaolo Bonzini 
4027dd285b06SPaolo Bonzini     s->i2c[0] = qdev_create(NULL, "omap_i2c");
4028dd285b06SPaolo Bonzini     qdev_prop_set_uint8(s->i2c[0], "revision", 0x11);
4029dd285b06SPaolo Bonzini     qdev_prop_set_ptr(s->i2c[0], "fclk", omap_findclk(s, "mpuper_ck"));
4030dd285b06SPaolo Bonzini     qdev_init_nofail(s->i2c[0]);
4031dd285b06SPaolo Bonzini     busdev = SYS_BUS_DEVICE(s->i2c[0]);
4032dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(s->ih[1], OMAP_INT_I2C));
4033dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 1, s->drq[OMAP_DMA_I2C_TX]);
4034dd285b06SPaolo Bonzini     sysbus_connect_irq(busdev, 2, s->drq[OMAP_DMA_I2C_RX]);
4035dd285b06SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfffb3800);
4036dd285b06SPaolo Bonzini 
4037dd285b06SPaolo Bonzini     s->rtc = omap_rtc_init(system_memory, 0xfffb4800,
4038dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_RTC_TIMER),
4039dd285b06SPaolo Bonzini                            qdev_get_gpio_in(s->ih[1], OMAP_INT_RTC_ALARM),
4040dd285b06SPaolo Bonzini                     omap_findclk(s, "clk32-kHz"));
4041dd285b06SPaolo Bonzini 
4042dd285b06SPaolo Bonzini     s->mcbsp1 = omap_mcbsp_init(system_memory, 0xfffb1800,
4043dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP1TX),
4044dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP1RX),
4045dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP1_TX], omap_findclk(s, "dspxor_ck"));
4046dd285b06SPaolo Bonzini     s->mcbsp2 = omap_mcbsp_init(system_memory, 0xfffb1000,
4047dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0],
4048dd285b06SPaolo Bonzini                                                  OMAP_INT_310_McBSP2_TX),
4049dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[0],
4050dd285b06SPaolo Bonzini                                                  OMAP_INT_310_McBSP2_RX),
4051dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP2_TX], omap_findclk(s, "mpuper_ck"));
4052dd285b06SPaolo Bonzini     s->mcbsp3 = omap_mcbsp_init(system_memory, 0xfffb7000,
4053dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP3TX),
4054dd285b06SPaolo Bonzini                                 qdev_get_gpio_in(s->ih[1], OMAP_INT_McBSP3RX),
4055dd285b06SPaolo Bonzini                     &s->drq[OMAP_DMA_MCBSP3_TX], omap_findclk(s, "dspxor_ck"));
4056dd285b06SPaolo Bonzini 
4057dd285b06SPaolo Bonzini     s->led[0] = omap_lpg_init(system_memory,
4058dd285b06SPaolo Bonzini                               0xfffbd000, omap_findclk(s, "clk32-kHz"));
4059dd285b06SPaolo Bonzini     s->led[1] = omap_lpg_init(system_memory,
4060dd285b06SPaolo Bonzini                               0xfffbd800, omap_findclk(s, "clk32-kHz"));
4061dd285b06SPaolo Bonzini 
4062dd285b06SPaolo Bonzini     /* Register mappings not currenlty implemented:
4063dd285b06SPaolo Bonzini      * MCSI2 Comm	fffb2000 - fffb27ff (not mapped on OMAP310)
4064dd285b06SPaolo Bonzini      * MCSI1 Bluetooth	fffb2800 - fffb2fff (not mapped on OMAP310)
4065dd285b06SPaolo Bonzini      * USB W2FC		fffb4000 - fffb47ff
4066dd285b06SPaolo Bonzini      * Camera Interface	fffb6800 - fffb6fff
4067dd285b06SPaolo Bonzini      * USB Host		fffba000 - fffba7ff
4068dd285b06SPaolo Bonzini      * FAC		fffba800 - fffbafff
4069dd285b06SPaolo Bonzini      * HDQ/1-Wire	fffbc000 - fffbc7ff
4070dd285b06SPaolo Bonzini      * TIPB switches	fffbc800 - fffbcfff
4071dd285b06SPaolo Bonzini      * Mailbox		fffcf000 - fffcf7ff
4072dd285b06SPaolo Bonzini      * Local bus IF	fffec100 - fffec1ff
4073dd285b06SPaolo Bonzini      * Local bus MMU	fffec200 - fffec2ff
4074dd285b06SPaolo Bonzini      * DSP MMU		fffed200 - fffed2ff
4075dd285b06SPaolo Bonzini      */
4076dd285b06SPaolo Bonzini 
4077dd285b06SPaolo Bonzini     omap_setup_dsp_mapping(system_memory, omap15xx_dsp_mm);
4078dd285b06SPaolo Bonzini     omap_setup_mpui_io(system_memory, s);
4079dd285b06SPaolo Bonzini 
4080dd285b06SPaolo Bonzini     qemu_register_reset(omap1_mpu_reset, s);
4081dd285b06SPaolo Bonzini 
4082dd285b06SPaolo Bonzini     return s;
4083dd285b06SPaolo Bonzini }
4084