1*ae0c4d1aSHao Wu /*
2*ae0c4d1aSHao Wu * Nuvoton NPCM8xx SoC family.
3*ae0c4d1aSHao Wu *
4*ae0c4d1aSHao Wu * Copyright 2022 Google LLC
5*ae0c4d1aSHao Wu *
6*ae0c4d1aSHao Wu * This program is free software; you can redistribute it and/or modify it
7*ae0c4d1aSHao Wu * under the terms of the GNU General Public License as published by the
8*ae0c4d1aSHao Wu * Free Software Foundation; either version 2 of the License, or
9*ae0c4d1aSHao Wu * (at your option) any later version.
10*ae0c4d1aSHao Wu *
11*ae0c4d1aSHao Wu * This program is distributed in the hope that it will be useful, but WITHOUT
12*ae0c4d1aSHao Wu * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13*ae0c4d1aSHao Wu * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14*ae0c4d1aSHao Wu * for more details.
15*ae0c4d1aSHao Wu */
16*ae0c4d1aSHao Wu
17*ae0c4d1aSHao Wu #include "qemu/osdep.h"
18*ae0c4d1aSHao Wu
19*ae0c4d1aSHao Wu #include "hw/boards.h"
20*ae0c4d1aSHao Wu #include "hw/arm/boot.h"
21*ae0c4d1aSHao Wu #include "hw/arm/bsa.h"
22*ae0c4d1aSHao Wu #include "hw/arm/npcm8xx.h"
23*ae0c4d1aSHao Wu #include "hw/char/serial-mm.h"
24*ae0c4d1aSHao Wu #include "hw/intc/arm_gic.h"
25*ae0c4d1aSHao Wu #include "hw/loader.h"
26*ae0c4d1aSHao Wu #include "hw/misc/unimp.h"
27*ae0c4d1aSHao Wu #include "hw/qdev-clock.h"
28*ae0c4d1aSHao Wu #include "hw/qdev-properties.h"
29*ae0c4d1aSHao Wu #include "qapi/error.h"
30*ae0c4d1aSHao Wu #include "qemu/units.h"
31*ae0c4d1aSHao Wu #include "system/system.h"
32*ae0c4d1aSHao Wu
33*ae0c4d1aSHao Wu /*
34*ae0c4d1aSHao Wu * This covers the whole MMIO space. We'll use this to catch any MMIO accesses
35*ae0c4d1aSHao Wu * that aren't handled by a device.
36*ae0c4d1aSHao Wu */
37*ae0c4d1aSHao Wu #define NPCM8XX_MMIO_BA 0x80000000
38*ae0c4d1aSHao Wu #define NPCM8XX_MMIO_SZ 0x7ffd0000
39*ae0c4d1aSHao Wu
40*ae0c4d1aSHao Wu /* OTP fuse array */
41*ae0c4d1aSHao Wu #define NPCM8XX_OTP_BA 0xf0189000
42*ae0c4d1aSHao Wu
43*ae0c4d1aSHao Wu /* GIC Distributor */
44*ae0c4d1aSHao Wu #define NPCM8XX_GICD_BA 0xdfff9000
45*ae0c4d1aSHao Wu #define NPCM8XX_GICC_BA 0xdfffa000
46*ae0c4d1aSHao Wu
47*ae0c4d1aSHao Wu /* Core system modules. */
48*ae0c4d1aSHao Wu #define NPCM8XX_CPUP_BA 0xf03fe000
49*ae0c4d1aSHao Wu #define NPCM8XX_GCR_BA 0xf0800000
50*ae0c4d1aSHao Wu #define NPCM8XX_CLK_BA 0xf0801000
51*ae0c4d1aSHao Wu #define NPCM8XX_MC_BA 0xf0824000
52*ae0c4d1aSHao Wu #define NPCM8XX_RNG_BA 0xf000b000
53*ae0c4d1aSHao Wu
54*ae0c4d1aSHao Wu /* ADC Module */
55*ae0c4d1aSHao Wu #define NPCM8XX_ADC_BA 0xf000c000
56*ae0c4d1aSHao Wu
57*ae0c4d1aSHao Wu /* Internal AHB SRAM */
58*ae0c4d1aSHao Wu #define NPCM8XX_RAM3_BA 0xc0008000
59*ae0c4d1aSHao Wu #define NPCM8XX_RAM3_SZ (4 * KiB)
60*ae0c4d1aSHao Wu
61*ae0c4d1aSHao Wu /* Memory blocks at the end of the address space */
62*ae0c4d1aSHao Wu #define NPCM8XX_RAM2_BA 0xfffb0000
63*ae0c4d1aSHao Wu #define NPCM8XX_RAM2_SZ (256 * KiB)
64*ae0c4d1aSHao Wu #define NPCM8XX_ROM_BA 0xffff0100
65*ae0c4d1aSHao Wu #define NPCM8XX_ROM_SZ (64 * KiB)
66*ae0c4d1aSHao Wu
67*ae0c4d1aSHao Wu /* SDHCI Modules */
68*ae0c4d1aSHao Wu #define NPCM8XX_MMC_BA 0xf0842000
69*ae0c4d1aSHao Wu
70*ae0c4d1aSHao Wu /* Run PLL1 at 1600 MHz */
71*ae0c4d1aSHao Wu #define NPCM8XX_PLLCON1_FIXUP_VAL 0x00402101
72*ae0c4d1aSHao Wu /* Run the CPU from PLL1 and UART from PLL2 */
73*ae0c4d1aSHao Wu #define NPCM8XX_CLKSEL_FIXUP_VAL 0x004aaba9
74*ae0c4d1aSHao Wu
75*ae0c4d1aSHao Wu /* Clock configuration values to be fixed up when bypassing bootloader */
76*ae0c4d1aSHao Wu
77*ae0c4d1aSHao Wu /*
78*ae0c4d1aSHao Wu * Interrupt lines going into the GIC. This does not include internal Cortex-A35
79*ae0c4d1aSHao Wu * interrupts.
80*ae0c4d1aSHao Wu */
81*ae0c4d1aSHao Wu enum NPCM8xxInterrupt {
82*ae0c4d1aSHao Wu NPCM8XX_ADC_IRQ = 0,
83*ae0c4d1aSHao Wu NPCM8XX_PECI_IRQ = 6,
84*ae0c4d1aSHao Wu NPCM8XX_KCS_HIB_IRQ = 9,
85*ae0c4d1aSHao Wu NPCM8XX_MMC_IRQ = 26,
86*ae0c4d1aSHao Wu NPCM8XX_TIMER0_IRQ = 32, /* Timer Module 0 */
87*ae0c4d1aSHao Wu NPCM8XX_TIMER1_IRQ,
88*ae0c4d1aSHao Wu NPCM8XX_TIMER2_IRQ,
89*ae0c4d1aSHao Wu NPCM8XX_TIMER3_IRQ,
90*ae0c4d1aSHao Wu NPCM8XX_TIMER4_IRQ,
91*ae0c4d1aSHao Wu NPCM8XX_TIMER5_IRQ, /* Timer Module 1 */
92*ae0c4d1aSHao Wu NPCM8XX_TIMER6_IRQ,
93*ae0c4d1aSHao Wu NPCM8XX_TIMER7_IRQ,
94*ae0c4d1aSHao Wu NPCM8XX_TIMER8_IRQ,
95*ae0c4d1aSHao Wu NPCM8XX_TIMER9_IRQ,
96*ae0c4d1aSHao Wu NPCM8XX_TIMER10_IRQ, /* Timer Module 2 */
97*ae0c4d1aSHao Wu NPCM8XX_TIMER11_IRQ,
98*ae0c4d1aSHao Wu NPCM8XX_TIMER12_IRQ,
99*ae0c4d1aSHao Wu NPCM8XX_TIMER13_IRQ,
100*ae0c4d1aSHao Wu NPCM8XX_TIMER14_IRQ,
101*ae0c4d1aSHao Wu NPCM8XX_WDG0_IRQ = 47, /* Timer Module 0 Watchdog */
102*ae0c4d1aSHao Wu NPCM8XX_WDG1_IRQ, /* Timer Module 1 Watchdog */
103*ae0c4d1aSHao Wu NPCM8XX_WDG2_IRQ, /* Timer Module 2 Watchdog */
104*ae0c4d1aSHao Wu NPCM8XX_EHCI1_IRQ = 61,
105*ae0c4d1aSHao Wu NPCM8XX_OHCI1_IRQ,
106*ae0c4d1aSHao Wu NPCM8XX_EHCI2_IRQ,
107*ae0c4d1aSHao Wu NPCM8XX_OHCI2_IRQ,
108*ae0c4d1aSHao Wu NPCM8XX_PWM0_IRQ = 93, /* PWM module 0 */
109*ae0c4d1aSHao Wu NPCM8XX_PWM1_IRQ, /* PWM module 1 */
110*ae0c4d1aSHao Wu NPCM8XX_MFT0_IRQ = 96, /* MFT module 0 */
111*ae0c4d1aSHao Wu NPCM8XX_MFT1_IRQ, /* MFT module 1 */
112*ae0c4d1aSHao Wu NPCM8XX_MFT2_IRQ, /* MFT module 2 */
113*ae0c4d1aSHao Wu NPCM8XX_MFT3_IRQ, /* MFT module 3 */
114*ae0c4d1aSHao Wu NPCM8XX_MFT4_IRQ, /* MFT module 4 */
115*ae0c4d1aSHao Wu NPCM8XX_MFT5_IRQ, /* MFT module 5 */
116*ae0c4d1aSHao Wu NPCM8XX_MFT6_IRQ, /* MFT module 6 */
117*ae0c4d1aSHao Wu NPCM8XX_MFT7_IRQ, /* MFT module 7 */
118*ae0c4d1aSHao Wu NPCM8XX_PCI_MBOX1_IRQ = 105,
119*ae0c4d1aSHao Wu NPCM8XX_PCI_MBOX2_IRQ,
120*ae0c4d1aSHao Wu NPCM8XX_GPIO0_IRQ = 116,
121*ae0c4d1aSHao Wu NPCM8XX_GPIO1_IRQ,
122*ae0c4d1aSHao Wu NPCM8XX_GPIO2_IRQ,
123*ae0c4d1aSHao Wu NPCM8XX_GPIO3_IRQ,
124*ae0c4d1aSHao Wu NPCM8XX_GPIO4_IRQ,
125*ae0c4d1aSHao Wu NPCM8XX_GPIO5_IRQ,
126*ae0c4d1aSHao Wu NPCM8XX_GPIO6_IRQ,
127*ae0c4d1aSHao Wu NPCM8XX_GPIO7_IRQ,
128*ae0c4d1aSHao Wu NPCM8XX_SMBUS0_IRQ = 128,
129*ae0c4d1aSHao Wu NPCM8XX_SMBUS1_IRQ,
130*ae0c4d1aSHao Wu NPCM8XX_SMBUS2_IRQ,
131*ae0c4d1aSHao Wu NPCM8XX_SMBUS3_IRQ,
132*ae0c4d1aSHao Wu NPCM8XX_SMBUS4_IRQ,
133*ae0c4d1aSHao Wu NPCM8XX_SMBUS5_IRQ,
134*ae0c4d1aSHao Wu NPCM8XX_SMBUS6_IRQ,
135*ae0c4d1aSHao Wu NPCM8XX_SMBUS7_IRQ,
136*ae0c4d1aSHao Wu NPCM8XX_SMBUS8_IRQ,
137*ae0c4d1aSHao Wu NPCM8XX_SMBUS9_IRQ,
138*ae0c4d1aSHao Wu NPCM8XX_SMBUS10_IRQ,
139*ae0c4d1aSHao Wu NPCM8XX_SMBUS11_IRQ,
140*ae0c4d1aSHao Wu NPCM8XX_SMBUS12_IRQ,
141*ae0c4d1aSHao Wu NPCM8XX_SMBUS13_IRQ,
142*ae0c4d1aSHao Wu NPCM8XX_SMBUS14_IRQ,
143*ae0c4d1aSHao Wu NPCM8XX_SMBUS15_IRQ,
144*ae0c4d1aSHao Wu NPCM8XX_SMBUS16_IRQ,
145*ae0c4d1aSHao Wu NPCM8XX_SMBUS17_IRQ,
146*ae0c4d1aSHao Wu NPCM8XX_SMBUS18_IRQ,
147*ae0c4d1aSHao Wu NPCM8XX_SMBUS19_IRQ,
148*ae0c4d1aSHao Wu NPCM8XX_SMBUS20_IRQ,
149*ae0c4d1aSHao Wu NPCM8XX_SMBUS21_IRQ,
150*ae0c4d1aSHao Wu NPCM8XX_SMBUS22_IRQ,
151*ae0c4d1aSHao Wu NPCM8XX_SMBUS23_IRQ,
152*ae0c4d1aSHao Wu NPCM8XX_SMBUS24_IRQ,
153*ae0c4d1aSHao Wu NPCM8XX_SMBUS25_IRQ,
154*ae0c4d1aSHao Wu NPCM8XX_SMBUS26_IRQ,
155*ae0c4d1aSHao Wu NPCM8XX_UART0_IRQ = 192,
156*ae0c4d1aSHao Wu NPCM8XX_UART1_IRQ,
157*ae0c4d1aSHao Wu NPCM8XX_UART2_IRQ,
158*ae0c4d1aSHao Wu NPCM8XX_UART3_IRQ,
159*ae0c4d1aSHao Wu NPCM8XX_UART4_IRQ,
160*ae0c4d1aSHao Wu NPCM8XX_UART5_IRQ,
161*ae0c4d1aSHao Wu NPCM8XX_UART6_IRQ,
162*ae0c4d1aSHao Wu };
163*ae0c4d1aSHao Wu
164*ae0c4d1aSHao Wu /* Total number of GIC interrupts, including internal Cortex-A35 interrupts. */
165*ae0c4d1aSHao Wu #define NPCM8XX_NUM_IRQ (288)
166*ae0c4d1aSHao Wu #define NPCM8XX_PPI_BASE(cpu) \
167*ae0c4d1aSHao Wu ((NPCM8XX_NUM_IRQ - GIC_INTERNAL) + (cpu) * GIC_INTERNAL)
168*ae0c4d1aSHao Wu
169*ae0c4d1aSHao Wu /* Register base address for each Timer Module */
170*ae0c4d1aSHao Wu static const hwaddr npcm8xx_tim_addr[] = {
171*ae0c4d1aSHao Wu 0xf0008000,
172*ae0c4d1aSHao Wu 0xf0009000,
173*ae0c4d1aSHao Wu 0xf000a000,
174*ae0c4d1aSHao Wu };
175*ae0c4d1aSHao Wu
176*ae0c4d1aSHao Wu /* Register base address for each 16550 UART */
177*ae0c4d1aSHao Wu static const hwaddr npcm8xx_uart_addr[] = {
178*ae0c4d1aSHao Wu 0xf0000000,
179*ae0c4d1aSHao Wu 0xf0001000,
180*ae0c4d1aSHao Wu 0xf0002000,
181*ae0c4d1aSHao Wu 0xf0003000,
182*ae0c4d1aSHao Wu 0xf0004000,
183*ae0c4d1aSHao Wu 0xf0005000,
184*ae0c4d1aSHao Wu 0xf0006000,
185*ae0c4d1aSHao Wu };
186*ae0c4d1aSHao Wu
187*ae0c4d1aSHao Wu /* Direct memory-mapped access to SPI0 CS0-1. */
188*ae0c4d1aSHao Wu static const hwaddr npcm8xx_fiu0_flash_addr[] = {
189*ae0c4d1aSHao Wu 0x80000000, /* CS0 */
190*ae0c4d1aSHao Wu 0x88000000, /* CS1 */
191*ae0c4d1aSHao Wu };
192*ae0c4d1aSHao Wu
193*ae0c4d1aSHao Wu /* Direct memory-mapped access to SPI1 CS0-3. */
194*ae0c4d1aSHao Wu static const hwaddr npcm8xx_fiu1_flash_addr[] = {
195*ae0c4d1aSHao Wu 0x90000000, /* CS0 */
196*ae0c4d1aSHao Wu 0x91000000, /* CS1 */
197*ae0c4d1aSHao Wu 0x92000000, /* CS2 */
198*ae0c4d1aSHao Wu 0x93000000, /* CS3 */
199*ae0c4d1aSHao Wu };
200*ae0c4d1aSHao Wu
201*ae0c4d1aSHao Wu /* Direct memory-mapped access to SPI3 CS0-3. */
202*ae0c4d1aSHao Wu static const hwaddr npcm8xx_fiu3_flash_addr[] = {
203*ae0c4d1aSHao Wu 0xa0000000, /* CS0 */
204*ae0c4d1aSHao Wu 0xa8000000, /* CS1 */
205*ae0c4d1aSHao Wu 0xb0000000, /* CS2 */
206*ae0c4d1aSHao Wu 0xb8000000, /* CS3 */
207*ae0c4d1aSHao Wu };
208*ae0c4d1aSHao Wu
209*ae0c4d1aSHao Wu /* Register base address for each PWM Module */
210*ae0c4d1aSHao Wu static const hwaddr npcm8xx_pwm_addr[] = {
211*ae0c4d1aSHao Wu 0xf0103000,
212*ae0c4d1aSHao Wu 0xf0104000,
213*ae0c4d1aSHao Wu 0xf0105000,
214*ae0c4d1aSHao Wu };
215*ae0c4d1aSHao Wu
216*ae0c4d1aSHao Wu /* Register base address for each MFT Module */
217*ae0c4d1aSHao Wu static const hwaddr npcm8xx_mft_addr[] = {
218*ae0c4d1aSHao Wu 0xf0180000,
219*ae0c4d1aSHao Wu 0xf0181000,
220*ae0c4d1aSHao Wu 0xf0182000,
221*ae0c4d1aSHao Wu 0xf0183000,
222*ae0c4d1aSHao Wu 0xf0184000,
223*ae0c4d1aSHao Wu 0xf0185000,
224*ae0c4d1aSHao Wu 0xf0186000,
225*ae0c4d1aSHao Wu 0xf0187000,
226*ae0c4d1aSHao Wu };
227*ae0c4d1aSHao Wu
228*ae0c4d1aSHao Wu /* Direct memory-mapped access to each SMBus Module. */
229*ae0c4d1aSHao Wu static const hwaddr npcm8xx_smbus_addr[] = {
230*ae0c4d1aSHao Wu 0xf0080000,
231*ae0c4d1aSHao Wu 0xf0081000,
232*ae0c4d1aSHao Wu 0xf0082000,
233*ae0c4d1aSHao Wu 0xf0083000,
234*ae0c4d1aSHao Wu 0xf0084000,
235*ae0c4d1aSHao Wu 0xf0085000,
236*ae0c4d1aSHao Wu 0xf0086000,
237*ae0c4d1aSHao Wu 0xf0087000,
238*ae0c4d1aSHao Wu 0xf0088000,
239*ae0c4d1aSHao Wu 0xf0089000,
240*ae0c4d1aSHao Wu 0xf008a000,
241*ae0c4d1aSHao Wu 0xf008b000,
242*ae0c4d1aSHao Wu 0xf008c000,
243*ae0c4d1aSHao Wu 0xf008d000,
244*ae0c4d1aSHao Wu 0xf008e000,
245*ae0c4d1aSHao Wu 0xf008f000,
246*ae0c4d1aSHao Wu 0xfff00000,
247*ae0c4d1aSHao Wu 0xfff01000,
248*ae0c4d1aSHao Wu 0xfff02000,
249*ae0c4d1aSHao Wu 0xfff03000,
250*ae0c4d1aSHao Wu 0xfff04000,
251*ae0c4d1aSHao Wu 0xfff05000,
252*ae0c4d1aSHao Wu 0xfff06000,
253*ae0c4d1aSHao Wu 0xfff07000,
254*ae0c4d1aSHao Wu 0xfff08000,
255*ae0c4d1aSHao Wu 0xfff09000,
256*ae0c4d1aSHao Wu 0xfff0a000,
257*ae0c4d1aSHao Wu };
258*ae0c4d1aSHao Wu
259*ae0c4d1aSHao Wu /* Register base address for each USB host EHCI registers */
260*ae0c4d1aSHao Wu static const hwaddr npcm8xx_ehci_addr[] = {
261*ae0c4d1aSHao Wu 0xf0828100,
262*ae0c4d1aSHao Wu 0xf082a100,
263*ae0c4d1aSHao Wu };
264*ae0c4d1aSHao Wu
265*ae0c4d1aSHao Wu /* Register base address for each USB host OHCI registers */
266*ae0c4d1aSHao Wu static const hwaddr npcm8xx_ohci_addr[] = {
267*ae0c4d1aSHao Wu 0xf0829000,
268*ae0c4d1aSHao Wu 0xf082b000,
269*ae0c4d1aSHao Wu };
270*ae0c4d1aSHao Wu
271*ae0c4d1aSHao Wu static const struct {
272*ae0c4d1aSHao Wu hwaddr regs_addr;
273*ae0c4d1aSHao Wu uint32_t reset_pu;
274*ae0c4d1aSHao Wu uint32_t reset_pd;
275*ae0c4d1aSHao Wu uint32_t reset_osrc;
276*ae0c4d1aSHao Wu uint32_t reset_odsc;
277*ae0c4d1aSHao Wu } npcm8xx_gpio[] = {
278*ae0c4d1aSHao Wu {
279*ae0c4d1aSHao Wu .regs_addr = 0xf0010000,
280*ae0c4d1aSHao Wu .reset_pu = 0x00000300,
281*ae0c4d1aSHao Wu .reset_pd = 0x000f0000,
282*ae0c4d1aSHao Wu }, {
283*ae0c4d1aSHao Wu .regs_addr = 0xf0011000,
284*ae0c4d1aSHao Wu .reset_pu = 0xe0fefe01,
285*ae0c4d1aSHao Wu .reset_pd = 0x07000000,
286*ae0c4d1aSHao Wu }, {
287*ae0c4d1aSHao Wu .regs_addr = 0xf0012000,
288*ae0c4d1aSHao Wu .reset_pu = 0xc00fffff,
289*ae0c4d1aSHao Wu .reset_pd = 0x3ff00000,
290*ae0c4d1aSHao Wu }, {
291*ae0c4d1aSHao Wu .regs_addr = 0xf0013000,
292*ae0c4d1aSHao Wu .reset_pd = 0x00003000,
293*ae0c4d1aSHao Wu }, {
294*ae0c4d1aSHao Wu .regs_addr = 0xf0014000,
295*ae0c4d1aSHao Wu .reset_pu = 0xffff0000,
296*ae0c4d1aSHao Wu }, {
297*ae0c4d1aSHao Wu .regs_addr = 0xf0015000,
298*ae0c4d1aSHao Wu .reset_pu = 0xff8387fe,
299*ae0c4d1aSHao Wu .reset_pd = 0x007c0001,
300*ae0c4d1aSHao Wu .reset_osrc = 0x08000000,
301*ae0c4d1aSHao Wu }, {
302*ae0c4d1aSHao Wu .regs_addr = 0xf0016000,
303*ae0c4d1aSHao Wu .reset_pu = 0x00000801,
304*ae0c4d1aSHao Wu .reset_pd = 0x00000302,
305*ae0c4d1aSHao Wu }, {
306*ae0c4d1aSHao Wu .regs_addr = 0xf0017000,
307*ae0c4d1aSHao Wu .reset_pu = 0x000002ff,
308*ae0c4d1aSHao Wu .reset_pd = 0x00000c00,
309*ae0c4d1aSHao Wu },
310*ae0c4d1aSHao Wu };
311*ae0c4d1aSHao Wu
312*ae0c4d1aSHao Wu static const struct {
313*ae0c4d1aSHao Wu const char *name;
314*ae0c4d1aSHao Wu hwaddr regs_addr;
315*ae0c4d1aSHao Wu int cs_count;
316*ae0c4d1aSHao Wu const hwaddr *flash_addr;
317*ae0c4d1aSHao Wu size_t flash_size;
318*ae0c4d1aSHao Wu } npcm8xx_fiu[] = {
319*ae0c4d1aSHao Wu {
320*ae0c4d1aSHao Wu .name = "fiu0",
321*ae0c4d1aSHao Wu .regs_addr = 0xfb000000,
322*ae0c4d1aSHao Wu .cs_count = ARRAY_SIZE(npcm8xx_fiu0_flash_addr),
323*ae0c4d1aSHao Wu .flash_addr = npcm8xx_fiu0_flash_addr,
324*ae0c4d1aSHao Wu .flash_size = 128 * MiB,
325*ae0c4d1aSHao Wu },
326*ae0c4d1aSHao Wu {
327*ae0c4d1aSHao Wu .name = "fiu1",
328*ae0c4d1aSHao Wu .regs_addr = 0xfb002000,
329*ae0c4d1aSHao Wu .cs_count = ARRAY_SIZE(npcm8xx_fiu1_flash_addr),
330*ae0c4d1aSHao Wu .flash_addr = npcm8xx_fiu1_flash_addr,
331*ae0c4d1aSHao Wu .flash_size = 16 * MiB,
332*ae0c4d1aSHao Wu }, {
333*ae0c4d1aSHao Wu .name = "fiu3",
334*ae0c4d1aSHao Wu .regs_addr = 0xc0000000,
335*ae0c4d1aSHao Wu .cs_count = ARRAY_SIZE(npcm8xx_fiu3_flash_addr),
336*ae0c4d1aSHao Wu .flash_addr = npcm8xx_fiu3_flash_addr,
337*ae0c4d1aSHao Wu .flash_size = 128 * MiB,
338*ae0c4d1aSHao Wu },
339*ae0c4d1aSHao Wu };
340*ae0c4d1aSHao Wu
341*ae0c4d1aSHao Wu static struct arm_boot_info npcm8xx_binfo = {
342*ae0c4d1aSHao Wu .loader_start = NPCM8XX_LOADER_START,
343*ae0c4d1aSHao Wu .smp_loader_start = NPCM8XX_SMP_LOADER_START,
344*ae0c4d1aSHao Wu .smp_bootreg_addr = NPCM8XX_SMP_BOOTREG_ADDR,
345*ae0c4d1aSHao Wu .gic_cpu_if_addr = NPCM8XX_GICC_BA,
346*ae0c4d1aSHao Wu .secure_boot = false,
347*ae0c4d1aSHao Wu .board_id = -1,
348*ae0c4d1aSHao Wu .board_setup_addr = NPCM8XX_BOARD_SETUP_ADDR,
349*ae0c4d1aSHao Wu };
350*ae0c4d1aSHao Wu
npcm8xx_load_kernel(MachineState * machine,NPCM8xxState * soc)351*ae0c4d1aSHao Wu void npcm8xx_load_kernel(MachineState *machine, NPCM8xxState *soc)
352*ae0c4d1aSHao Wu {
353*ae0c4d1aSHao Wu npcm8xx_binfo.ram_size = machine->ram_size;
354*ae0c4d1aSHao Wu
355*ae0c4d1aSHao Wu arm_load_kernel(&soc->cpu[0], machine, &npcm8xx_binfo);
356*ae0c4d1aSHao Wu }
357*ae0c4d1aSHao Wu
npcm8xx_init_fuses(NPCM8xxState * s)358*ae0c4d1aSHao Wu static void npcm8xx_init_fuses(NPCM8xxState *s)
359*ae0c4d1aSHao Wu {
360*ae0c4d1aSHao Wu NPCM8xxClass *nc = NPCM8XX_GET_CLASS(s);
361*ae0c4d1aSHao Wu uint32_t value;
362*ae0c4d1aSHao Wu
363*ae0c4d1aSHao Wu /*
364*ae0c4d1aSHao Wu * The initial mask of disabled modules indicates the chip derivative (e.g.
365*ae0c4d1aSHao Wu * NPCM750 or NPCM730).
366*ae0c4d1aSHao Wu */
367*ae0c4d1aSHao Wu value = cpu_to_le32(nc->disabled_modules);
368*ae0c4d1aSHao Wu npcm7xx_otp_array_write(&s->fuse_array, &value, NPCM7XX_FUSE_DERIVATIVE,
369*ae0c4d1aSHao Wu sizeof(value));
370*ae0c4d1aSHao Wu }
371*ae0c4d1aSHao Wu
npcm8xx_write_adc_calibration(NPCM8xxState * s)372*ae0c4d1aSHao Wu static void npcm8xx_write_adc_calibration(NPCM8xxState *s)
373*ae0c4d1aSHao Wu {
374*ae0c4d1aSHao Wu /* Both ADC and the fuse array must have realized. */
375*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(sizeof(s->adc.calibration_r_values) != 4);
376*ae0c4d1aSHao Wu npcm7xx_otp_array_write(&s->fuse_array, s->adc.calibration_r_values,
377*ae0c4d1aSHao Wu NPCM7XX_FUSE_ADC_CALIB, sizeof(s->adc.calibration_r_values));
378*ae0c4d1aSHao Wu }
379*ae0c4d1aSHao Wu
npcm8xx_irq(NPCM8xxState * s,int n)380*ae0c4d1aSHao Wu static qemu_irq npcm8xx_irq(NPCM8xxState *s, int n)
381*ae0c4d1aSHao Wu {
382*ae0c4d1aSHao Wu return qdev_get_gpio_in(DEVICE(&s->gic), n);
383*ae0c4d1aSHao Wu }
384*ae0c4d1aSHao Wu
npcm8xx_init(Object * obj)385*ae0c4d1aSHao Wu static void npcm8xx_init(Object *obj)
386*ae0c4d1aSHao Wu {
387*ae0c4d1aSHao Wu NPCM8xxState *s = NPCM8XX(obj);
388*ae0c4d1aSHao Wu int i;
389*ae0c4d1aSHao Wu
390*ae0c4d1aSHao Wu object_initialize_child(obj, "cpu-cluster", &s->cpu_cluster,
391*ae0c4d1aSHao Wu TYPE_CPU_CLUSTER);
392*ae0c4d1aSHao Wu for (i = 0; i < NPCM8XX_MAX_NUM_CPUS; i++) {
393*ae0c4d1aSHao Wu object_initialize_child(OBJECT(&s->cpu_cluster), "cpu[*]", &s->cpu[i],
394*ae0c4d1aSHao Wu ARM_CPU_TYPE_NAME("cortex-a35"));
395*ae0c4d1aSHao Wu }
396*ae0c4d1aSHao Wu object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
397*ae0c4d1aSHao Wu object_initialize_child(obj, "gcr", &s->gcr, TYPE_NPCM8XX_GCR);
398*ae0c4d1aSHao Wu object_property_add_alias(obj, "power-on-straps", OBJECT(&s->gcr),
399*ae0c4d1aSHao Wu "power-on-straps");
400*ae0c4d1aSHao Wu object_initialize_child(obj, "clk", &s->clk, TYPE_NPCM8XX_CLK);
401*ae0c4d1aSHao Wu object_initialize_child(obj, "otp", &s->fuse_array,
402*ae0c4d1aSHao Wu TYPE_NPCM7XX_FUSE_ARRAY);
403*ae0c4d1aSHao Wu object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC);
404*ae0c4d1aSHao Wu object_initialize_child(obj, "rng", &s->rng, TYPE_NPCM7XX_RNG);
405*ae0c4d1aSHao Wu object_initialize_child(obj, "adc", &s->adc, TYPE_NPCM7XX_ADC);
406*ae0c4d1aSHao Wu
407*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
408*ae0c4d1aSHao Wu object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER);
409*ae0c4d1aSHao Wu }
410*ae0c4d1aSHao Wu
411*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->gpio); i++) {
412*ae0c4d1aSHao Wu object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_NPCM7XX_GPIO);
413*ae0c4d1aSHao Wu }
414*ae0c4d1aSHao Wu
415*ae0c4d1aSHao Wu
416*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->smbus); i++) {
417*ae0c4d1aSHao Wu object_initialize_child(obj, "smbus[*]", &s->smbus[i],
418*ae0c4d1aSHao Wu TYPE_NPCM7XX_SMBUS);
419*ae0c4d1aSHao Wu DEVICE(&s->smbus[i])->id = g_strdup_printf("smbus[%d]", i);
420*ae0c4d1aSHao Wu }
421*ae0c4d1aSHao Wu
422*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->ehci); i++) {
423*ae0c4d1aSHao Wu object_initialize_child(obj, "ehci[*]", &s->ehci[i], TYPE_NPCM7XX_EHCI);
424*ae0c4d1aSHao Wu }
425*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->ohci); i++) {
426*ae0c4d1aSHao Wu object_initialize_child(obj, "ohci[*]", &s->ohci[i], TYPE_SYSBUS_OHCI);
427*ae0c4d1aSHao Wu }
428*ae0c4d1aSHao Wu
429*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_fiu) != ARRAY_SIZE(s->fiu));
430*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
431*ae0c4d1aSHao Wu object_initialize_child(obj, npcm8xx_fiu[i].name, &s->fiu[i],
432*ae0c4d1aSHao Wu TYPE_NPCM7XX_FIU);
433*ae0c4d1aSHao Wu }
434*ae0c4d1aSHao Wu
435*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->pwm); i++) {
436*ae0c4d1aSHao Wu object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM);
437*ae0c4d1aSHao Wu }
438*ae0c4d1aSHao Wu
439*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->mft); i++) {
440*ae0c4d1aSHao Wu object_initialize_child(obj, "mft[*]", &s->mft[i], TYPE_NPCM7XX_MFT);
441*ae0c4d1aSHao Wu }
442*ae0c4d1aSHao Wu
443*ae0c4d1aSHao Wu object_initialize_child(obj, "mmc", &s->mmc, TYPE_NPCM7XX_SDHCI);
444*ae0c4d1aSHao Wu }
445*ae0c4d1aSHao Wu
npcm8xx_realize(DeviceState * dev,Error ** errp)446*ae0c4d1aSHao Wu static void npcm8xx_realize(DeviceState *dev, Error **errp)
447*ae0c4d1aSHao Wu {
448*ae0c4d1aSHao Wu NPCM8xxState *s = NPCM8XX(dev);
449*ae0c4d1aSHao Wu NPCM8xxClass *nc = NPCM8XX_GET_CLASS(s);
450*ae0c4d1aSHao Wu int i;
451*ae0c4d1aSHao Wu
452*ae0c4d1aSHao Wu if (memory_region_size(s->dram) > NPCM8XX_DRAM_SZ) {
453*ae0c4d1aSHao Wu error_setg(errp, "%s: NPCM8xx cannot address more than %" PRIu64
454*ae0c4d1aSHao Wu " MiB of DRAM", __func__, NPCM8XX_DRAM_SZ / MiB);
455*ae0c4d1aSHao Wu return;
456*ae0c4d1aSHao Wu }
457*ae0c4d1aSHao Wu
458*ae0c4d1aSHao Wu /* CPUs */
459*ae0c4d1aSHao Wu for (i = 0; i < nc->num_cpus; i++) {
460*ae0c4d1aSHao Wu object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity",
461*ae0c4d1aSHao Wu arm_build_mp_affinity(i, NPCM8XX_MAX_NUM_CPUS),
462*ae0c4d1aSHao Wu &error_abort);
463*ae0c4d1aSHao Wu object_property_set_bool(OBJECT(&s->cpu[i]), "reset-hivecs", true,
464*ae0c4d1aSHao Wu &error_abort);
465*ae0c4d1aSHao Wu object_property_set_int(OBJECT(&s->cpu[i]), "core-count",
466*ae0c4d1aSHao Wu nc->num_cpus, &error_abort);
467*ae0c4d1aSHao Wu
468*ae0c4d1aSHao Wu /* Disable security extensions. */
469*ae0c4d1aSHao Wu object_property_set_bool(OBJECT(&s->cpu[i]), "has_el3", false,
470*ae0c4d1aSHao Wu &error_abort);
471*ae0c4d1aSHao Wu
472*ae0c4d1aSHao Wu if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
473*ae0c4d1aSHao Wu return;
474*ae0c4d1aSHao Wu }
475*ae0c4d1aSHao Wu }
476*ae0c4d1aSHao Wu
477*ae0c4d1aSHao Wu /* ARM GIC for Cortex A35. Can only fail if we pass bad parameters here. */
478*ae0c4d1aSHao Wu object_property_set_uint(OBJECT(&s->gic), "num-cpu", nc->num_cpus, errp);
479*ae0c4d1aSHao Wu object_property_set_uint(OBJECT(&s->gic), "num-irq", NPCM8XX_NUM_IRQ, errp);
480*ae0c4d1aSHao Wu object_property_set_uint(OBJECT(&s->gic), "revision", 2, errp);
481*ae0c4d1aSHao Wu object_property_set_bool(OBJECT(&s->gic), "has-security-extensions", true,
482*ae0c4d1aSHao Wu errp);
483*ae0c4d1aSHao Wu if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
484*ae0c4d1aSHao Wu return;
485*ae0c4d1aSHao Wu }
486*ae0c4d1aSHao Wu for (i = 0; i < nc->num_cpus; i++) {
487*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
488*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
489*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + nc->num_cpus,
490*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
491*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + nc->num_cpus * 2,
492*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_VIRQ));
493*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + nc->num_cpus * 3,
494*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_VFIQ));
495*ae0c4d1aSHao Wu
496*ae0c4d1aSHao Wu qdev_connect_gpio_out(DEVICE(&s->cpu[i]), GTIMER_PHYS,
497*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->gic),
498*ae0c4d1aSHao Wu NPCM8XX_PPI_BASE(i) + ARCH_TIMER_NS_EL1_IRQ));
499*ae0c4d1aSHao Wu qdev_connect_gpio_out(DEVICE(&s->cpu[i]), GTIMER_VIRT,
500*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->gic),
501*ae0c4d1aSHao Wu NPCM8XX_PPI_BASE(i) + ARCH_TIMER_VIRT_IRQ));
502*ae0c4d1aSHao Wu qdev_connect_gpio_out(DEVICE(&s->cpu[i]), GTIMER_HYP,
503*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->gic),
504*ae0c4d1aSHao Wu NPCM8XX_PPI_BASE(i) + ARCH_TIMER_NS_EL2_IRQ));
505*ae0c4d1aSHao Wu qdev_connect_gpio_out(DEVICE(&s->cpu[i]), GTIMER_SEC,
506*ae0c4d1aSHao Wu qdev_get_gpio_in(DEVICE(&s->gic),
507*ae0c4d1aSHao Wu NPCM8XX_PPI_BASE(i) + ARCH_TIMER_S_EL1_IRQ));
508*ae0c4d1aSHao Wu }
509*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, NPCM8XX_GICD_BA);
510*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, NPCM8XX_GICC_BA);
511*ae0c4d1aSHao Wu
512*ae0c4d1aSHao Wu /* CPU cluster */
513*ae0c4d1aSHao Wu qdev_prop_set_uint32(DEVICE(&s->cpu_cluster), "cluster-id", 0);
514*ae0c4d1aSHao Wu qdev_realize(DEVICE(&s->cpu_cluster), NULL, &error_fatal);
515*ae0c4d1aSHao Wu
516*ae0c4d1aSHao Wu /* System Global Control Registers (GCR). Can fail due to user input. */
517*ae0c4d1aSHao Wu object_property_set_int(OBJECT(&s->gcr), "disabled-modules",
518*ae0c4d1aSHao Wu nc->disabled_modules, &error_abort);
519*ae0c4d1aSHao Wu object_property_add_const_link(OBJECT(&s->gcr), "dram-mr", OBJECT(s->dram));
520*ae0c4d1aSHao Wu if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) {
521*ae0c4d1aSHao Wu return;
522*ae0c4d1aSHao Wu }
523*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->gcr), 0, NPCM8XX_GCR_BA);
524*ae0c4d1aSHao Wu
525*ae0c4d1aSHao Wu /* Clock Control Registers (CLK). Cannot fail. */
526*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->clk), &error_abort);
527*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->clk), 0, NPCM8XX_CLK_BA);
528*ae0c4d1aSHao Wu
529*ae0c4d1aSHao Wu /* OTP fuse strap array. Cannot fail. */
530*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->fuse_array), &error_abort);
531*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->fuse_array), 0, NPCM8XX_OTP_BA);
532*ae0c4d1aSHao Wu npcm8xx_init_fuses(s);
533*ae0c4d1aSHao Wu
534*ae0c4d1aSHao Wu /* Fake Memory Controller (MC). Cannot fail. */
535*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->mc), &error_abort);
536*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->mc), 0, NPCM8XX_MC_BA);
537*ae0c4d1aSHao Wu
538*ae0c4d1aSHao Wu /* ADC Modules. Cannot fail. */
539*ae0c4d1aSHao Wu qdev_connect_clock_in(DEVICE(&s->adc), "clock", qdev_get_clock_out(
540*ae0c4d1aSHao Wu DEVICE(&s->clk), "adc-clock"));
541*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->adc), &error_abort);
542*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, NPCM8XX_ADC_BA);
543*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
544*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_ADC_IRQ));
545*ae0c4d1aSHao Wu npcm8xx_write_adc_calibration(s);
546*ae0c4d1aSHao Wu
547*ae0c4d1aSHao Wu /* Timer Modules (TIM). Cannot fail. */
548*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_tim_addr) != ARRAY_SIZE(s->tim));
549*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
550*ae0c4d1aSHao Wu SysBusDevice *sbd = SYS_BUS_DEVICE(&s->tim[i]);
551*ae0c4d1aSHao Wu int first_irq;
552*ae0c4d1aSHao Wu int j;
553*ae0c4d1aSHao Wu
554*ae0c4d1aSHao Wu /* Connect the timer clock. */
555*ae0c4d1aSHao Wu qdev_connect_clock_in(DEVICE(&s->tim[i]), "clock", qdev_get_clock_out(
556*ae0c4d1aSHao Wu DEVICE(&s->clk), "timer-clock"));
557*ae0c4d1aSHao Wu
558*ae0c4d1aSHao Wu sysbus_realize(sbd, &error_abort);
559*ae0c4d1aSHao Wu sysbus_mmio_map(sbd, 0, npcm8xx_tim_addr[i]);
560*ae0c4d1aSHao Wu
561*ae0c4d1aSHao Wu first_irq = NPCM8XX_TIMER0_IRQ + i * NPCM7XX_TIMERS_PER_CTRL;
562*ae0c4d1aSHao Wu for (j = 0; j < NPCM7XX_TIMERS_PER_CTRL; j++) {
563*ae0c4d1aSHao Wu qemu_irq irq = npcm8xx_irq(s, first_irq + j);
564*ae0c4d1aSHao Wu sysbus_connect_irq(sbd, j, irq);
565*ae0c4d1aSHao Wu }
566*ae0c4d1aSHao Wu
567*ae0c4d1aSHao Wu /* IRQ for watchdogs */
568*ae0c4d1aSHao Wu sysbus_connect_irq(sbd, NPCM7XX_TIMERS_PER_CTRL,
569*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_WDG0_IRQ + i));
570*ae0c4d1aSHao Wu /* GPIO that connects clk module with watchdog */
571*ae0c4d1aSHao Wu qdev_connect_gpio_out_named(DEVICE(&s->tim[i]),
572*ae0c4d1aSHao Wu NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 0,
573*ae0c4d1aSHao Wu qdev_get_gpio_in_named(DEVICE(&s->clk),
574*ae0c4d1aSHao Wu NPCM7XX_WATCHDOG_RESET_GPIO_IN, i));
575*ae0c4d1aSHao Wu }
576*ae0c4d1aSHao Wu
577*ae0c4d1aSHao Wu /* UART0..6 (16550 compatible) */
578*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(npcm8xx_uart_addr); i++) {
579*ae0c4d1aSHao Wu serial_mm_init(get_system_memory(), npcm8xx_uart_addr[i], 2,
580*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_UART0_IRQ + i), 115200,
581*ae0c4d1aSHao Wu serial_hd(i), DEVICE_LITTLE_ENDIAN);
582*ae0c4d1aSHao Wu }
583*ae0c4d1aSHao Wu
584*ae0c4d1aSHao Wu /* Random Number Generator. Cannot fail. */
585*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort);
586*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM8XX_RNG_BA);
587*ae0c4d1aSHao Wu
588*ae0c4d1aSHao Wu /* GPIO modules. Cannot fail. */
589*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_gpio) != ARRAY_SIZE(s->gpio));
590*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->gpio); i++) {
591*ae0c4d1aSHao Wu Object *obj = OBJECT(&s->gpio[i]);
592*ae0c4d1aSHao Wu
593*ae0c4d1aSHao Wu object_property_set_uint(obj, "reset-pullup",
594*ae0c4d1aSHao Wu npcm8xx_gpio[i].reset_pu, &error_abort);
595*ae0c4d1aSHao Wu object_property_set_uint(obj, "reset-pulldown",
596*ae0c4d1aSHao Wu npcm8xx_gpio[i].reset_pd, &error_abort);
597*ae0c4d1aSHao Wu object_property_set_uint(obj, "reset-osrc",
598*ae0c4d1aSHao Wu npcm8xx_gpio[i].reset_osrc, &error_abort);
599*ae0c4d1aSHao Wu object_property_set_uint(obj, "reset-odsc",
600*ae0c4d1aSHao Wu npcm8xx_gpio[i].reset_odsc, &error_abort);
601*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort);
602*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm8xx_gpio[i].regs_addr);
603*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0,
604*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_GPIO0_IRQ + i));
605*ae0c4d1aSHao Wu }
606*ae0c4d1aSHao Wu
607*ae0c4d1aSHao Wu /* SMBus modules. Cannot fail. */
608*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_smbus_addr) != ARRAY_SIZE(s->smbus));
609*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->smbus); i++) {
610*ae0c4d1aSHao Wu Object *obj = OBJECT(&s->smbus[i]);
611*ae0c4d1aSHao Wu
612*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort);
613*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm8xx_smbus_addr[i]);
614*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0,
615*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_SMBUS0_IRQ + i));
616*ae0c4d1aSHao Wu }
617*ae0c4d1aSHao Wu
618*ae0c4d1aSHao Wu /* USB Host */
619*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->ohci) != ARRAY_SIZE(s->ehci));
620*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->ehci); i++) {
621*ae0c4d1aSHao Wu object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable", true,
622*ae0c4d1aSHao Wu &error_abort);
623*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_abort);
624*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0, npcm8xx_ehci_addr[i]);
625*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
626*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_EHCI1_IRQ + 2 * i));
627*ae0c4d1aSHao Wu }
628*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->ohci); i++) {
629*ae0c4d1aSHao Wu object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", "usb-bus.0",
630*ae0c4d1aSHao Wu &error_abort);
631*ae0c4d1aSHao Wu object_property_set_uint(OBJECT(&s->ohci[i]), "num-ports", 1,
632*ae0c4d1aSHao Wu &error_abort);
633*ae0c4d1aSHao Wu object_property_set_uint(OBJECT(&s->ohci[i]), "firstport", i,
634*ae0c4d1aSHao Wu &error_abort);
635*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_abort);
636*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0, npcm8xx_ohci_addr[i]);
637*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0,
638*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_OHCI1_IRQ + 2 * i));
639*ae0c4d1aSHao Wu }
640*ae0c4d1aSHao Wu
641*ae0c4d1aSHao Wu /* PWM Modules. Cannot fail. */
642*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_pwm_addr) != ARRAY_SIZE(s->pwm));
643*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->pwm); i++) {
644*ae0c4d1aSHao Wu SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pwm[i]);
645*ae0c4d1aSHao Wu
646*ae0c4d1aSHao Wu qdev_connect_clock_in(DEVICE(&s->pwm[i]), "clock", qdev_get_clock_out(
647*ae0c4d1aSHao Wu DEVICE(&s->clk), "apb3-clock"));
648*ae0c4d1aSHao Wu sysbus_realize(sbd, &error_abort);
649*ae0c4d1aSHao Wu sysbus_mmio_map(sbd, 0, npcm8xx_pwm_addr[i]);
650*ae0c4d1aSHao Wu sysbus_connect_irq(sbd, i, npcm8xx_irq(s, NPCM8XX_PWM0_IRQ + i));
651*ae0c4d1aSHao Wu }
652*ae0c4d1aSHao Wu
653*ae0c4d1aSHao Wu /* MFT Modules. Cannot fail. */
654*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_mft_addr) != ARRAY_SIZE(s->mft));
655*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->mft); i++) {
656*ae0c4d1aSHao Wu SysBusDevice *sbd = SYS_BUS_DEVICE(&s->mft[i]);
657*ae0c4d1aSHao Wu
658*ae0c4d1aSHao Wu qdev_connect_clock_in(DEVICE(&s->mft[i]), "clock-in",
659*ae0c4d1aSHao Wu qdev_get_clock_out(DEVICE(&s->clk),
660*ae0c4d1aSHao Wu "apb4-clock"));
661*ae0c4d1aSHao Wu sysbus_realize(sbd, &error_abort);
662*ae0c4d1aSHao Wu sysbus_mmio_map(sbd, 0, npcm8xx_mft_addr[i]);
663*ae0c4d1aSHao Wu sysbus_connect_irq(sbd, 0, npcm8xx_irq(s, NPCM8XX_MFT0_IRQ + i));
664*ae0c4d1aSHao Wu }
665*ae0c4d1aSHao Wu
666*ae0c4d1aSHao Wu /*
667*ae0c4d1aSHao Wu * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects
668*ae0c4d1aSHao Wu * specified, but this is a programming error.
669*ae0c4d1aSHao Wu */
670*ae0c4d1aSHao Wu QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm8xx_fiu) != ARRAY_SIZE(s->fiu));
671*ae0c4d1aSHao Wu for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
672*ae0c4d1aSHao Wu SysBusDevice *sbd = SYS_BUS_DEVICE(&s->fiu[i]);
673*ae0c4d1aSHao Wu int j;
674*ae0c4d1aSHao Wu
675*ae0c4d1aSHao Wu object_property_set_int(OBJECT(sbd), "cs-count",
676*ae0c4d1aSHao Wu npcm8xx_fiu[i].cs_count, &error_abort);
677*ae0c4d1aSHao Wu object_property_set_int(OBJECT(sbd), "flash-size",
678*ae0c4d1aSHao Wu npcm8xx_fiu[i].flash_size, &error_abort);
679*ae0c4d1aSHao Wu sysbus_realize(sbd, &error_abort);
680*ae0c4d1aSHao Wu
681*ae0c4d1aSHao Wu sysbus_mmio_map(sbd, 0, npcm8xx_fiu[i].regs_addr);
682*ae0c4d1aSHao Wu for (j = 0; j < npcm8xx_fiu[i].cs_count; j++) {
683*ae0c4d1aSHao Wu sysbus_mmio_map(sbd, j + 1, npcm8xx_fiu[i].flash_addr[j]);
684*ae0c4d1aSHao Wu }
685*ae0c4d1aSHao Wu }
686*ae0c4d1aSHao Wu
687*ae0c4d1aSHao Wu /* RAM2 (SRAM) */
688*ae0c4d1aSHao Wu memory_region_init_ram(&s->sram, OBJECT(dev), "ram2",
689*ae0c4d1aSHao Wu NPCM8XX_RAM2_SZ, &error_abort);
690*ae0c4d1aSHao Wu memory_region_add_subregion(get_system_memory(), NPCM8XX_RAM2_BA, &s->sram);
691*ae0c4d1aSHao Wu
692*ae0c4d1aSHao Wu /* RAM3 (SRAM) */
693*ae0c4d1aSHao Wu memory_region_init_ram(&s->ram3, OBJECT(dev), "ram3",
694*ae0c4d1aSHao Wu NPCM8XX_RAM3_SZ, &error_abort);
695*ae0c4d1aSHao Wu memory_region_add_subregion(get_system_memory(), NPCM8XX_RAM3_BA, &s->ram3);
696*ae0c4d1aSHao Wu
697*ae0c4d1aSHao Wu /* Internal ROM */
698*ae0c4d1aSHao Wu memory_region_init_rom(&s->irom, OBJECT(dev), "irom", NPCM8XX_ROM_SZ,
699*ae0c4d1aSHao Wu &error_abort);
700*ae0c4d1aSHao Wu memory_region_add_subregion(get_system_memory(), NPCM8XX_ROM_BA, &s->irom);
701*ae0c4d1aSHao Wu
702*ae0c4d1aSHao Wu /* SDHCI */
703*ae0c4d1aSHao Wu sysbus_realize(SYS_BUS_DEVICE(&s->mmc), &error_abort);
704*ae0c4d1aSHao Wu sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc), 0, NPCM8XX_MMC_BA);
705*ae0c4d1aSHao Wu sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc), 0,
706*ae0c4d1aSHao Wu npcm8xx_irq(s, NPCM8XX_MMC_IRQ));
707*ae0c4d1aSHao Wu
708*ae0c4d1aSHao Wu
709*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.shm", 0xc0001000, 4 * KiB);
710*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gicextra", 0xdfffa000, 24 * KiB);
711*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.vdmx", 0xe0800000, 4 * KiB);
712*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.pcierc", 0xe1000000, 64 * KiB);
713*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.rootc", 0xe8000000, 128 * MiB);
714*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.kcs", 0xf0007000, 4 * KiB);
715*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gfxi", 0xf000e000, 4 * KiB);
716*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.fsw", 0xf000f000, 4 * KiB);
717*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.bt", 0xf0030000, 4 * KiB);
718*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.espi", 0xf009f000, 4 * KiB);
719*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.peci", 0xf0100000, 4 * KiB);
720*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.siox[1]", 0xf0101000, 4 * KiB);
721*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.siox[2]", 0xf0102000, 4 * KiB);
722*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.tmps", 0xf0188000, 4 * KiB);
723*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.pspi", 0xf0201000, 4 * KiB);
724*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.viru1", 0xf0204000, 4 * KiB);
725*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.viru2", 0xf0205000, 4 * KiB);
726*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.jtm1", 0xf0208000, 4 * KiB);
727*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.jtm2", 0xf0209000, 4 * KiB);
728*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.flm0", 0xf0210000, 4 * KiB);
729*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.flm1", 0xf0211000, 4 * KiB);
730*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.flm2", 0xf0212000, 4 * KiB);
731*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.flm3", 0xf0213000, 4 * KiB);
732*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.ahbpci", 0xf0400000, 1 * MiB);
733*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.dap", 0xf0500000, 960 * KiB);
734*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.mcphy", 0xf05f0000, 64 * KiB);
735*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.pcs", 0xf0780000, 256 * KiB);
736*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.tsgen", 0xf07fc000, 8 * KiB);
737*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gmac1", 0xf0802000, 8 * KiB);
738*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gmac2", 0xf0804000, 8 * KiB);
739*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gmac3", 0xf0806000, 8 * KiB);
740*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gmac4", 0xf0808000, 8 * KiB);
741*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.copctl", 0xf080c000, 4 * KiB);
742*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.tipctl", 0xf080d000, 4 * KiB);
743*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.rst", 0xf080e000, 4 * KiB);
744*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.vcd", 0xf0810000, 64 * KiB);
745*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.ece", 0xf0820000, 8 * KiB);
746*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.vdma", 0xf0822000, 8 * KiB);
747*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[0]", 0xf0830000, 4 * KiB);
748*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[1]", 0xf0831000, 4 * KiB);
749*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[2]", 0xf0832000, 4 * KiB);
750*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[3]", 0xf0833000, 4 * KiB);
751*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[4]", 0xf0834000, 4 * KiB);
752*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[5]", 0xf0835000, 4 * KiB);
753*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[6]", 0xf0836000, 4 * KiB);
754*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[7]", 0xf0837000, 4 * KiB);
755*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[8]", 0xf0838000, 4 * KiB);
756*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.usbd[9]", 0xf0839000, 4 * KiB);
757*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.pci_mbox1", 0xf0848000, 64 * KiB);
758*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gdma0", 0xf0850000, 4 * KiB);
759*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gdma1", 0xf0851000, 4 * KiB);
760*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.gdma2", 0xf0852000, 4 * KiB);
761*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.aes", 0xf0858000, 4 * KiB);
762*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.des", 0xf0859000, 4 * KiB);
763*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.sha", 0xf085a000, 4 * KiB);
764*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.pci_mbox2", 0xf0868000, 64 * KiB);
765*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c0", 0xfff10000, 4 * KiB);
766*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c1", 0xfff11000, 4 * KiB);
767*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c2", 0xfff12000, 4 * KiB);
768*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c3", 0xfff13000, 4 * KiB);
769*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c4", 0xfff14000, 4 * KiB);
770*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.i3c5", 0xfff15000, 4 * KiB);
771*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.spixcs0", 0xf8000000, 16 * MiB);
772*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.spixcs1", 0xf9000000, 16 * MiB);
773*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.spix", 0xfb001000, 4 * KiB);
774*ae0c4d1aSHao Wu create_unimplemented_device("npcm8xx.vect", 0xffff0000, 256);
775*ae0c4d1aSHao Wu }
776*ae0c4d1aSHao Wu
777*ae0c4d1aSHao Wu static const Property npcm8xx_properties[] = {
778*ae0c4d1aSHao Wu DEFINE_PROP_LINK("dram-mr", NPCM8xxState, dram, TYPE_MEMORY_REGION,
779*ae0c4d1aSHao Wu MemoryRegion *),
780*ae0c4d1aSHao Wu };
781*ae0c4d1aSHao Wu
npcm8xx_class_init(ObjectClass * oc,void * data)782*ae0c4d1aSHao Wu static void npcm8xx_class_init(ObjectClass *oc, void *data)
783*ae0c4d1aSHao Wu {
784*ae0c4d1aSHao Wu DeviceClass *dc = DEVICE_CLASS(oc);
785*ae0c4d1aSHao Wu NPCM8xxClass *nc = NPCM8XX_CLASS(oc);
786*ae0c4d1aSHao Wu
787*ae0c4d1aSHao Wu dc->realize = npcm8xx_realize;
788*ae0c4d1aSHao Wu dc->user_creatable = false;
789*ae0c4d1aSHao Wu nc->disabled_modules = 0x00000000;
790*ae0c4d1aSHao Wu nc->num_cpus = NPCM8XX_MAX_NUM_CPUS;
791*ae0c4d1aSHao Wu device_class_set_props(dc, npcm8xx_properties);
792*ae0c4d1aSHao Wu }
793*ae0c4d1aSHao Wu
794*ae0c4d1aSHao Wu static const TypeInfo npcm8xx_soc_types[] = {
795*ae0c4d1aSHao Wu {
796*ae0c4d1aSHao Wu .name = TYPE_NPCM8XX,
797*ae0c4d1aSHao Wu .parent = TYPE_DEVICE,
798*ae0c4d1aSHao Wu .instance_size = sizeof(NPCM8xxState),
799*ae0c4d1aSHao Wu .instance_init = npcm8xx_init,
800*ae0c4d1aSHao Wu .class_size = sizeof(NPCM8xxClass),
801*ae0c4d1aSHao Wu .class_init = npcm8xx_class_init,
802*ae0c4d1aSHao Wu },
803*ae0c4d1aSHao Wu };
804*ae0c4d1aSHao Wu
805*ae0c4d1aSHao Wu DEFINE_TYPES(npcm8xx_soc_types);
806