xref: /openbmc/qemu/hw/arm/npcm7xx.c (revision b821242c)
12d8f048cSHavard Skinnemoen /*
22d8f048cSHavard Skinnemoen  * Nuvoton NPCM7xx SoC family.
32d8f048cSHavard Skinnemoen  *
42d8f048cSHavard Skinnemoen  * Copyright 2020 Google LLC
52d8f048cSHavard Skinnemoen  *
62d8f048cSHavard Skinnemoen  * This program is free software; you can redistribute it and/or modify it
72d8f048cSHavard Skinnemoen  * under the terms of the GNU General Public License as published by the
82d8f048cSHavard Skinnemoen  * Free Software Foundation; either version 2 of the License, or
92d8f048cSHavard Skinnemoen  * (at your option) any later version.
102d8f048cSHavard Skinnemoen  *
112d8f048cSHavard Skinnemoen  * This program is distributed in the hope that it will be useful, but WITHOUT
122d8f048cSHavard Skinnemoen  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
132d8f048cSHavard Skinnemoen  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
142d8f048cSHavard Skinnemoen  * for more details.
152d8f048cSHavard Skinnemoen  */
162d8f048cSHavard Skinnemoen 
172d8f048cSHavard Skinnemoen #include "qemu/osdep.h"
182d8f048cSHavard Skinnemoen 
192d8f048cSHavard Skinnemoen #include "exec/address-spaces.h"
202d8f048cSHavard Skinnemoen #include "hw/arm/boot.h"
212d8f048cSHavard Skinnemoen #include "hw/arm/npcm7xx.h"
222d8f048cSHavard Skinnemoen #include "hw/char/serial.h"
232d8f048cSHavard Skinnemoen #include "hw/loader.h"
242d8f048cSHavard Skinnemoen #include "hw/misc/unimp.h"
252d8f048cSHavard Skinnemoen #include "hw/qdev-properties.h"
262d8f048cSHavard Skinnemoen #include "qapi/error.h"
272d8f048cSHavard Skinnemoen #include "qemu/units.h"
282d8f048cSHavard Skinnemoen #include "sysemu/sysemu.h"
292d8f048cSHavard Skinnemoen 
302d8f048cSHavard Skinnemoen /*
312d8f048cSHavard Skinnemoen  * This covers the whole MMIO space. We'll use this to catch any MMIO accesses
322d8f048cSHavard Skinnemoen  * that aren't handled by any device.
332d8f048cSHavard Skinnemoen  */
342d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_BA         (0x80000000)
352d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_SZ         (0x7ffd0000)
362d8f048cSHavard Skinnemoen 
37c752bb07SHavard Skinnemoen /* OTP key storage and fuse strap array */
38c752bb07SHavard Skinnemoen #define NPCM7XX_OTP1_BA         (0xf0189000)
39c752bb07SHavard Skinnemoen #define NPCM7XX_OTP2_BA         (0xf018a000)
40c752bb07SHavard Skinnemoen 
412d8f048cSHavard Skinnemoen /* Core system modules. */
422d8f048cSHavard Skinnemoen #define NPCM7XX_L2C_BA          (0xf03fc000)
432d8f048cSHavard Skinnemoen #define NPCM7XX_CPUP_BA         (0xf03fe000)
442d8f048cSHavard Skinnemoen #define NPCM7XX_GCR_BA          (0xf0800000)
452d8f048cSHavard Skinnemoen #define NPCM7XX_CLK_BA          (0xf0801000)
461351f892SHavard Skinnemoen #define NPCM7XX_MC_BA           (0xf0824000)
472d8f048cSHavard Skinnemoen 
482d8f048cSHavard Skinnemoen /* Internal AHB SRAM */
492d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_BA         (0xc0008000)
502d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_SZ         (4 * KiB)
512d8f048cSHavard Skinnemoen 
522d8f048cSHavard Skinnemoen /* Memory blocks at the end of the address space */
532d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_BA         (0xfffd0000)
542d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_SZ         (128 * KiB)
552d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_BA          (0xffff0000)
562d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_SZ          (64 * KiB)
572d8f048cSHavard Skinnemoen 
582d8f048cSHavard Skinnemoen /*
592d8f048cSHavard Skinnemoen  * Interrupt lines going into the GIC. This does not include internal Cortex-A9
602d8f048cSHavard Skinnemoen  * interrupts.
612d8f048cSHavard Skinnemoen  */
622d8f048cSHavard Skinnemoen enum NPCM7xxInterrupt {
632d8f048cSHavard Skinnemoen     NPCM7XX_UART0_IRQ           = 2,
642d8f048cSHavard Skinnemoen     NPCM7XX_UART1_IRQ,
652d8f048cSHavard Skinnemoen     NPCM7XX_UART2_IRQ,
662d8f048cSHavard Skinnemoen     NPCM7XX_UART3_IRQ,
672d8f048cSHavard Skinnemoen     NPCM7XX_TIMER0_IRQ          = 32,   /* Timer Module 0 */
682d8f048cSHavard Skinnemoen     NPCM7XX_TIMER1_IRQ,
692d8f048cSHavard Skinnemoen     NPCM7XX_TIMER2_IRQ,
702d8f048cSHavard Skinnemoen     NPCM7XX_TIMER3_IRQ,
712d8f048cSHavard Skinnemoen     NPCM7XX_TIMER4_IRQ,
722d8f048cSHavard Skinnemoen     NPCM7XX_TIMER5_IRQ,                 /* Timer Module 1 */
732d8f048cSHavard Skinnemoen     NPCM7XX_TIMER6_IRQ,
742d8f048cSHavard Skinnemoen     NPCM7XX_TIMER7_IRQ,
752d8f048cSHavard Skinnemoen     NPCM7XX_TIMER8_IRQ,
762d8f048cSHavard Skinnemoen     NPCM7XX_TIMER9_IRQ,
772d8f048cSHavard Skinnemoen     NPCM7XX_TIMER10_IRQ,                /* Timer Module 2 */
782d8f048cSHavard Skinnemoen     NPCM7XX_TIMER11_IRQ,
792d8f048cSHavard Skinnemoen     NPCM7XX_TIMER12_IRQ,
802d8f048cSHavard Skinnemoen     NPCM7XX_TIMER13_IRQ,
812d8f048cSHavard Skinnemoen     NPCM7XX_TIMER14_IRQ,
822d8f048cSHavard Skinnemoen };
832d8f048cSHavard Skinnemoen 
842d8f048cSHavard Skinnemoen /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */
852d8f048cSHavard Skinnemoen #define NPCM7XX_NUM_IRQ         (160)
862d8f048cSHavard Skinnemoen 
872d8f048cSHavard Skinnemoen /* Register base address for each Timer Module */
882d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_tim_addr[] = {
892d8f048cSHavard Skinnemoen     0xf0008000,
902d8f048cSHavard Skinnemoen     0xf0009000,
912d8f048cSHavard Skinnemoen     0xf000a000,
922d8f048cSHavard Skinnemoen };
932d8f048cSHavard Skinnemoen 
942d8f048cSHavard Skinnemoen /* Register base address for each 16550 UART */
952d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_uart_addr[] = {
962d8f048cSHavard Skinnemoen     0xf0001000,
972d8f048cSHavard Skinnemoen     0xf0002000,
982d8f048cSHavard Skinnemoen     0xf0003000,
992d8f048cSHavard Skinnemoen     0xf0004000,
1002d8f048cSHavard Skinnemoen };
1012d8f048cSHavard Skinnemoen 
102*b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI0 CS0-1. */
103*b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu0_flash_addr[] = {
104*b821242cSHavard Skinnemoen     0x80000000, /* CS0 */
105*b821242cSHavard Skinnemoen     0x88000000, /* CS1 */
106*b821242cSHavard Skinnemoen };
107*b821242cSHavard Skinnemoen 
108*b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI3 CS0-3. */
109*b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu3_flash_addr[] = {
110*b821242cSHavard Skinnemoen     0xa0000000, /* CS0 */
111*b821242cSHavard Skinnemoen     0xa8000000, /* CS1 */
112*b821242cSHavard Skinnemoen     0xb0000000, /* CS2 */
113*b821242cSHavard Skinnemoen     0xb8000000, /* CS3 */
114*b821242cSHavard Skinnemoen };
115*b821242cSHavard Skinnemoen 
116*b821242cSHavard Skinnemoen static const struct {
117*b821242cSHavard Skinnemoen     const char *name;
118*b821242cSHavard Skinnemoen     hwaddr regs_addr;
119*b821242cSHavard Skinnemoen     int cs_count;
120*b821242cSHavard Skinnemoen     const hwaddr *flash_addr;
121*b821242cSHavard Skinnemoen } npcm7xx_fiu[] = {
122*b821242cSHavard Skinnemoen     {
123*b821242cSHavard Skinnemoen         .name = "fiu0",
124*b821242cSHavard Skinnemoen         .regs_addr = 0xfb000000,
125*b821242cSHavard Skinnemoen         .cs_count = ARRAY_SIZE(npcm7xx_fiu0_flash_addr),
126*b821242cSHavard Skinnemoen         .flash_addr = npcm7xx_fiu0_flash_addr,
127*b821242cSHavard Skinnemoen     }, {
128*b821242cSHavard Skinnemoen         .name = "fiu3",
129*b821242cSHavard Skinnemoen         .regs_addr = 0xc0000000,
130*b821242cSHavard Skinnemoen         .cs_count = ARRAY_SIZE(npcm7xx_fiu3_flash_addr),
131*b821242cSHavard Skinnemoen         .flash_addr = npcm7xx_fiu3_flash_addr,
132*b821242cSHavard Skinnemoen     },
133*b821242cSHavard Skinnemoen };
134*b821242cSHavard Skinnemoen 
1352d8f048cSHavard Skinnemoen static void npcm7xx_write_secondary_boot(ARMCPU *cpu,
1362d8f048cSHavard Skinnemoen                                          const struct arm_boot_info *info)
1372d8f048cSHavard Skinnemoen {
1382d8f048cSHavard Skinnemoen     /*
1392d8f048cSHavard Skinnemoen      * The default smpboot stub halts the secondary CPU with a 'wfi'
1402d8f048cSHavard Skinnemoen      * instruction, but the arch/arm/mach-npcm/platsmp.c in the Linux kernel
1412d8f048cSHavard Skinnemoen      * does not send an IPI to wake it up, so the second CPU fails to boot. So
1422d8f048cSHavard Skinnemoen      * we need to provide our own smpboot stub that can not use 'wfi', it has
1432d8f048cSHavard Skinnemoen      * to spin the secondary CPU until the first CPU writes to the SCRPAD reg.
1442d8f048cSHavard Skinnemoen      */
1452d8f048cSHavard Skinnemoen     uint32_t smpboot[] = {
1462d8f048cSHavard Skinnemoen         0xe59f2018,     /* ldr r2, bootreg_addr */
1472d8f048cSHavard Skinnemoen         0xe3a00000,     /* mov r0, #0 */
1482d8f048cSHavard Skinnemoen         0xe5820000,     /* str r0, [r2] */
1492d8f048cSHavard Skinnemoen         0xe320f002,     /* wfe */
1502d8f048cSHavard Skinnemoen         0xe5921000,     /* ldr r1, [r2] */
1512d8f048cSHavard Skinnemoen         0xe1110001,     /* tst r1, r1 */
1522d8f048cSHavard Skinnemoen         0x0afffffb,     /* beq <wfe> */
1532d8f048cSHavard Skinnemoen         0xe12fff11,     /* bx r1 */
1542d8f048cSHavard Skinnemoen         NPCM7XX_SMP_BOOTREG_ADDR,
1552d8f048cSHavard Skinnemoen     };
1562d8f048cSHavard Skinnemoen     int i;
1572d8f048cSHavard Skinnemoen 
1582d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(smpboot); i++) {
1592d8f048cSHavard Skinnemoen         smpboot[i] = tswap32(smpboot[i]);
1602d8f048cSHavard Skinnemoen     }
1612d8f048cSHavard Skinnemoen 
1622d8f048cSHavard Skinnemoen     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot),
1632d8f048cSHavard Skinnemoen                        NPCM7XX_SMP_LOADER_START);
1642d8f048cSHavard Skinnemoen }
1652d8f048cSHavard Skinnemoen 
1662d8f048cSHavard Skinnemoen static struct arm_boot_info npcm7xx_binfo = {
1672d8f048cSHavard Skinnemoen     .loader_start           = NPCM7XX_LOADER_START,
1682d8f048cSHavard Skinnemoen     .smp_loader_start       = NPCM7XX_SMP_LOADER_START,
1692d8f048cSHavard Skinnemoen     .smp_bootreg_addr       = NPCM7XX_SMP_BOOTREG_ADDR,
1702d8f048cSHavard Skinnemoen     .gic_cpu_if_addr        = NPCM7XX_GIC_CPU_IF_ADDR,
1712d8f048cSHavard Skinnemoen     .write_secondary_boot   = npcm7xx_write_secondary_boot,
1722d8f048cSHavard Skinnemoen     .board_id               = -1,
1732d8f048cSHavard Skinnemoen };
1742d8f048cSHavard Skinnemoen 
1752d8f048cSHavard Skinnemoen void npcm7xx_load_kernel(MachineState *machine, NPCM7xxState *soc)
1762d8f048cSHavard Skinnemoen {
1772d8f048cSHavard Skinnemoen     NPCM7xxClass *sc = NPCM7XX_GET_CLASS(soc);
1782d8f048cSHavard Skinnemoen 
1792d8f048cSHavard Skinnemoen     npcm7xx_binfo.ram_size = machine->ram_size;
1802d8f048cSHavard Skinnemoen     npcm7xx_binfo.nb_cpus = sc->num_cpus;
1812d8f048cSHavard Skinnemoen 
1822d8f048cSHavard Skinnemoen     arm_load_kernel(&soc->cpu[0], machine, &npcm7xx_binfo);
1832d8f048cSHavard Skinnemoen }
1842d8f048cSHavard Skinnemoen 
185c752bb07SHavard Skinnemoen static void npcm7xx_init_fuses(NPCM7xxState *s)
186c752bb07SHavard Skinnemoen {
187c752bb07SHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s);
188c752bb07SHavard Skinnemoen     uint32_t value;
189c752bb07SHavard Skinnemoen 
190c752bb07SHavard Skinnemoen     /*
191c752bb07SHavard Skinnemoen      * The initial mask of disabled modules indicates the chip derivative (e.g.
192c752bb07SHavard Skinnemoen      * NPCM750 or NPCM730).
193c752bb07SHavard Skinnemoen      */
194c752bb07SHavard Skinnemoen     value = tswap32(nc->disabled_modules);
195c752bb07SHavard Skinnemoen     npcm7xx_otp_array_write(&s->fuse_array, &value, NPCM7XX_FUSE_DERIVATIVE,
196c752bb07SHavard Skinnemoen                             sizeof(value));
197c752bb07SHavard Skinnemoen }
198c752bb07SHavard Skinnemoen 
1992d8f048cSHavard Skinnemoen static qemu_irq npcm7xx_irq(NPCM7xxState *s, int n)
2002d8f048cSHavard Skinnemoen {
2012d8f048cSHavard Skinnemoen     return qdev_get_gpio_in(DEVICE(&s->a9mpcore), n);
2022d8f048cSHavard Skinnemoen }
2032d8f048cSHavard Skinnemoen 
2042d8f048cSHavard Skinnemoen static void npcm7xx_init(Object *obj)
2052d8f048cSHavard Skinnemoen {
2062d8f048cSHavard Skinnemoen     NPCM7xxState *s = NPCM7XX(obj);
2072d8f048cSHavard Skinnemoen     int i;
2082d8f048cSHavard Skinnemoen 
2092d8f048cSHavard Skinnemoen     for (i = 0; i < NPCM7XX_MAX_NUM_CPUS; i++) {
2102d8f048cSHavard Skinnemoen         object_initialize_child(obj, "cpu[*]", &s->cpu[i],
2112d8f048cSHavard Skinnemoen                                 ARM_CPU_TYPE_NAME("cortex-a9"));
2122d8f048cSHavard Skinnemoen     }
2132d8f048cSHavard Skinnemoen 
2142d8f048cSHavard Skinnemoen     object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
2152d8f048cSHavard Skinnemoen     object_initialize_child(obj, "gcr", &s->gcr, TYPE_NPCM7XX_GCR);
2162d8f048cSHavard Skinnemoen     object_property_add_alias(obj, "power-on-straps", OBJECT(&s->gcr),
2172d8f048cSHavard Skinnemoen                               "power-on-straps");
2182d8f048cSHavard Skinnemoen     object_initialize_child(obj, "clk", &s->clk, TYPE_NPCM7XX_CLK);
219c752bb07SHavard Skinnemoen     object_initialize_child(obj, "otp1", &s->key_storage,
220c752bb07SHavard Skinnemoen                             TYPE_NPCM7XX_KEY_STORAGE);
221c752bb07SHavard Skinnemoen     object_initialize_child(obj, "otp2", &s->fuse_array,
222c752bb07SHavard Skinnemoen                             TYPE_NPCM7XX_FUSE_ARRAY);
2231351f892SHavard Skinnemoen     object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC);
2242d8f048cSHavard Skinnemoen 
2252d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
2262d8f048cSHavard Skinnemoen         object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER);
2272d8f048cSHavard Skinnemoen     }
228*b821242cSHavard Skinnemoen 
229*b821242cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu));
230*b821242cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
231*b821242cSHavard Skinnemoen         object_initialize_child(obj, npcm7xx_fiu[i].name, &s->fiu[i],
232*b821242cSHavard Skinnemoen                                 TYPE_NPCM7XX_FIU);
233*b821242cSHavard Skinnemoen     }
2342d8f048cSHavard Skinnemoen }
2352d8f048cSHavard Skinnemoen 
2362d8f048cSHavard Skinnemoen static void npcm7xx_realize(DeviceState *dev, Error **errp)
2372d8f048cSHavard Skinnemoen {
2382d8f048cSHavard Skinnemoen     NPCM7xxState *s = NPCM7XX(dev);
2392d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s);
2402d8f048cSHavard Skinnemoen     int i;
2412d8f048cSHavard Skinnemoen 
2422d8f048cSHavard Skinnemoen     if (memory_region_size(s->dram) > NPCM7XX_DRAM_SZ) {
2432d8f048cSHavard Skinnemoen         error_setg(errp, "%s: NPCM7xx cannot address more than %" PRIu64
2442d8f048cSHavard Skinnemoen                    " MiB of DRAM", __func__, NPCM7XX_DRAM_SZ / MiB);
2452d8f048cSHavard Skinnemoen         return;
2462d8f048cSHavard Skinnemoen     }
2472d8f048cSHavard Skinnemoen 
2482d8f048cSHavard Skinnemoen     /* CPUs */
2492d8f048cSHavard Skinnemoen     for (i = 0; i < nc->num_cpus; i++) {
2502d8f048cSHavard Skinnemoen         object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity",
2512d8f048cSHavard Skinnemoen                                 arm_cpu_mp_affinity(i, NPCM7XX_MAX_NUM_CPUS),
2522d8f048cSHavard Skinnemoen                                 &error_abort);
2532d8f048cSHavard Skinnemoen         object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar",
2542d8f048cSHavard Skinnemoen                                 NPCM7XX_GIC_CPU_IF_ADDR, &error_abort);
2552d8f048cSHavard Skinnemoen         object_property_set_bool(OBJECT(&s->cpu[i]), "reset-hivecs", true,
2562d8f048cSHavard Skinnemoen                                  &error_abort);
2572d8f048cSHavard Skinnemoen 
2582d8f048cSHavard Skinnemoen         /* Disable security extensions. */
2592d8f048cSHavard Skinnemoen         object_property_set_bool(OBJECT(&s->cpu[i]), "has_el3", false,
2602d8f048cSHavard Skinnemoen                                  &error_abort);
2612d8f048cSHavard Skinnemoen 
2622d8f048cSHavard Skinnemoen         if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
2632d8f048cSHavard Skinnemoen             return;
2642d8f048cSHavard Skinnemoen         }
2652d8f048cSHavard Skinnemoen     }
2662d8f048cSHavard Skinnemoen 
2672d8f048cSHavard Skinnemoen     /* A9MPCORE peripherals. Can only fail if we pass bad parameters here. */
2682d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->a9mpcore), "num-cpu", nc->num_cpus,
2692d8f048cSHavard Skinnemoen                             &error_abort);
2702d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->a9mpcore), "num-irq", NPCM7XX_NUM_IRQ,
2712d8f048cSHavard Skinnemoen                             &error_abort);
2722d8f048cSHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->a9mpcore), &error_abort);
2732d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->a9mpcore), 0, NPCM7XX_CPUP_BA);
2742d8f048cSHavard Skinnemoen 
2752d8f048cSHavard Skinnemoen     for (i = 0; i < nc->num_cpus; i++) {
2762d8f048cSHavard Skinnemoen         sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i,
2772d8f048cSHavard Skinnemoen                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
2782d8f048cSHavard Skinnemoen         sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i + nc->num_cpus,
2792d8f048cSHavard Skinnemoen                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
2802d8f048cSHavard Skinnemoen     }
2812d8f048cSHavard Skinnemoen 
2822d8f048cSHavard Skinnemoen     /* L2 cache controller */
2832d8f048cSHavard Skinnemoen     sysbus_create_simple("l2x0", NPCM7XX_L2C_BA, NULL);
2842d8f048cSHavard Skinnemoen 
2852d8f048cSHavard Skinnemoen     /* System Global Control Registers (GCR). Can fail due to user input. */
2862d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->gcr), "disabled-modules",
2872d8f048cSHavard Skinnemoen                             nc->disabled_modules, &error_abort);
2882d8f048cSHavard Skinnemoen     object_property_add_const_link(OBJECT(&s->gcr), "dram-mr", OBJECT(s->dram));
2892d8f048cSHavard Skinnemoen     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) {
2902d8f048cSHavard Skinnemoen         return;
2912d8f048cSHavard Skinnemoen     }
2922d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gcr), 0, NPCM7XX_GCR_BA);
2932d8f048cSHavard Skinnemoen 
2942d8f048cSHavard Skinnemoen     /* Clock Control Registers (CLK). Cannot fail. */
2952d8f048cSHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->clk), &error_abort);
2962d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->clk), 0, NPCM7XX_CLK_BA);
2972d8f048cSHavard Skinnemoen 
298c752bb07SHavard Skinnemoen     /* OTP key storage and fuse strap array. Cannot fail. */
299c752bb07SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->key_storage), &error_abort);
300c752bb07SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->key_storage), 0, NPCM7XX_OTP1_BA);
301c752bb07SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->fuse_array), &error_abort);
302c752bb07SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fuse_array), 0, NPCM7XX_OTP2_BA);
303c752bb07SHavard Skinnemoen     npcm7xx_init_fuses(s);
304c752bb07SHavard Skinnemoen 
3051351f892SHavard Skinnemoen     /* Fake Memory Controller (MC). Cannot fail. */
3061351f892SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->mc), &error_abort);
3071351f892SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->mc), 0, NPCM7XX_MC_BA);
3081351f892SHavard Skinnemoen 
3092d8f048cSHavard Skinnemoen     /* Timer Modules (TIM). Cannot fail. */
3102d8f048cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_tim_addr) != ARRAY_SIZE(s->tim));
3112d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
3122d8f048cSHavard Skinnemoen         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->tim[i]);
3132d8f048cSHavard Skinnemoen         int first_irq;
3142d8f048cSHavard Skinnemoen         int j;
3152d8f048cSHavard Skinnemoen 
3162d8f048cSHavard Skinnemoen         sysbus_realize(sbd, &error_abort);
3172d8f048cSHavard Skinnemoen         sysbus_mmio_map(sbd, 0, npcm7xx_tim_addr[i]);
3182d8f048cSHavard Skinnemoen 
3192d8f048cSHavard Skinnemoen         first_irq = NPCM7XX_TIMER0_IRQ + i * NPCM7XX_TIMERS_PER_CTRL;
3202d8f048cSHavard Skinnemoen         for (j = 0; j < NPCM7XX_TIMERS_PER_CTRL; j++) {
3212d8f048cSHavard Skinnemoen             qemu_irq irq = npcm7xx_irq(s, first_irq + j);
3222d8f048cSHavard Skinnemoen             sysbus_connect_irq(sbd, j, irq);
3232d8f048cSHavard Skinnemoen         }
3242d8f048cSHavard Skinnemoen     }
3252d8f048cSHavard Skinnemoen 
3262d8f048cSHavard Skinnemoen     /* UART0..3 (16550 compatible) */
3272d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(npcm7xx_uart_addr); i++) {
3282d8f048cSHavard Skinnemoen         serial_mm_init(get_system_memory(), npcm7xx_uart_addr[i], 2,
3292d8f048cSHavard Skinnemoen                        npcm7xx_irq(s, NPCM7XX_UART0_IRQ + i), 115200,
3302d8f048cSHavard Skinnemoen                        serial_hd(i), DEVICE_LITTLE_ENDIAN);
3312d8f048cSHavard Skinnemoen     }
3322d8f048cSHavard Skinnemoen 
333*b821242cSHavard Skinnemoen     /*
334*b821242cSHavard Skinnemoen      * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects
335*b821242cSHavard Skinnemoen      * specified, but this is a programming error.
336*b821242cSHavard Skinnemoen      */
337*b821242cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu));
338*b821242cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
339*b821242cSHavard Skinnemoen         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->fiu[i]);
340*b821242cSHavard Skinnemoen         int j;
341*b821242cSHavard Skinnemoen 
342*b821242cSHavard Skinnemoen         object_property_set_int(OBJECT(sbd), "cs-count",
343*b821242cSHavard Skinnemoen                                 npcm7xx_fiu[i].cs_count, &error_abort);
344*b821242cSHavard Skinnemoen         sysbus_realize(sbd, &error_abort);
345*b821242cSHavard Skinnemoen 
346*b821242cSHavard Skinnemoen         sysbus_mmio_map(sbd, 0, npcm7xx_fiu[i].regs_addr);
347*b821242cSHavard Skinnemoen         for (j = 0; j < npcm7xx_fiu[i].cs_count; j++) {
348*b821242cSHavard Skinnemoen             sysbus_mmio_map(sbd, j + 1, npcm7xx_fiu[i].flash_addr[j]);
349*b821242cSHavard Skinnemoen         }
350*b821242cSHavard Skinnemoen     }
351*b821242cSHavard Skinnemoen 
3522d8f048cSHavard Skinnemoen     /* RAM2 (SRAM) */
3532d8f048cSHavard Skinnemoen     memory_region_init_ram(&s->sram, OBJECT(dev), "ram2",
3542d8f048cSHavard Skinnemoen                            NPCM7XX_RAM2_SZ, &error_abort);
3552d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM2_BA, &s->sram);
3562d8f048cSHavard Skinnemoen 
3572d8f048cSHavard Skinnemoen     /* RAM3 (SRAM) */
3582d8f048cSHavard Skinnemoen     memory_region_init_ram(&s->ram3, OBJECT(dev), "ram3",
3592d8f048cSHavard Skinnemoen                            NPCM7XX_RAM3_SZ, &error_abort);
3602d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM3_BA, &s->ram3);
3612d8f048cSHavard Skinnemoen 
3622d8f048cSHavard Skinnemoen     /* Internal ROM */
3632d8f048cSHavard Skinnemoen     memory_region_init_rom(&s->irom, OBJECT(dev), "irom", NPCM7XX_ROM_SZ,
3642d8f048cSHavard Skinnemoen                            &error_abort);
3652d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_ROM_BA, &s->irom);
3662d8f048cSHavard Skinnemoen 
3672d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.shm",          0xc0001000,   4 * KiB);
3682d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vdmx",         0xe0800000,   4 * KiB);
3692d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pcierc",       0xe1000000,  64 * KiB);
3702d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.kcs",          0xf0007000,   4 * KiB);
3712d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.rng",          0xf000b000,   4 * KiB);
3722d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.adc",          0xf000c000,   4 * KiB);
3732d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gfxi",         0xf000e000,   4 * KiB);
3742d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[0]",      0xf0010000,   4 * KiB);
3752d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[1]",      0xf0011000,   4 * KiB);
3762d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[2]",      0xf0012000,   4 * KiB);
3772d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[3]",      0xf0013000,   4 * KiB);
3782d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[4]",      0xf0014000,   4 * KiB);
3792d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[5]",      0xf0015000,   4 * KiB);
3802d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[6]",      0xf0016000,   4 * KiB);
3812d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[7]",      0xf0017000,   4 * KiB);
3822d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[0]",     0xf0080000,   4 * KiB);
3832d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[1]",     0xf0081000,   4 * KiB);
3842d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[2]",     0xf0082000,   4 * KiB);
3852d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[3]",     0xf0083000,   4 * KiB);
3862d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[4]",     0xf0084000,   4 * KiB);
3872d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[5]",     0xf0085000,   4 * KiB);
3882d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[6]",     0xf0086000,   4 * KiB);
3892d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[7]",     0xf0087000,   4 * KiB);
3902d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[8]",     0xf0088000,   4 * KiB);
3912d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[9]",     0xf0089000,   4 * KiB);
3922d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[10]",    0xf008a000,   4 * KiB);
3932d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[11]",    0xf008b000,   4 * KiB);
3942d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[12]",    0xf008c000,   4 * KiB);
3952d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[13]",    0xf008d000,   4 * KiB);
3962d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[14]",    0xf008e000,   4 * KiB);
3972d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[15]",    0xf008f000,   4 * KiB);
3982d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.espi",         0xf009f000,   4 * KiB);
3992d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.peci",         0xf0100000,   4 * KiB);
4002d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.siox[1]",      0xf0101000,   4 * KiB);
4012d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.siox[2]",      0xf0102000,   4 * KiB);
4022d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pwm[0]",       0xf0103000,   4 * KiB);
4032d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pwm[1]",       0xf0104000,   4 * KiB);
4042d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[0]",       0xf0180000,   4 * KiB);
4052d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[1]",       0xf0181000,   4 * KiB);
4062d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[2]",       0xf0182000,   4 * KiB);
4072d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[3]",       0xf0183000,   4 * KiB);
4082d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[4]",       0xf0184000,   4 * KiB);
4092d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[5]",       0xf0185000,   4 * KiB);
4102d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[6]",       0xf0186000,   4 * KiB);
4112d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[7]",       0xf0187000,   4 * KiB);
4122d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pspi1",        0xf0200000,   4 * KiB);
4132d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pspi2",        0xf0201000,   4 * KiB);
4142d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ahbpci",       0xf0400000,   1 * MiB);
4152d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mcphy",        0xf05f0000,  64 * KiB);
4162d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gmac1",        0xf0802000,   8 * KiB);
4172d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gmac2",        0xf0804000,   8 * KiB);
4182d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ehci",         0xf0806000,   4 * KiB);
4192d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ohci",         0xf0807000,   4 * KiB);
4202d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vcd",          0xf0810000,  64 * KiB);
4212d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ece",          0xf0820000,   8 * KiB);
4222d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vdma",         0xf0822000,   8 * KiB);
4232d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.emc1",         0xf0825000,   4 * KiB);
4242d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.emc2",         0xf0826000,   4 * KiB);
4252d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[0]",      0xf0830000,   4 * KiB);
4262d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[1]",      0xf0831000,   4 * KiB);
4272d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[2]",      0xf0832000,   4 * KiB);
4282d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[3]",      0xf0833000,   4 * KiB);
4292d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[4]",      0xf0834000,   4 * KiB);
4302d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[5]",      0xf0835000,   4 * KiB);
4312d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[6]",      0xf0836000,   4 * KiB);
4322d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[7]",      0xf0837000,   4 * KiB);
4332d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[8]",      0xf0838000,   4 * KiB);
4342d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[9]",      0xf0839000,   4 * KiB);
4352d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.sd",           0xf0840000,   8 * KiB);
4362d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mmc",          0xf0842000,   8 * KiB);
4372d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pcimbx",       0xf0848000, 512 * KiB);
4382d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.aes",          0xf0858000,   4 * KiB);
4392d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.des",          0xf0859000,   4 * KiB);
4402d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.sha",          0xf085a000,   4 * KiB);
4412d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.secacc",       0xf085b000,   4 * KiB);
4422d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spixcs0",      0xf8000000,  16 * MiB);
4432d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spixcs1",      0xf9000000,  16 * MiB);
4442d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spix",         0xfb001000,   4 * KiB);
4452d8f048cSHavard Skinnemoen }
4462d8f048cSHavard Skinnemoen 
4472d8f048cSHavard Skinnemoen static Property npcm7xx_properties[] = {
4482d8f048cSHavard Skinnemoen     DEFINE_PROP_LINK("dram-mr", NPCM7xxState, dram, TYPE_MEMORY_REGION,
4492d8f048cSHavard Skinnemoen                      MemoryRegion *),
4502d8f048cSHavard Skinnemoen     DEFINE_PROP_END_OF_LIST(),
4512d8f048cSHavard Skinnemoen };
4522d8f048cSHavard Skinnemoen 
4532d8f048cSHavard Skinnemoen static void npcm7xx_class_init(ObjectClass *oc, void *data)
4542d8f048cSHavard Skinnemoen {
4552d8f048cSHavard Skinnemoen     DeviceClass *dc = DEVICE_CLASS(oc);
4562d8f048cSHavard Skinnemoen 
4572d8f048cSHavard Skinnemoen     dc->realize = npcm7xx_realize;
4582d8f048cSHavard Skinnemoen     dc->user_creatable = false;
4592d8f048cSHavard Skinnemoen     device_class_set_props(dc, npcm7xx_properties);
4602d8f048cSHavard Skinnemoen }
4612d8f048cSHavard Skinnemoen 
4622d8f048cSHavard Skinnemoen static void npcm730_class_init(ObjectClass *oc, void *data)
4632d8f048cSHavard Skinnemoen {
4642d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_CLASS(oc);
4652d8f048cSHavard Skinnemoen 
4662d8f048cSHavard Skinnemoen     /* NPCM730 is optimized for data center use, so no graphics, etc. */
4672d8f048cSHavard Skinnemoen     nc->disabled_modules = 0x00300395;
4682d8f048cSHavard Skinnemoen     nc->num_cpus = 2;
4692d8f048cSHavard Skinnemoen }
4702d8f048cSHavard Skinnemoen 
4712d8f048cSHavard Skinnemoen static void npcm750_class_init(ObjectClass *oc, void *data)
4722d8f048cSHavard Skinnemoen {
4732d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_CLASS(oc);
4742d8f048cSHavard Skinnemoen 
4752d8f048cSHavard Skinnemoen     /* NPCM750 has 2 cores and a full set of peripherals */
4762d8f048cSHavard Skinnemoen     nc->disabled_modules = 0x00000000;
4772d8f048cSHavard Skinnemoen     nc->num_cpus = 2;
4782d8f048cSHavard Skinnemoen }
4792d8f048cSHavard Skinnemoen 
4802d8f048cSHavard Skinnemoen static const TypeInfo npcm7xx_soc_types[] = {
4812d8f048cSHavard Skinnemoen     {
4822d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM7XX,
4832d8f048cSHavard Skinnemoen         .parent         = TYPE_DEVICE,
4842d8f048cSHavard Skinnemoen         .instance_size  = sizeof(NPCM7xxState),
4852d8f048cSHavard Skinnemoen         .instance_init  = npcm7xx_init,
4862d8f048cSHavard Skinnemoen         .class_size     = sizeof(NPCM7xxClass),
4872d8f048cSHavard Skinnemoen         .class_init     = npcm7xx_class_init,
4882d8f048cSHavard Skinnemoen         .abstract       = true,
4892d8f048cSHavard Skinnemoen     }, {
4902d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM730,
4912d8f048cSHavard Skinnemoen         .parent         = TYPE_NPCM7XX,
4922d8f048cSHavard Skinnemoen         .class_init     = npcm730_class_init,
4932d8f048cSHavard Skinnemoen     }, {
4942d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM750,
4952d8f048cSHavard Skinnemoen         .parent         = TYPE_NPCM7XX,
4962d8f048cSHavard Skinnemoen         .class_init     = npcm750_class_init,
4972d8f048cSHavard Skinnemoen     },
4982d8f048cSHavard Skinnemoen };
4992d8f048cSHavard Skinnemoen 
5002d8f048cSHavard Skinnemoen DEFINE_TYPES(npcm7xx_soc_types);
501