12d8f048cSHavard Skinnemoen /* 22d8f048cSHavard Skinnemoen * Nuvoton NPCM7xx SoC family. 32d8f048cSHavard Skinnemoen * 42d8f048cSHavard Skinnemoen * Copyright 2020 Google LLC 52d8f048cSHavard Skinnemoen * 62d8f048cSHavard Skinnemoen * This program is free software; you can redistribute it and/or modify it 72d8f048cSHavard Skinnemoen * under the terms of the GNU General Public License as published by the 82d8f048cSHavard Skinnemoen * Free Software Foundation; either version 2 of the License, or 92d8f048cSHavard Skinnemoen * (at your option) any later version. 102d8f048cSHavard Skinnemoen * 112d8f048cSHavard Skinnemoen * This program is distributed in the hope that it will be useful, but WITHOUT 122d8f048cSHavard Skinnemoen * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 132d8f048cSHavard Skinnemoen * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 142d8f048cSHavard Skinnemoen * for more details. 152d8f048cSHavard Skinnemoen */ 162d8f048cSHavard Skinnemoen 172d8f048cSHavard Skinnemoen #include "qemu/osdep.h" 182d8f048cSHavard Skinnemoen 192d8f048cSHavard Skinnemoen #include "exec/address-spaces.h" 202d8f048cSHavard Skinnemoen #include "hw/arm/boot.h" 212d8f048cSHavard Skinnemoen #include "hw/arm/npcm7xx.h" 222d8f048cSHavard Skinnemoen #include "hw/char/serial.h" 232d8f048cSHavard Skinnemoen #include "hw/loader.h" 242d8f048cSHavard Skinnemoen #include "hw/misc/unimp.h" 252d8f048cSHavard Skinnemoen #include "hw/qdev-properties.h" 262d8f048cSHavard Skinnemoen #include "qapi/error.h" 272d8f048cSHavard Skinnemoen #include "qemu/units.h" 282d8f048cSHavard Skinnemoen #include "sysemu/sysemu.h" 292d8f048cSHavard Skinnemoen 302d8f048cSHavard Skinnemoen /* 312d8f048cSHavard Skinnemoen * This covers the whole MMIO space. We'll use this to catch any MMIO accesses 322d8f048cSHavard Skinnemoen * that aren't handled by any device. 332d8f048cSHavard Skinnemoen */ 342d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_BA (0x80000000) 352d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_SZ (0x7ffd0000) 362d8f048cSHavard Skinnemoen 37c752bb07SHavard Skinnemoen /* OTP key storage and fuse strap array */ 38c752bb07SHavard Skinnemoen #define NPCM7XX_OTP1_BA (0xf0189000) 39c752bb07SHavard Skinnemoen #define NPCM7XX_OTP2_BA (0xf018a000) 40c752bb07SHavard Skinnemoen 412d8f048cSHavard Skinnemoen /* Core system modules. */ 422d8f048cSHavard Skinnemoen #define NPCM7XX_L2C_BA (0xf03fc000) 432d8f048cSHavard Skinnemoen #define NPCM7XX_CPUP_BA (0xf03fe000) 442d8f048cSHavard Skinnemoen #define NPCM7XX_GCR_BA (0xf0800000) 452d8f048cSHavard Skinnemoen #define NPCM7XX_CLK_BA (0xf0801000) 461351f892SHavard Skinnemoen #define NPCM7XX_MC_BA (0xf0824000) 47326ccfe2SHavard Skinnemoen #define NPCM7XX_RNG_BA (0xf000b000) 482d8f048cSHavard Skinnemoen 49e23e7b12SHavard Skinnemoen /* USB Host modules */ 50e23e7b12SHavard Skinnemoen #define NPCM7XX_EHCI_BA (0xf0806000) 51e23e7b12SHavard Skinnemoen #define NPCM7XX_OHCI_BA (0xf0807000) 52e23e7b12SHavard Skinnemoen 532d8f048cSHavard Skinnemoen /* Internal AHB SRAM */ 542d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_BA (0xc0008000) 552d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_SZ (4 * KiB) 562d8f048cSHavard Skinnemoen 572d8f048cSHavard Skinnemoen /* Memory blocks at the end of the address space */ 582d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_BA (0xfffd0000) 592d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_SZ (128 * KiB) 602d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_BA (0xffff0000) 612d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_SZ (64 * KiB) 622d8f048cSHavard Skinnemoen 632ddae9ccSHavard Skinnemoen /* Clock configuration values to be fixed up when bypassing bootloader */ 642ddae9ccSHavard Skinnemoen 652ddae9ccSHavard Skinnemoen /* Run PLL1 at 1600 MHz */ 662ddae9ccSHavard Skinnemoen #define NPCM7XX_PLLCON1_FIXUP_VAL (0x00402101) 672ddae9ccSHavard Skinnemoen /* Run the CPU from PLL1 and UART from PLL2 */ 682ddae9ccSHavard Skinnemoen #define NPCM7XX_CLKSEL_FIXUP_VAL (0x004aaba9) 692ddae9ccSHavard Skinnemoen 702d8f048cSHavard Skinnemoen /* 712d8f048cSHavard Skinnemoen * Interrupt lines going into the GIC. This does not include internal Cortex-A9 722d8f048cSHavard Skinnemoen * interrupts. 732d8f048cSHavard Skinnemoen */ 742d8f048cSHavard Skinnemoen enum NPCM7xxInterrupt { 752d8f048cSHavard Skinnemoen NPCM7XX_UART0_IRQ = 2, 762d8f048cSHavard Skinnemoen NPCM7XX_UART1_IRQ, 772d8f048cSHavard Skinnemoen NPCM7XX_UART2_IRQ, 782d8f048cSHavard Skinnemoen NPCM7XX_UART3_IRQ, 792d8f048cSHavard Skinnemoen NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ 802d8f048cSHavard Skinnemoen NPCM7XX_TIMER1_IRQ, 812d8f048cSHavard Skinnemoen NPCM7XX_TIMER2_IRQ, 822d8f048cSHavard Skinnemoen NPCM7XX_TIMER3_IRQ, 832d8f048cSHavard Skinnemoen NPCM7XX_TIMER4_IRQ, 842d8f048cSHavard Skinnemoen NPCM7XX_TIMER5_IRQ, /* Timer Module 1 */ 852d8f048cSHavard Skinnemoen NPCM7XX_TIMER6_IRQ, 862d8f048cSHavard Skinnemoen NPCM7XX_TIMER7_IRQ, 872d8f048cSHavard Skinnemoen NPCM7XX_TIMER8_IRQ, 882d8f048cSHavard Skinnemoen NPCM7XX_TIMER9_IRQ, 892d8f048cSHavard Skinnemoen NPCM7XX_TIMER10_IRQ, /* Timer Module 2 */ 902d8f048cSHavard Skinnemoen NPCM7XX_TIMER11_IRQ, 912d8f048cSHavard Skinnemoen NPCM7XX_TIMER12_IRQ, 922d8f048cSHavard Skinnemoen NPCM7XX_TIMER13_IRQ, 932d8f048cSHavard Skinnemoen NPCM7XX_TIMER14_IRQ, 947d378ed6SHao Wu NPCM7XX_WDG0_IRQ = 47, /* Timer Module 0 Watchdog */ 957d378ed6SHao Wu NPCM7XX_WDG1_IRQ, /* Timer Module 1 Watchdog */ 967d378ed6SHao Wu NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ 97e23e7b12SHavard Skinnemoen NPCM7XX_EHCI_IRQ = 61, 98e23e7b12SHavard Skinnemoen NPCM7XX_OHCI_IRQ = 62, 99*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO0_IRQ = 116, 100*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO1_IRQ, 101*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO2_IRQ, 102*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO3_IRQ, 103*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO4_IRQ, 104*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO5_IRQ, 105*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO6_IRQ, 106*526dbbe0SHavard Skinnemoen NPCM7XX_GPIO7_IRQ, 1072d8f048cSHavard Skinnemoen }; 1082d8f048cSHavard Skinnemoen 1092d8f048cSHavard Skinnemoen /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */ 1102d8f048cSHavard Skinnemoen #define NPCM7XX_NUM_IRQ (160) 1112d8f048cSHavard Skinnemoen 1122d8f048cSHavard Skinnemoen /* Register base address for each Timer Module */ 1132d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_tim_addr[] = { 1142d8f048cSHavard Skinnemoen 0xf0008000, 1152d8f048cSHavard Skinnemoen 0xf0009000, 1162d8f048cSHavard Skinnemoen 0xf000a000, 1172d8f048cSHavard Skinnemoen }; 1182d8f048cSHavard Skinnemoen 1192d8f048cSHavard Skinnemoen /* Register base address for each 16550 UART */ 1202d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_uart_addr[] = { 1212d8f048cSHavard Skinnemoen 0xf0001000, 1222d8f048cSHavard Skinnemoen 0xf0002000, 1232d8f048cSHavard Skinnemoen 0xf0003000, 1242d8f048cSHavard Skinnemoen 0xf0004000, 1252d8f048cSHavard Skinnemoen }; 1262d8f048cSHavard Skinnemoen 127b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI0 CS0-1. */ 128b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu0_flash_addr[] = { 129b821242cSHavard Skinnemoen 0x80000000, /* CS0 */ 130b821242cSHavard Skinnemoen 0x88000000, /* CS1 */ 131b821242cSHavard Skinnemoen }; 132b821242cSHavard Skinnemoen 133b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI3 CS0-3. */ 134b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu3_flash_addr[] = { 135b821242cSHavard Skinnemoen 0xa0000000, /* CS0 */ 136b821242cSHavard Skinnemoen 0xa8000000, /* CS1 */ 137b821242cSHavard Skinnemoen 0xb0000000, /* CS2 */ 138b821242cSHavard Skinnemoen 0xb8000000, /* CS3 */ 139b821242cSHavard Skinnemoen }; 140b821242cSHavard Skinnemoen 141b821242cSHavard Skinnemoen static const struct { 142*526dbbe0SHavard Skinnemoen hwaddr regs_addr; 143*526dbbe0SHavard Skinnemoen uint32_t unconnected_pins; 144*526dbbe0SHavard Skinnemoen uint32_t reset_pu; 145*526dbbe0SHavard Skinnemoen uint32_t reset_pd; 146*526dbbe0SHavard Skinnemoen uint32_t reset_osrc; 147*526dbbe0SHavard Skinnemoen uint32_t reset_odsc; 148*526dbbe0SHavard Skinnemoen } npcm7xx_gpio[] = { 149*526dbbe0SHavard Skinnemoen { 150*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0010000, 151*526dbbe0SHavard Skinnemoen .reset_pu = 0xff03ffff, 152*526dbbe0SHavard Skinnemoen .reset_pd = 0x00fc0000, 153*526dbbe0SHavard Skinnemoen }, { 154*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0011000, 155*526dbbe0SHavard Skinnemoen .unconnected_pins = 0x0000001e, 156*526dbbe0SHavard Skinnemoen .reset_pu = 0xfefffe07, 157*526dbbe0SHavard Skinnemoen .reset_pd = 0x010001e0, 158*526dbbe0SHavard Skinnemoen }, { 159*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0012000, 160*526dbbe0SHavard Skinnemoen .reset_pu = 0x780fffff, 161*526dbbe0SHavard Skinnemoen .reset_pd = 0x07f00000, 162*526dbbe0SHavard Skinnemoen .reset_odsc = 0x00700000, 163*526dbbe0SHavard Skinnemoen }, { 164*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0013000, 165*526dbbe0SHavard Skinnemoen .reset_pu = 0x00fc0000, 166*526dbbe0SHavard Skinnemoen .reset_pd = 0xff000000, 167*526dbbe0SHavard Skinnemoen }, { 168*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0014000, 169*526dbbe0SHavard Skinnemoen .reset_pu = 0xffffffff, 170*526dbbe0SHavard Skinnemoen }, { 171*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0015000, 172*526dbbe0SHavard Skinnemoen .reset_pu = 0xbf83f801, 173*526dbbe0SHavard Skinnemoen .reset_pd = 0x007c0000, 174*526dbbe0SHavard Skinnemoen .reset_osrc = 0x000000f1, 175*526dbbe0SHavard Skinnemoen .reset_odsc = 0x3f9f80f1, 176*526dbbe0SHavard Skinnemoen }, { 177*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0016000, 178*526dbbe0SHavard Skinnemoen .reset_pu = 0xfc00f801, 179*526dbbe0SHavard Skinnemoen .reset_pd = 0x000007fe, 180*526dbbe0SHavard Skinnemoen .reset_odsc = 0x00000800, 181*526dbbe0SHavard Skinnemoen }, { 182*526dbbe0SHavard Skinnemoen .regs_addr = 0xf0017000, 183*526dbbe0SHavard Skinnemoen .unconnected_pins = 0xffffff00, 184*526dbbe0SHavard Skinnemoen .reset_pu = 0x0000007f, 185*526dbbe0SHavard Skinnemoen .reset_osrc = 0x0000007f, 186*526dbbe0SHavard Skinnemoen .reset_odsc = 0x0000007f, 187*526dbbe0SHavard Skinnemoen }, 188*526dbbe0SHavard Skinnemoen }; 189*526dbbe0SHavard Skinnemoen 190*526dbbe0SHavard Skinnemoen static const struct { 191b821242cSHavard Skinnemoen const char *name; 192b821242cSHavard Skinnemoen hwaddr regs_addr; 193b821242cSHavard Skinnemoen int cs_count; 194b821242cSHavard Skinnemoen const hwaddr *flash_addr; 195b821242cSHavard Skinnemoen } npcm7xx_fiu[] = { 196b821242cSHavard Skinnemoen { 197b821242cSHavard Skinnemoen .name = "fiu0", 198b821242cSHavard Skinnemoen .regs_addr = 0xfb000000, 199b821242cSHavard Skinnemoen .cs_count = ARRAY_SIZE(npcm7xx_fiu0_flash_addr), 200b821242cSHavard Skinnemoen .flash_addr = npcm7xx_fiu0_flash_addr, 201b821242cSHavard Skinnemoen }, { 202b821242cSHavard Skinnemoen .name = "fiu3", 203b821242cSHavard Skinnemoen .regs_addr = 0xc0000000, 204b821242cSHavard Skinnemoen .cs_count = ARRAY_SIZE(npcm7xx_fiu3_flash_addr), 205b821242cSHavard Skinnemoen .flash_addr = npcm7xx_fiu3_flash_addr, 206b821242cSHavard Skinnemoen }, 207b821242cSHavard Skinnemoen }; 208b821242cSHavard Skinnemoen 2092ddae9ccSHavard Skinnemoen static void npcm7xx_write_board_setup(ARMCPU *cpu, 2102ddae9ccSHavard Skinnemoen const struct arm_boot_info *info) 2112ddae9ccSHavard Skinnemoen { 2122ddae9ccSHavard Skinnemoen uint32_t board_setup[] = { 2132ddae9ccSHavard Skinnemoen 0xe59f0010, /* ldr r0, clk_base_addr */ 2142ddae9ccSHavard Skinnemoen 0xe59f1010, /* ldr r1, pllcon1_value */ 2152ddae9ccSHavard Skinnemoen 0xe5801010, /* str r1, [r0, #16] */ 2162ddae9ccSHavard Skinnemoen 0xe59f100c, /* ldr r1, clksel_value */ 2172ddae9ccSHavard Skinnemoen 0xe5801004, /* str r1, [r0, #4] */ 2182ddae9ccSHavard Skinnemoen 0xe12fff1e, /* bx lr */ 2192ddae9ccSHavard Skinnemoen NPCM7XX_CLK_BA, 2202ddae9ccSHavard Skinnemoen NPCM7XX_PLLCON1_FIXUP_VAL, 2212ddae9ccSHavard Skinnemoen NPCM7XX_CLKSEL_FIXUP_VAL, 2222ddae9ccSHavard Skinnemoen }; 2232ddae9ccSHavard Skinnemoen int i; 2242ddae9ccSHavard Skinnemoen 2252ddae9ccSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(board_setup); i++) { 2262ddae9ccSHavard Skinnemoen board_setup[i] = tswap32(board_setup[i]); 2272ddae9ccSHavard Skinnemoen } 2282ddae9ccSHavard Skinnemoen rom_add_blob_fixed("board-setup", board_setup, sizeof(board_setup), 2292ddae9ccSHavard Skinnemoen info->board_setup_addr); 2302ddae9ccSHavard Skinnemoen } 2312ddae9ccSHavard Skinnemoen 2322d8f048cSHavard Skinnemoen static void npcm7xx_write_secondary_boot(ARMCPU *cpu, 2332d8f048cSHavard Skinnemoen const struct arm_boot_info *info) 2342d8f048cSHavard Skinnemoen { 2352d8f048cSHavard Skinnemoen /* 2362d8f048cSHavard Skinnemoen * The default smpboot stub halts the secondary CPU with a 'wfi' 2372d8f048cSHavard Skinnemoen * instruction, but the arch/arm/mach-npcm/platsmp.c in the Linux kernel 2382d8f048cSHavard Skinnemoen * does not send an IPI to wake it up, so the second CPU fails to boot. So 2392d8f048cSHavard Skinnemoen * we need to provide our own smpboot stub that can not use 'wfi', it has 2402d8f048cSHavard Skinnemoen * to spin the secondary CPU until the first CPU writes to the SCRPAD reg. 2412d8f048cSHavard Skinnemoen */ 2422d8f048cSHavard Skinnemoen uint32_t smpboot[] = { 2432d8f048cSHavard Skinnemoen 0xe59f2018, /* ldr r2, bootreg_addr */ 2442d8f048cSHavard Skinnemoen 0xe3a00000, /* mov r0, #0 */ 2452d8f048cSHavard Skinnemoen 0xe5820000, /* str r0, [r2] */ 2462d8f048cSHavard Skinnemoen 0xe320f002, /* wfe */ 2472d8f048cSHavard Skinnemoen 0xe5921000, /* ldr r1, [r2] */ 2482d8f048cSHavard Skinnemoen 0xe1110001, /* tst r1, r1 */ 2492d8f048cSHavard Skinnemoen 0x0afffffb, /* beq <wfe> */ 2502d8f048cSHavard Skinnemoen 0xe12fff11, /* bx r1 */ 2512d8f048cSHavard Skinnemoen NPCM7XX_SMP_BOOTREG_ADDR, 2522d8f048cSHavard Skinnemoen }; 2532d8f048cSHavard Skinnemoen int i; 2542d8f048cSHavard Skinnemoen 2552d8f048cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(smpboot); i++) { 2562d8f048cSHavard Skinnemoen smpboot[i] = tswap32(smpboot[i]); 2572d8f048cSHavard Skinnemoen } 2582d8f048cSHavard Skinnemoen 2592d8f048cSHavard Skinnemoen rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), 2602d8f048cSHavard Skinnemoen NPCM7XX_SMP_LOADER_START); 2612d8f048cSHavard Skinnemoen } 2622d8f048cSHavard Skinnemoen 2632d8f048cSHavard Skinnemoen static struct arm_boot_info npcm7xx_binfo = { 2642d8f048cSHavard Skinnemoen .loader_start = NPCM7XX_LOADER_START, 2652d8f048cSHavard Skinnemoen .smp_loader_start = NPCM7XX_SMP_LOADER_START, 2662d8f048cSHavard Skinnemoen .smp_bootreg_addr = NPCM7XX_SMP_BOOTREG_ADDR, 2672d8f048cSHavard Skinnemoen .gic_cpu_if_addr = NPCM7XX_GIC_CPU_IF_ADDR, 2682d8f048cSHavard Skinnemoen .write_secondary_boot = npcm7xx_write_secondary_boot, 2692d8f048cSHavard Skinnemoen .board_id = -1, 2702ddae9ccSHavard Skinnemoen .board_setup_addr = NPCM7XX_BOARD_SETUP_ADDR, 2712ddae9ccSHavard Skinnemoen .write_board_setup = npcm7xx_write_board_setup, 2722d8f048cSHavard Skinnemoen }; 2732d8f048cSHavard Skinnemoen 2742d8f048cSHavard Skinnemoen void npcm7xx_load_kernel(MachineState *machine, NPCM7xxState *soc) 2752d8f048cSHavard Skinnemoen { 2762d8f048cSHavard Skinnemoen NPCM7xxClass *sc = NPCM7XX_GET_CLASS(soc); 2772d8f048cSHavard Skinnemoen 2782d8f048cSHavard Skinnemoen npcm7xx_binfo.ram_size = machine->ram_size; 2792d8f048cSHavard Skinnemoen npcm7xx_binfo.nb_cpus = sc->num_cpus; 2802d8f048cSHavard Skinnemoen 2812d8f048cSHavard Skinnemoen arm_load_kernel(&soc->cpu[0], machine, &npcm7xx_binfo); 2822d8f048cSHavard Skinnemoen } 2832d8f048cSHavard Skinnemoen 284c752bb07SHavard Skinnemoen static void npcm7xx_init_fuses(NPCM7xxState *s) 285c752bb07SHavard Skinnemoen { 286c752bb07SHavard Skinnemoen NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s); 287c752bb07SHavard Skinnemoen uint32_t value; 288c752bb07SHavard Skinnemoen 289c752bb07SHavard Skinnemoen /* 290c752bb07SHavard Skinnemoen * The initial mask of disabled modules indicates the chip derivative (e.g. 291c752bb07SHavard Skinnemoen * NPCM750 or NPCM730). 292c752bb07SHavard Skinnemoen */ 293c752bb07SHavard Skinnemoen value = tswap32(nc->disabled_modules); 294c752bb07SHavard Skinnemoen npcm7xx_otp_array_write(&s->fuse_array, &value, NPCM7XX_FUSE_DERIVATIVE, 295c752bb07SHavard Skinnemoen sizeof(value)); 296c752bb07SHavard Skinnemoen } 297c752bb07SHavard Skinnemoen 2982d8f048cSHavard Skinnemoen static qemu_irq npcm7xx_irq(NPCM7xxState *s, int n) 2992d8f048cSHavard Skinnemoen { 3002d8f048cSHavard Skinnemoen return qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); 3012d8f048cSHavard Skinnemoen } 3022d8f048cSHavard Skinnemoen 3032d8f048cSHavard Skinnemoen static void npcm7xx_init(Object *obj) 3042d8f048cSHavard Skinnemoen { 3052d8f048cSHavard Skinnemoen NPCM7xxState *s = NPCM7XX(obj); 3062d8f048cSHavard Skinnemoen int i; 3072d8f048cSHavard Skinnemoen 3082d8f048cSHavard Skinnemoen for (i = 0; i < NPCM7XX_MAX_NUM_CPUS; i++) { 3092d8f048cSHavard Skinnemoen object_initialize_child(obj, "cpu[*]", &s->cpu[i], 3102d8f048cSHavard Skinnemoen ARM_CPU_TYPE_NAME("cortex-a9")); 3112d8f048cSHavard Skinnemoen } 3122d8f048cSHavard Skinnemoen 3132d8f048cSHavard Skinnemoen object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); 3142d8f048cSHavard Skinnemoen object_initialize_child(obj, "gcr", &s->gcr, TYPE_NPCM7XX_GCR); 3152d8f048cSHavard Skinnemoen object_property_add_alias(obj, "power-on-straps", OBJECT(&s->gcr), 3162d8f048cSHavard Skinnemoen "power-on-straps"); 3172d8f048cSHavard Skinnemoen object_initialize_child(obj, "clk", &s->clk, TYPE_NPCM7XX_CLK); 318c752bb07SHavard Skinnemoen object_initialize_child(obj, "otp1", &s->key_storage, 319c752bb07SHavard Skinnemoen TYPE_NPCM7XX_KEY_STORAGE); 320c752bb07SHavard Skinnemoen object_initialize_child(obj, "otp2", &s->fuse_array, 321c752bb07SHavard Skinnemoen TYPE_NPCM7XX_FUSE_ARRAY); 3221351f892SHavard Skinnemoen object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC); 323326ccfe2SHavard Skinnemoen object_initialize_child(obj, "rng", &s->rng, TYPE_NPCM7XX_RNG); 3242d8f048cSHavard Skinnemoen 3252d8f048cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->tim); i++) { 3262d8f048cSHavard Skinnemoen object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER); 3272d8f048cSHavard Skinnemoen } 328b821242cSHavard Skinnemoen 329*526dbbe0SHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->gpio); i++) { 330*526dbbe0SHavard Skinnemoen object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_NPCM7XX_GPIO); 331*526dbbe0SHavard Skinnemoen } 332*526dbbe0SHavard Skinnemoen 333e23e7b12SHavard Skinnemoen object_initialize_child(obj, "ehci", &s->ehci, TYPE_NPCM7XX_EHCI); 334e23e7b12SHavard Skinnemoen object_initialize_child(obj, "ohci", &s->ohci, TYPE_SYSBUS_OHCI); 335e23e7b12SHavard Skinnemoen 336b821242cSHavard Skinnemoen QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu)); 337b821242cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->fiu); i++) { 338b821242cSHavard Skinnemoen object_initialize_child(obj, npcm7xx_fiu[i].name, &s->fiu[i], 339b821242cSHavard Skinnemoen TYPE_NPCM7XX_FIU); 340b821242cSHavard Skinnemoen } 3412d8f048cSHavard Skinnemoen } 3422d8f048cSHavard Skinnemoen 3432d8f048cSHavard Skinnemoen static void npcm7xx_realize(DeviceState *dev, Error **errp) 3442d8f048cSHavard Skinnemoen { 3452d8f048cSHavard Skinnemoen NPCM7xxState *s = NPCM7XX(dev); 3462d8f048cSHavard Skinnemoen NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s); 3472d8f048cSHavard Skinnemoen int i; 3482d8f048cSHavard Skinnemoen 3492d8f048cSHavard Skinnemoen if (memory_region_size(s->dram) > NPCM7XX_DRAM_SZ) { 3502d8f048cSHavard Skinnemoen error_setg(errp, "%s: NPCM7xx cannot address more than %" PRIu64 3512d8f048cSHavard Skinnemoen " MiB of DRAM", __func__, NPCM7XX_DRAM_SZ / MiB); 3522d8f048cSHavard Skinnemoen return; 3532d8f048cSHavard Skinnemoen } 3542d8f048cSHavard Skinnemoen 3552d8f048cSHavard Skinnemoen /* CPUs */ 3562d8f048cSHavard Skinnemoen for (i = 0; i < nc->num_cpus; i++) { 3572d8f048cSHavard Skinnemoen object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity", 3582d8f048cSHavard Skinnemoen arm_cpu_mp_affinity(i, NPCM7XX_MAX_NUM_CPUS), 3592d8f048cSHavard Skinnemoen &error_abort); 3602d8f048cSHavard Skinnemoen object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar", 3612d8f048cSHavard Skinnemoen NPCM7XX_GIC_CPU_IF_ADDR, &error_abort); 3622d8f048cSHavard Skinnemoen object_property_set_bool(OBJECT(&s->cpu[i]), "reset-hivecs", true, 3632d8f048cSHavard Skinnemoen &error_abort); 3642d8f048cSHavard Skinnemoen 3652d8f048cSHavard Skinnemoen /* Disable security extensions. */ 3662d8f048cSHavard Skinnemoen object_property_set_bool(OBJECT(&s->cpu[i]), "has_el3", false, 3672d8f048cSHavard Skinnemoen &error_abort); 3682d8f048cSHavard Skinnemoen 3692d8f048cSHavard Skinnemoen if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) { 3702d8f048cSHavard Skinnemoen return; 3712d8f048cSHavard Skinnemoen } 3722d8f048cSHavard Skinnemoen } 3732d8f048cSHavard Skinnemoen 3742d8f048cSHavard Skinnemoen /* A9MPCORE peripherals. Can only fail if we pass bad parameters here. */ 3752d8f048cSHavard Skinnemoen object_property_set_int(OBJECT(&s->a9mpcore), "num-cpu", nc->num_cpus, 3762d8f048cSHavard Skinnemoen &error_abort); 3772d8f048cSHavard Skinnemoen object_property_set_int(OBJECT(&s->a9mpcore), "num-irq", NPCM7XX_NUM_IRQ, 3782d8f048cSHavard Skinnemoen &error_abort); 3792d8f048cSHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->a9mpcore), &error_abort); 3802d8f048cSHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->a9mpcore), 0, NPCM7XX_CPUP_BA); 3812d8f048cSHavard Skinnemoen 3822d8f048cSHavard Skinnemoen for (i = 0; i < nc->num_cpus; i++) { 3832d8f048cSHavard Skinnemoen sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i, 3842d8f048cSHavard Skinnemoen qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ)); 3852d8f048cSHavard Skinnemoen sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i + nc->num_cpus, 3862d8f048cSHavard Skinnemoen qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ)); 3872d8f048cSHavard Skinnemoen } 3882d8f048cSHavard Skinnemoen 3892d8f048cSHavard Skinnemoen /* L2 cache controller */ 3902d8f048cSHavard Skinnemoen sysbus_create_simple("l2x0", NPCM7XX_L2C_BA, NULL); 3912d8f048cSHavard Skinnemoen 3922d8f048cSHavard Skinnemoen /* System Global Control Registers (GCR). Can fail due to user input. */ 3932d8f048cSHavard Skinnemoen object_property_set_int(OBJECT(&s->gcr), "disabled-modules", 3942d8f048cSHavard Skinnemoen nc->disabled_modules, &error_abort); 3952d8f048cSHavard Skinnemoen object_property_add_const_link(OBJECT(&s->gcr), "dram-mr", OBJECT(s->dram)); 3962d8f048cSHavard Skinnemoen if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) { 3972d8f048cSHavard Skinnemoen return; 3982d8f048cSHavard Skinnemoen } 3992d8f048cSHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->gcr), 0, NPCM7XX_GCR_BA); 4002d8f048cSHavard Skinnemoen 4012d8f048cSHavard Skinnemoen /* Clock Control Registers (CLK). Cannot fail. */ 4022d8f048cSHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->clk), &error_abort); 4032d8f048cSHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->clk), 0, NPCM7XX_CLK_BA); 4042d8f048cSHavard Skinnemoen 405c752bb07SHavard Skinnemoen /* OTP key storage and fuse strap array. Cannot fail. */ 406c752bb07SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->key_storage), &error_abort); 407c752bb07SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->key_storage), 0, NPCM7XX_OTP1_BA); 408c752bb07SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->fuse_array), &error_abort); 409c752bb07SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->fuse_array), 0, NPCM7XX_OTP2_BA); 410c752bb07SHavard Skinnemoen npcm7xx_init_fuses(s); 411c752bb07SHavard Skinnemoen 4121351f892SHavard Skinnemoen /* Fake Memory Controller (MC). Cannot fail. */ 4131351f892SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->mc), &error_abort); 4141351f892SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->mc), 0, NPCM7XX_MC_BA); 4151351f892SHavard Skinnemoen 4162d8f048cSHavard Skinnemoen /* Timer Modules (TIM). Cannot fail. */ 4172d8f048cSHavard Skinnemoen QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_tim_addr) != ARRAY_SIZE(s->tim)); 4182d8f048cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->tim); i++) { 4192d8f048cSHavard Skinnemoen SysBusDevice *sbd = SYS_BUS_DEVICE(&s->tim[i]); 4202d8f048cSHavard Skinnemoen int first_irq; 4212d8f048cSHavard Skinnemoen int j; 4222d8f048cSHavard Skinnemoen 4232d8f048cSHavard Skinnemoen sysbus_realize(sbd, &error_abort); 4242d8f048cSHavard Skinnemoen sysbus_mmio_map(sbd, 0, npcm7xx_tim_addr[i]); 4252d8f048cSHavard Skinnemoen 4262d8f048cSHavard Skinnemoen first_irq = NPCM7XX_TIMER0_IRQ + i * NPCM7XX_TIMERS_PER_CTRL; 4272d8f048cSHavard Skinnemoen for (j = 0; j < NPCM7XX_TIMERS_PER_CTRL; j++) { 4282d8f048cSHavard Skinnemoen qemu_irq irq = npcm7xx_irq(s, first_irq + j); 4292d8f048cSHavard Skinnemoen sysbus_connect_irq(sbd, j, irq); 4302d8f048cSHavard Skinnemoen } 4317d378ed6SHao Wu 4327d378ed6SHao Wu /* IRQ for watchdogs */ 4337d378ed6SHao Wu sysbus_connect_irq(sbd, NPCM7XX_TIMERS_PER_CTRL, 4347d378ed6SHao Wu npcm7xx_irq(s, NPCM7XX_WDG0_IRQ + i)); 4357d378ed6SHao Wu /* GPIO that connects clk module with watchdog */ 4367d378ed6SHao Wu qdev_connect_gpio_out_named(DEVICE(&s->tim[i]), 4377d378ed6SHao Wu NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 0, 4387d378ed6SHao Wu qdev_get_gpio_in_named(DEVICE(&s->clk), 4397d378ed6SHao Wu NPCM7XX_WATCHDOG_RESET_GPIO_IN, i)); 4402d8f048cSHavard Skinnemoen } 4412d8f048cSHavard Skinnemoen 4422d8f048cSHavard Skinnemoen /* UART0..3 (16550 compatible) */ 4432d8f048cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(npcm7xx_uart_addr); i++) { 4442d8f048cSHavard Skinnemoen serial_mm_init(get_system_memory(), npcm7xx_uart_addr[i], 2, 4452d8f048cSHavard Skinnemoen npcm7xx_irq(s, NPCM7XX_UART0_IRQ + i), 115200, 4462d8f048cSHavard Skinnemoen serial_hd(i), DEVICE_LITTLE_ENDIAN); 4472d8f048cSHavard Skinnemoen } 4482d8f048cSHavard Skinnemoen 449326ccfe2SHavard Skinnemoen /* Random Number Generator. Cannot fail. */ 450326ccfe2SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort); 451326ccfe2SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM7XX_RNG_BA); 452326ccfe2SHavard Skinnemoen 453*526dbbe0SHavard Skinnemoen /* GPIO modules. Cannot fail. */ 454*526dbbe0SHavard Skinnemoen QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_gpio) != ARRAY_SIZE(s->gpio)); 455*526dbbe0SHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->gpio); i++) { 456*526dbbe0SHavard Skinnemoen Object *obj = OBJECT(&s->gpio[i]); 457*526dbbe0SHavard Skinnemoen 458*526dbbe0SHavard Skinnemoen object_property_set_uint(obj, "reset-pullup", 459*526dbbe0SHavard Skinnemoen npcm7xx_gpio[i].reset_pu, &error_abort); 460*526dbbe0SHavard Skinnemoen object_property_set_uint(obj, "reset-pulldown", 461*526dbbe0SHavard Skinnemoen npcm7xx_gpio[i].reset_pd, &error_abort); 462*526dbbe0SHavard Skinnemoen object_property_set_uint(obj, "reset-osrc", 463*526dbbe0SHavard Skinnemoen npcm7xx_gpio[i].reset_osrc, &error_abort); 464*526dbbe0SHavard Skinnemoen object_property_set_uint(obj, "reset-odsc", 465*526dbbe0SHavard Skinnemoen npcm7xx_gpio[i].reset_odsc, &error_abort); 466*526dbbe0SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort); 467*526dbbe0SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm7xx_gpio[i].regs_addr); 468*526dbbe0SHavard Skinnemoen sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0, 469*526dbbe0SHavard Skinnemoen npcm7xx_irq(s, NPCM7XX_GPIO0_IRQ + i)); 470*526dbbe0SHavard Skinnemoen } 471*526dbbe0SHavard Skinnemoen 472e23e7b12SHavard Skinnemoen /* USB Host */ 473e23e7b12SHavard Skinnemoen object_property_set_bool(OBJECT(&s->ehci), "companion-enable", true, 474e23e7b12SHavard Skinnemoen &error_abort); 475e23e7b12SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->ehci), &error_abort); 476e23e7b12SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci), 0, NPCM7XX_EHCI_BA); 477e23e7b12SHavard Skinnemoen sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci), 0, 478e23e7b12SHavard Skinnemoen npcm7xx_irq(s, NPCM7XX_EHCI_IRQ)); 479e23e7b12SHavard Skinnemoen 480e23e7b12SHavard Skinnemoen object_property_set_str(OBJECT(&s->ohci), "masterbus", "usb-bus.0", 481e23e7b12SHavard Skinnemoen &error_abort); 482e23e7b12SHavard Skinnemoen object_property_set_uint(OBJECT(&s->ohci), "num-ports", 1, &error_abort); 483e23e7b12SHavard Skinnemoen sysbus_realize(SYS_BUS_DEVICE(&s->ohci), &error_abort); 484e23e7b12SHavard Skinnemoen sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci), 0, NPCM7XX_OHCI_BA); 485e23e7b12SHavard Skinnemoen sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci), 0, 486e23e7b12SHavard Skinnemoen npcm7xx_irq(s, NPCM7XX_OHCI_IRQ)); 487e23e7b12SHavard Skinnemoen 488b821242cSHavard Skinnemoen /* 489b821242cSHavard Skinnemoen * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects 490b821242cSHavard Skinnemoen * specified, but this is a programming error. 491b821242cSHavard Skinnemoen */ 492b821242cSHavard Skinnemoen QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu)); 493b821242cSHavard Skinnemoen for (i = 0; i < ARRAY_SIZE(s->fiu); i++) { 494b821242cSHavard Skinnemoen SysBusDevice *sbd = SYS_BUS_DEVICE(&s->fiu[i]); 495b821242cSHavard Skinnemoen int j; 496b821242cSHavard Skinnemoen 497b821242cSHavard Skinnemoen object_property_set_int(OBJECT(sbd), "cs-count", 498b821242cSHavard Skinnemoen npcm7xx_fiu[i].cs_count, &error_abort); 499b821242cSHavard Skinnemoen sysbus_realize(sbd, &error_abort); 500b821242cSHavard Skinnemoen 501b821242cSHavard Skinnemoen sysbus_mmio_map(sbd, 0, npcm7xx_fiu[i].regs_addr); 502b821242cSHavard Skinnemoen for (j = 0; j < npcm7xx_fiu[i].cs_count; j++) { 503b821242cSHavard Skinnemoen sysbus_mmio_map(sbd, j + 1, npcm7xx_fiu[i].flash_addr[j]); 504b821242cSHavard Skinnemoen } 505b821242cSHavard Skinnemoen } 506b821242cSHavard Skinnemoen 5072d8f048cSHavard Skinnemoen /* RAM2 (SRAM) */ 5082d8f048cSHavard Skinnemoen memory_region_init_ram(&s->sram, OBJECT(dev), "ram2", 5092d8f048cSHavard Skinnemoen NPCM7XX_RAM2_SZ, &error_abort); 5102d8f048cSHavard Skinnemoen memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM2_BA, &s->sram); 5112d8f048cSHavard Skinnemoen 5122d8f048cSHavard Skinnemoen /* RAM3 (SRAM) */ 5132d8f048cSHavard Skinnemoen memory_region_init_ram(&s->ram3, OBJECT(dev), "ram3", 5142d8f048cSHavard Skinnemoen NPCM7XX_RAM3_SZ, &error_abort); 5152d8f048cSHavard Skinnemoen memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM3_BA, &s->ram3); 5162d8f048cSHavard Skinnemoen 5172d8f048cSHavard Skinnemoen /* Internal ROM */ 5182d8f048cSHavard Skinnemoen memory_region_init_rom(&s->irom, OBJECT(dev), "irom", NPCM7XX_ROM_SZ, 5192d8f048cSHavard Skinnemoen &error_abort); 5202d8f048cSHavard Skinnemoen memory_region_add_subregion(get_system_memory(), NPCM7XX_ROM_BA, &s->irom); 5212d8f048cSHavard Skinnemoen 5222d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.shm", 0xc0001000, 4 * KiB); 5232d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); 5242d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); 5252d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.kcs", 0xf0007000, 4 * KiB); 5262d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.adc", 0xf000c000, 4 * KiB); 5272d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gfxi", 0xf000e000, 4 * KiB); 5282d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[0]", 0xf0010000, 4 * KiB); 5292d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[1]", 0xf0011000, 4 * KiB); 5302d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[2]", 0xf0012000, 4 * KiB); 5312d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[3]", 0xf0013000, 4 * KiB); 5322d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[4]", 0xf0014000, 4 * KiB); 5332d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[5]", 0xf0015000, 4 * KiB); 5342d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[6]", 0xf0016000, 4 * KiB); 5352d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gpio[7]", 0xf0017000, 4 * KiB); 5362d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[0]", 0xf0080000, 4 * KiB); 5372d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[1]", 0xf0081000, 4 * KiB); 5382d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[2]", 0xf0082000, 4 * KiB); 5392d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[3]", 0xf0083000, 4 * KiB); 5402d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[4]", 0xf0084000, 4 * KiB); 5412d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[5]", 0xf0085000, 4 * KiB); 5422d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[6]", 0xf0086000, 4 * KiB); 5432d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[7]", 0xf0087000, 4 * KiB); 5442d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[8]", 0xf0088000, 4 * KiB); 5452d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[9]", 0xf0089000, 4 * KiB); 5462d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[10]", 0xf008a000, 4 * KiB); 5472d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[11]", 0xf008b000, 4 * KiB); 5482d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[12]", 0xf008c000, 4 * KiB); 5492d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[13]", 0xf008d000, 4 * KiB); 5502d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[14]", 0xf008e000, 4 * KiB); 5512d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.smbus[15]", 0xf008f000, 4 * KiB); 5522d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.espi", 0xf009f000, 4 * KiB); 5532d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); 5542d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); 5552d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB); 5562d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pwm[0]", 0xf0103000, 4 * KiB); 5572d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pwm[1]", 0xf0104000, 4 * KiB); 5582d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[0]", 0xf0180000, 4 * KiB); 5592d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[1]", 0xf0181000, 4 * KiB); 5602d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[2]", 0xf0182000, 4 * KiB); 5612d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[3]", 0xf0183000, 4 * KiB); 5622d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[4]", 0xf0184000, 4 * KiB); 5632d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[5]", 0xf0185000, 4 * KiB); 5642d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[6]", 0xf0186000, 4 * KiB); 5652d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mft[7]", 0xf0187000, 4 * KiB); 5662d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pspi1", 0xf0200000, 4 * KiB); 5672d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pspi2", 0xf0201000, 4 * KiB); 5682d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.ahbpci", 0xf0400000, 1 * MiB); 5692d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB); 5702d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB); 5712d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.gmac2", 0xf0804000, 8 * KiB); 5722d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); 5732d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); 5742d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); 5752d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); 5762d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); 5772d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); 5782d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); 5792d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); 5802d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[3]", 0xf0833000, 4 * KiB); 5812d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[4]", 0xf0834000, 4 * KiB); 5822d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[5]", 0xf0835000, 4 * KiB); 5832d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[6]", 0xf0836000, 4 * KiB); 5842d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[7]", 0xf0837000, 4 * KiB); 5852d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[8]", 0xf0838000, 4 * KiB); 5862d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.usbd[9]", 0xf0839000, 4 * KiB); 5872d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.sd", 0xf0840000, 8 * KiB); 5882d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.mmc", 0xf0842000, 8 * KiB); 5892d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.pcimbx", 0xf0848000, 512 * KiB); 5902d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.aes", 0xf0858000, 4 * KiB); 5912d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.des", 0xf0859000, 4 * KiB); 5922d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.sha", 0xf085a000, 4 * KiB); 5932d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.secacc", 0xf085b000, 4 * KiB); 5942d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.spixcs0", 0xf8000000, 16 * MiB); 5952d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.spixcs1", 0xf9000000, 16 * MiB); 5962d8f048cSHavard Skinnemoen create_unimplemented_device("npcm7xx.spix", 0xfb001000, 4 * KiB); 5972d8f048cSHavard Skinnemoen } 5982d8f048cSHavard Skinnemoen 5992d8f048cSHavard Skinnemoen static Property npcm7xx_properties[] = { 6002d8f048cSHavard Skinnemoen DEFINE_PROP_LINK("dram-mr", NPCM7xxState, dram, TYPE_MEMORY_REGION, 6012d8f048cSHavard Skinnemoen MemoryRegion *), 6022d8f048cSHavard Skinnemoen DEFINE_PROP_END_OF_LIST(), 6032d8f048cSHavard Skinnemoen }; 6042d8f048cSHavard Skinnemoen 6052d8f048cSHavard Skinnemoen static void npcm7xx_class_init(ObjectClass *oc, void *data) 6062d8f048cSHavard Skinnemoen { 6072d8f048cSHavard Skinnemoen DeviceClass *dc = DEVICE_CLASS(oc); 6082d8f048cSHavard Skinnemoen 6092d8f048cSHavard Skinnemoen dc->realize = npcm7xx_realize; 6102d8f048cSHavard Skinnemoen dc->user_creatable = false; 6112d8f048cSHavard Skinnemoen device_class_set_props(dc, npcm7xx_properties); 6122d8f048cSHavard Skinnemoen } 6132d8f048cSHavard Skinnemoen 6142d8f048cSHavard Skinnemoen static void npcm730_class_init(ObjectClass *oc, void *data) 6152d8f048cSHavard Skinnemoen { 6162d8f048cSHavard Skinnemoen NPCM7xxClass *nc = NPCM7XX_CLASS(oc); 6172d8f048cSHavard Skinnemoen 6182d8f048cSHavard Skinnemoen /* NPCM730 is optimized for data center use, so no graphics, etc. */ 6192d8f048cSHavard Skinnemoen nc->disabled_modules = 0x00300395; 6202d8f048cSHavard Skinnemoen nc->num_cpus = 2; 6212d8f048cSHavard Skinnemoen } 6222d8f048cSHavard Skinnemoen 6232d8f048cSHavard Skinnemoen static void npcm750_class_init(ObjectClass *oc, void *data) 6242d8f048cSHavard Skinnemoen { 6252d8f048cSHavard Skinnemoen NPCM7xxClass *nc = NPCM7XX_CLASS(oc); 6262d8f048cSHavard Skinnemoen 6272d8f048cSHavard Skinnemoen /* NPCM750 has 2 cores and a full set of peripherals */ 6282d8f048cSHavard Skinnemoen nc->disabled_modules = 0x00000000; 6292d8f048cSHavard Skinnemoen nc->num_cpus = 2; 6302d8f048cSHavard Skinnemoen } 6312d8f048cSHavard Skinnemoen 6322d8f048cSHavard Skinnemoen static const TypeInfo npcm7xx_soc_types[] = { 6332d8f048cSHavard Skinnemoen { 6342d8f048cSHavard Skinnemoen .name = TYPE_NPCM7XX, 6352d8f048cSHavard Skinnemoen .parent = TYPE_DEVICE, 6362d8f048cSHavard Skinnemoen .instance_size = sizeof(NPCM7xxState), 6372d8f048cSHavard Skinnemoen .instance_init = npcm7xx_init, 6382d8f048cSHavard Skinnemoen .class_size = sizeof(NPCM7xxClass), 6392d8f048cSHavard Skinnemoen .class_init = npcm7xx_class_init, 6402d8f048cSHavard Skinnemoen .abstract = true, 6412d8f048cSHavard Skinnemoen }, { 6422d8f048cSHavard Skinnemoen .name = TYPE_NPCM730, 6432d8f048cSHavard Skinnemoen .parent = TYPE_NPCM7XX, 6442d8f048cSHavard Skinnemoen .class_init = npcm730_class_init, 6452d8f048cSHavard Skinnemoen }, { 6462d8f048cSHavard Skinnemoen .name = TYPE_NPCM750, 6472d8f048cSHavard Skinnemoen .parent = TYPE_NPCM7XX, 6482d8f048cSHavard Skinnemoen .class_init = npcm750_class_init, 6492d8f048cSHavard Skinnemoen }, 6502d8f048cSHavard Skinnemoen }; 6512d8f048cSHavard Skinnemoen 6522d8f048cSHavard Skinnemoen DEFINE_TYPES(npcm7xx_soc_types); 653