xref: /openbmc/qemu/hw/arm/highbank.c (revision d5938f29)
1 /*
2  * Calxeda Highbank SoC emulation
3  *
4  * Copyright (c) 2010-2012 Calxeda
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms and conditions of the GNU General Public License,
8  * version 2 or later, as published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13  * more details.
14  *
15  * You should have received a copy of the GNU General Public License along with
16  * this program.  If not, see <http://www.gnu.org/licenses/>.
17  *
18  */
19 
20 #include "qemu/osdep.h"
21 #include "qemu-common.h"
22 #include "qapi/error.h"
23 #include "hw/sysbus.h"
24 #include "migration/vmstate.h"
25 #include "hw/arm/boot.h"
26 #include "hw/loader.h"
27 #include "net/net.h"
28 #include "sysemu/kvm.h"
29 #include "sysemu/sysemu.h"
30 #include "hw/boards.h"
31 #include "exec/address-spaces.h"
32 #include "qemu/error-report.h"
33 #include "hw/char/pl011.h"
34 #include "hw/ide/ahci.h"
35 #include "hw/cpu/a9mpcore.h"
36 #include "hw/cpu/a15mpcore.h"
37 #include "qemu/log.h"
38 
39 #define SMP_BOOT_ADDR           0x100
40 #define SMP_BOOT_REG            0x40
41 #define MPCORE_PERIPHBASE       0xfff10000
42 
43 #define MVBAR_ADDR              0x200
44 #define BOARD_SETUP_ADDR        (MVBAR_ADDR + 8 * sizeof(uint32_t))
45 
46 #define NIRQ_GIC                160
47 
48 /* Board init.  */
49 
50 static void hb_write_board_setup(ARMCPU *cpu,
51                                  const struct arm_boot_info *info)
52 {
53     arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR);
54 }
55 
56 static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
57 {
58     int n;
59     uint32_t smpboot[] = {
60         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
61         0xe210000f, /* ands r0, r0, #0x0f */
62         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
63         0xe0830200, /* add r0, r3, r0, lsl #4 */
64         0xe59f2024, /* ldr r2, privbase */
65         0xe3a01001, /* mov r1, #1 */
66         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
67         0xe3a010ff, /* mov r1, #0xff */
68         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
69         0xf57ff04f, /* dsb */
70         0xe320f003, /* wfi */
71         0xe5901000, /* ldr     r1, [r0] */
72         0xe1110001, /* tst     r1, r1 */
73         0x0afffffb, /* beq     <wfi> */
74         0xe12fff11, /* bx      r1 */
75         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
76     };
77     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
78         smpboot[n] = tswap32(smpboot[n]);
79     }
80     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
81 }
82 
83 static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
84 {
85     CPUARMState *env = &cpu->env;
86 
87     switch (info->nb_cpus) {
88     case 4:
89         address_space_stl_notdirty(&address_space_memory,
90                                    SMP_BOOT_REG + 0x30, 0,
91                                    MEMTXATTRS_UNSPECIFIED, NULL);
92     case 3:
93         address_space_stl_notdirty(&address_space_memory,
94                                    SMP_BOOT_REG + 0x20, 0,
95                                    MEMTXATTRS_UNSPECIFIED, NULL);
96     case 2:
97         address_space_stl_notdirty(&address_space_memory,
98                                    SMP_BOOT_REG + 0x10, 0,
99                                    MEMTXATTRS_UNSPECIFIED, NULL);
100         env->regs[15] = SMP_BOOT_ADDR;
101         break;
102     default:
103         break;
104     }
105 }
106 
107 #define NUM_REGS      0x200
108 static void hb_regs_write(void *opaque, hwaddr offset,
109                           uint64_t value, unsigned size)
110 {
111     uint32_t *regs = opaque;
112 
113     if (offset == 0xf00) {
114         if (value == 1 || value == 2) {
115             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
116         } else if (value == 3) {
117             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
118         }
119     }
120 
121     if (offset / 4 >= NUM_REGS) {
122         qemu_log_mask(LOG_GUEST_ERROR,
123                   "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset);
124         return;
125     }
126     regs[offset / 4] = value;
127 }
128 
129 static uint64_t hb_regs_read(void *opaque, hwaddr offset,
130                              unsigned size)
131 {
132     uint32_t value;
133     uint32_t *regs = opaque;
134 
135     if (offset / 4 >= NUM_REGS) {
136         qemu_log_mask(LOG_GUEST_ERROR,
137                   "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset);
138         return 0;
139     }
140     value = regs[offset / 4];
141 
142     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
143         value |= 0x30000000;
144     }
145 
146     return value;
147 }
148 
149 static const MemoryRegionOps hb_mem_ops = {
150     .read = hb_regs_read,
151     .write = hb_regs_write,
152     .endianness = DEVICE_NATIVE_ENDIAN,
153 };
154 
155 #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
156 #define HIGHBANK_REGISTERS(obj) \
157     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
158 
159 typedef struct {
160     /*< private >*/
161     SysBusDevice parent_obj;
162     /*< public >*/
163 
164     MemoryRegion iomem;
165     uint32_t regs[NUM_REGS];
166 } HighbankRegsState;
167 
168 static VMStateDescription vmstate_highbank_regs = {
169     .name = "highbank-regs",
170     .version_id = 0,
171     .minimum_version_id = 0,
172     .fields = (VMStateField[]) {
173         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
174         VMSTATE_END_OF_LIST(),
175     },
176 };
177 
178 static void highbank_regs_reset(DeviceState *dev)
179 {
180     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
181 
182     s->regs[0x40] = 0x05F20121;
183     s->regs[0x41] = 0x2;
184     s->regs[0x42] = 0x05F30121;
185     s->regs[0x43] = 0x05F40121;
186 }
187 
188 static void highbank_regs_init(Object *obj)
189 {
190     HighbankRegsState *s = HIGHBANK_REGISTERS(obj);
191     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
192 
193     memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs,
194                           "highbank_regs", 0x1000);
195     sysbus_init_mmio(dev, &s->iomem);
196 }
197 
198 static void highbank_regs_class_init(ObjectClass *klass, void *data)
199 {
200     DeviceClass *dc = DEVICE_CLASS(klass);
201 
202     dc->desc = "Calxeda Highbank registers";
203     dc->vmsd = &vmstate_highbank_regs;
204     dc->reset = highbank_regs_reset;
205 }
206 
207 static const TypeInfo highbank_regs_info = {
208     .name          = TYPE_HIGHBANK_REGISTERS,
209     .parent        = TYPE_SYS_BUS_DEVICE,
210     .instance_size = sizeof(HighbankRegsState),
211     .instance_init = highbank_regs_init,
212     .class_init    = highbank_regs_class_init,
213 };
214 
215 static void highbank_regs_register_types(void)
216 {
217     type_register_static(&highbank_regs_info);
218 }
219 
220 type_init(highbank_regs_register_types)
221 
222 static struct arm_boot_info highbank_binfo;
223 
224 enum cxmachines {
225     CALXEDA_HIGHBANK,
226     CALXEDA_MIDWAY,
227 };
228 
229 /* ram_size must be set to match the upper bound of memory in the
230  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
231  * normally 0xff900000 or -m 4089. When running this board on a
232  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
233  * device tree and pass -m 2047 to QEMU.
234  */
235 static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
236 {
237     ram_addr_t ram_size = machine->ram_size;
238     const char *kernel_filename = machine->kernel_filename;
239     const char *kernel_cmdline = machine->kernel_cmdline;
240     const char *initrd_filename = machine->initrd_filename;
241     DeviceState *dev = NULL;
242     SysBusDevice *busdev;
243     qemu_irq pic[128];
244     int n;
245     unsigned int smp_cpus = machine->smp.cpus;
246     qemu_irq cpu_irq[4];
247     qemu_irq cpu_fiq[4];
248     qemu_irq cpu_virq[4];
249     qemu_irq cpu_vfiq[4];
250     MemoryRegion *sysram;
251     MemoryRegion *dram;
252     MemoryRegion *sysmem;
253     char *sysboot_filename;
254 
255     switch (machine_id) {
256     case CALXEDA_HIGHBANK:
257         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
258         break;
259     case CALXEDA_MIDWAY:
260         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
261         break;
262     default:
263         assert(0);
264     }
265 
266     for (n = 0; n < smp_cpus; n++) {
267         Object *cpuobj;
268         ARMCPU *cpu;
269 
270         cpuobj = object_new(machine->cpu_type);
271         cpu = ARM_CPU(cpuobj);
272 
273         object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC,
274                                 "psci-conduit", &error_abort);
275 
276         if (n) {
277             /* Secondary CPUs start in PSCI powered-down state */
278             object_property_set_bool(cpuobj, true,
279                                      "start-powered-off", &error_abort);
280         }
281 
282         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
283             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
284                                     "reset-cbar", &error_abort);
285         }
286         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
287         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
288         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
289         cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ);
290         cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ);
291     }
292 
293     sysmem = get_system_memory();
294     dram = g_new(MemoryRegion, 1);
295     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
296     /* SDRAM at address zero.  */
297     memory_region_add_subregion(sysmem, 0, dram);
298 
299     sysram = g_new(MemoryRegion, 1);
300     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
301                            &error_fatal);
302     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
303     if (bios_name != NULL) {
304         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
305         if (sysboot_filename != NULL) {
306             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
307                 error_report("Unable to load %s", bios_name);
308                 exit(1);
309             }
310             g_free(sysboot_filename);
311         } else {
312             error_report("Unable to find %s", bios_name);
313             exit(1);
314         }
315     }
316 
317     switch (machine_id) {
318     case CALXEDA_HIGHBANK:
319         dev = qdev_create(NULL, "l2x0");
320         qdev_init_nofail(dev);
321         busdev = SYS_BUS_DEVICE(dev);
322         sysbus_mmio_map(busdev, 0, 0xfff12000);
323 
324         dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
325         break;
326     case CALXEDA_MIDWAY:
327         dev = qdev_create(NULL, TYPE_A15MPCORE_PRIV);
328         break;
329     }
330     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
331     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
332     qdev_init_nofail(dev);
333     busdev = SYS_BUS_DEVICE(dev);
334     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
335     for (n = 0; n < smp_cpus; n++) {
336         sysbus_connect_irq(busdev, n, cpu_irq[n]);
337         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
338         sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]);
339         sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]);
340     }
341 
342     for (n = 0; n < 128; n++) {
343         pic[n] = qdev_get_gpio_in(dev, n);
344     }
345 
346     dev = qdev_create(NULL, "sp804");
347     qdev_prop_set_uint32(dev, "freq0", 150000000);
348     qdev_prop_set_uint32(dev, "freq1", 150000000);
349     qdev_init_nofail(dev);
350     busdev = SYS_BUS_DEVICE(dev);
351     sysbus_mmio_map(busdev, 0, 0xfff34000);
352     sysbus_connect_irq(busdev, 0, pic[18]);
353     pl011_create(0xfff36000, pic[20], serial_hd(0));
354 
355     dev = qdev_create(NULL, TYPE_HIGHBANK_REGISTERS);
356     qdev_init_nofail(dev);
357     busdev = SYS_BUS_DEVICE(dev);
358     sysbus_mmio_map(busdev, 0, 0xfff3c000);
359 
360     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
361     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
362     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
363     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
364     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
365     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
366 
367     sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]);
368 
369     if (nd_table[0].used) {
370         qemu_check_nic_model(&nd_table[0], "xgmac");
371         dev = qdev_create(NULL, "xgmac");
372         qdev_set_nic_properties(dev, &nd_table[0]);
373         qdev_init_nofail(dev);
374         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
375         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
376         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
377         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
378 
379         qemu_check_nic_model(&nd_table[1], "xgmac");
380         dev = qdev_create(NULL, "xgmac");
381         qdev_set_nic_properties(dev, &nd_table[1]);
382         qdev_init_nofail(dev);
383         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
384         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
385         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
386         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
387     }
388 
389     /* TODO create and connect IDE devices for ide_drive_get() */
390 
391     highbank_binfo.ram_size = ram_size;
392     highbank_binfo.kernel_filename = kernel_filename;
393     highbank_binfo.kernel_cmdline = kernel_cmdline;
394     highbank_binfo.initrd_filename = initrd_filename;
395     /* highbank requires a dtb in order to boot, and the dtb will override
396      * the board ID. The following value is ignored, so set it to -1 to be
397      * clear that the value is meaningless.
398      */
399     highbank_binfo.board_id = -1;
400     highbank_binfo.nb_cpus = smp_cpus;
401     highbank_binfo.loader_start = 0;
402     highbank_binfo.write_secondary_boot = hb_write_secondary;
403     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
404     if (!kvm_enabled()) {
405         highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
406         highbank_binfo.write_board_setup = hb_write_board_setup;
407         highbank_binfo.secure_board_setup = true;
408     } else {
409         warn_report("cannot load built-in Monitor support "
410                     "if KVM is enabled. Some guests (such as Linux) "
411                     "may not boot.");
412     }
413 
414     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
415 }
416 
417 static void highbank_init(MachineState *machine)
418 {
419     calxeda_init(machine, CALXEDA_HIGHBANK);
420 }
421 
422 static void midway_init(MachineState *machine)
423 {
424     calxeda_init(machine, CALXEDA_MIDWAY);
425 }
426 
427 static void highbank_class_init(ObjectClass *oc, void *data)
428 {
429     MachineClass *mc = MACHINE_CLASS(oc);
430 
431     mc->desc = "Calxeda Highbank (ECX-1000)";
432     mc->init = highbank_init;
433     mc->block_default_type = IF_IDE;
434     mc->units_per_default_bus = 1;
435     mc->max_cpus = 4;
436     mc->ignore_memory_transaction_failures = true;
437 }
438 
439 static const TypeInfo highbank_type = {
440     .name = MACHINE_TYPE_NAME("highbank"),
441     .parent = TYPE_MACHINE,
442     .class_init = highbank_class_init,
443 };
444 
445 static void midway_class_init(ObjectClass *oc, void *data)
446 {
447     MachineClass *mc = MACHINE_CLASS(oc);
448 
449     mc->desc = "Calxeda Midway (ECX-2000)";
450     mc->init = midway_init;
451     mc->block_default_type = IF_IDE;
452     mc->units_per_default_bus = 1;
453     mc->max_cpus = 4;
454     mc->ignore_memory_transaction_failures = true;
455 }
456 
457 static const TypeInfo midway_type = {
458     .name = MACHINE_TYPE_NAME("midway"),
459     .parent = TYPE_MACHINE,
460     .class_init = midway_class_init,
461 };
462 
463 static void calxeda_machines_init(void)
464 {
465     type_register_static(&highbank_type);
466     type_register_static(&midway_type);
467 }
468 
469 type_init(calxeda_machines_init)
470