xref: /openbmc/qemu/hw/arm/bcm2838.c (revision 7785e8ea)
1dcf1d8cdSSergey Kambalin /*
2dcf1d8cdSSergey Kambalin  * BCM2838 SoC emulation
3dcf1d8cdSSergey Kambalin  *
4dcf1d8cdSSergey Kambalin  * Copyright (C) 2022 Ovchinnikov Vitalii <vitalii.ovchinnikov@auriga.com>
5dcf1d8cdSSergey Kambalin  *
6dcf1d8cdSSergey Kambalin  * SPDX-License-Identifier: GPL-2.0-or-later
7dcf1d8cdSSergey Kambalin  */
8dcf1d8cdSSergey Kambalin 
9dcf1d8cdSSergey Kambalin #include "qemu/osdep.h"
10dcf1d8cdSSergey Kambalin #include "qapi/error.h"
11dcf1d8cdSSergey Kambalin #include "qemu/module.h"
12dcf1d8cdSSergey Kambalin #include "hw/arm/raspi_platform.h"
13dcf1d8cdSSergey Kambalin #include "hw/sysbus.h"
14dcf1d8cdSSergey Kambalin #include "hw/arm/bcm2838.h"
15dcf1d8cdSSergey Kambalin #include "trace.h"
16dcf1d8cdSSergey Kambalin 
1796b22ee5SSergey Kambalin #define GIC400_MAINTENANCE_IRQ      9
1896b22ee5SSergey Kambalin #define GIC400_TIMER_NS_EL2_IRQ     10
1996b22ee5SSergey Kambalin #define GIC400_TIMER_VIRT_IRQ       11
2096b22ee5SSergey Kambalin #define GIC400_LEGACY_FIQ           12
2196b22ee5SSergey Kambalin #define GIC400_TIMER_S_EL1_IRQ      13
2296b22ee5SSergey Kambalin #define GIC400_TIMER_NS_EL1_IRQ     14
2396b22ee5SSergey Kambalin #define GIC400_LEGACY_IRQ           15
2496b22ee5SSergey Kambalin 
2596b22ee5SSergey Kambalin /* Number of external interrupt lines to configure the GIC with */
2696b22ee5SSergey Kambalin #define GIC_NUM_IRQS                192
2796b22ee5SSergey Kambalin 
2896b22ee5SSergey Kambalin #define PPI(cpu, irq) (GIC_NUM_IRQS + (cpu) * GIC_INTERNAL + GIC_NR_SGIS + irq)
2996b22ee5SSergey Kambalin 
3096b22ee5SSergey Kambalin #define GIC_BASE_OFS                0x0000
3196b22ee5SSergey Kambalin #define GIC_DIST_OFS                0x1000
3296b22ee5SSergey Kambalin #define GIC_CPU_OFS                 0x2000
3396b22ee5SSergey Kambalin #define GIC_VIFACE_THIS_OFS         0x4000
3496b22ee5SSergey Kambalin #define GIC_VIFACE_OTHER_OFS(cpu)  (0x5000 + (cpu) * 0x200)
3596b22ee5SSergey Kambalin #define GIC_VCPU_OFS                0x6000
3696b22ee5SSergey Kambalin 
37dcf1d8cdSSergey Kambalin #define VIRTUAL_PMU_IRQ 7
38dcf1d8cdSSergey Kambalin 
bcm2838_gic_set_irq(void * opaque,int irq,int level)3996b22ee5SSergey Kambalin static void bcm2838_gic_set_irq(void *opaque, int irq, int level)
4096b22ee5SSergey Kambalin {
4196b22ee5SSergey Kambalin     BCM2838State *s = (BCM2838State *)opaque;
4296b22ee5SSergey Kambalin 
4396b22ee5SSergey Kambalin     trace_bcm2838_gic_set_irq(irq, level);
4496b22ee5SSergey Kambalin     qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
4596b22ee5SSergey Kambalin }
4696b22ee5SSergey Kambalin 
bcm2838_init(Object * obj)47dcf1d8cdSSergey Kambalin static void bcm2838_init(Object *obj)
48dcf1d8cdSSergey Kambalin {
49dcf1d8cdSSergey Kambalin     BCM2838State *s = BCM2838(obj);
50dcf1d8cdSSergey Kambalin 
51dcf1d8cdSSergey Kambalin     object_initialize_child(obj, "peripherals", &s->peripherals,
52dcf1d8cdSSergey Kambalin                             TYPE_BCM2838_PERIPHERALS);
53dcf1d8cdSSergey Kambalin     object_property_add_alias(obj, "board-rev", OBJECT(&s->peripherals),
54dcf1d8cdSSergey Kambalin                               "board-rev");
55dcf1d8cdSSergey Kambalin     object_property_add_alias(obj, "vcram-size", OBJECT(&s->peripherals),
56dcf1d8cdSSergey Kambalin                               "vcram-size");
57*7785e8eaSSergey Kambalin     object_property_add_alias(obj, "vcram-base", OBJECT(&s->peripherals),
58*7785e8eaSSergey Kambalin                               "vcram-base");
59dcf1d8cdSSergey Kambalin     object_property_add_alias(obj, "command-line", OBJECT(&s->peripherals),
60dcf1d8cdSSergey Kambalin                               "command-line");
6196b22ee5SSergey Kambalin 
6296b22ee5SSergey Kambalin     object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
63dcf1d8cdSSergey Kambalin }
64dcf1d8cdSSergey Kambalin 
bcm2838_realize(DeviceState * dev,Error ** errp)65dcf1d8cdSSergey Kambalin static void bcm2838_realize(DeviceState *dev, Error **errp)
66dcf1d8cdSSergey Kambalin {
67dcf1d8cdSSergey Kambalin     BCM2838State *s = BCM2838(dev);
68dcf1d8cdSSergey Kambalin     BCM283XBaseState *s_base = BCM283X_BASE(dev);
69dcf1d8cdSSergey Kambalin     BCM283XBaseClass *bc_base = BCM283X_BASE_GET_CLASS(dev);
70dcf1d8cdSSergey Kambalin     BCM2838PeripheralState *ps = BCM2838_PERIPHERALS(&s->peripherals);
71dcf1d8cdSSergey Kambalin     BCMSocPeripheralBaseState *ps_base =
72dcf1d8cdSSergey Kambalin         BCM_SOC_PERIPHERALS_BASE(&s->peripherals);
73dcf1d8cdSSergey Kambalin 
7496b22ee5SSergey Kambalin     DeviceState *gicdev = NULL;
7596b22ee5SSergey Kambalin 
76dcf1d8cdSSergey Kambalin     if (!bcm283x_common_realize(dev, ps_base, errp)) {
77dcf1d8cdSSergey Kambalin         return;
78dcf1d8cdSSergey Kambalin     }
79dcf1d8cdSSergey Kambalin     sysbus_mmio_map_overlap(SYS_BUS_DEVICE(ps), 1, BCM2838_PERI_LOW_BASE, 1);
80dcf1d8cdSSergey Kambalin 
81dcf1d8cdSSergey Kambalin     /* bcm2836 interrupt controller (and mailboxes, etc.) */
82dcf1d8cdSSergey Kambalin     if (!sysbus_realize(SYS_BUS_DEVICE(&s_base->control), errp)) {
83dcf1d8cdSSergey Kambalin         return;
84dcf1d8cdSSergey Kambalin     }
85dcf1d8cdSSergey Kambalin     sysbus_mmio_map(SYS_BUS_DEVICE(&s_base->control), 0, bc_base->ctrl_base);
86dcf1d8cdSSergey Kambalin 
87dcf1d8cdSSergey Kambalin     /* Create cores */
8896b22ee5SSergey Kambalin     for (int n = 0; n < bc_base->core_count; n++) {
89dcf1d8cdSSergey Kambalin 
90dcf1d8cdSSergey Kambalin         object_property_set_int(OBJECT(&s_base->cpu[n].core), "mp-affinity",
91dcf1d8cdSSergey Kambalin                                 (bc_base->clusterid << 8) | n, &error_abort);
92dcf1d8cdSSergey Kambalin 
9396b22ee5SSergey Kambalin         /* set periphbase/CBAR value for CPU-local registers */
9496b22ee5SSergey Kambalin         object_property_set_int(OBJECT(&s_base->cpu[n].core), "reset-cbar",
9596b22ee5SSergey Kambalin                                 bc_base->peri_base, &error_abort);
9696b22ee5SSergey Kambalin 
97dcf1d8cdSSergey Kambalin         /* start powered off if not enabled */
98dcf1d8cdSSergey Kambalin         object_property_set_bool(OBJECT(&s_base->cpu[n].core),
99dcf1d8cdSSergey Kambalin                                  "start-powered-off",
100dcf1d8cdSSergey Kambalin                                  n >= s_base->enabled_cpus, &error_abort);
101dcf1d8cdSSergey Kambalin 
102dcf1d8cdSSergey Kambalin         if (!qdev_realize(DEVICE(&s_base->cpu[n].core), NULL, errp)) {
103dcf1d8cdSSergey Kambalin             return;
104dcf1d8cdSSergey Kambalin         }
105dcf1d8cdSSergey Kambalin     }
10696b22ee5SSergey Kambalin 
10796b22ee5SSergey Kambalin     if (!object_property_set_uint(OBJECT(&s->gic), "revision", 2, errp)) {
10896b22ee5SSergey Kambalin         return;
10996b22ee5SSergey Kambalin     }
11096b22ee5SSergey Kambalin 
11196b22ee5SSergey Kambalin     if (!object_property_set_uint(OBJECT(&s->gic), "num-cpu", BCM283X_NCPUS,
11296b22ee5SSergey Kambalin                                   errp)) {
11396b22ee5SSergey Kambalin         return;
11496b22ee5SSergey Kambalin     }
11596b22ee5SSergey Kambalin 
11696b22ee5SSergey Kambalin     if (!object_property_set_uint(OBJECT(&s->gic), "num-irq",
11796b22ee5SSergey Kambalin                                   GIC_NUM_IRQS + GIC_INTERNAL, errp)) {
11896b22ee5SSergey Kambalin         return;
11996b22ee5SSergey Kambalin     }
12096b22ee5SSergey Kambalin 
12196b22ee5SSergey Kambalin     if (!object_property_set_bool(OBJECT(&s->gic),
12296b22ee5SSergey Kambalin                                   "has-virtualization-extensions", true,
12396b22ee5SSergey Kambalin                                   errp)) {
12496b22ee5SSergey Kambalin         return;
12596b22ee5SSergey Kambalin     }
12696b22ee5SSergey Kambalin 
12796b22ee5SSergey Kambalin     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
12896b22ee5SSergey Kambalin         return;
12996b22ee5SSergey Kambalin     }
13096b22ee5SSergey Kambalin 
13196b22ee5SSergey Kambalin     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0,
13296b22ee5SSergey Kambalin                     bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_DIST_OFS);
13396b22ee5SSergey Kambalin     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1,
13496b22ee5SSergey Kambalin                     bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_CPU_OFS);
13596b22ee5SSergey Kambalin     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2,
13696b22ee5SSergey Kambalin                     bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_VIFACE_THIS_OFS);
13796b22ee5SSergey Kambalin     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3,
13896b22ee5SSergey Kambalin                     bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_VCPU_OFS);
13996b22ee5SSergey Kambalin 
14096b22ee5SSergey Kambalin     for (int n = 0; n < BCM283X_NCPUS; n++) {
14196b22ee5SSergey Kambalin         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 4 + n,
14296b22ee5SSergey Kambalin                         bc_base->ctrl_base + BCM2838_GIC_BASE
14396b22ee5SSergey Kambalin                             + GIC_VIFACE_OTHER_OFS(n));
14496b22ee5SSergey Kambalin     }
14596b22ee5SSergey Kambalin 
14696b22ee5SSergey Kambalin     gicdev = DEVICE(&s->gic);
14796b22ee5SSergey Kambalin 
14896b22ee5SSergey Kambalin     for (int n = 0; n < BCM283X_NCPUS; n++) {
14996b22ee5SSergey Kambalin         DeviceState *cpudev = DEVICE(&s_base->cpu[n]);
15096b22ee5SSergey Kambalin 
15196b22ee5SSergey Kambalin         /* Connect the GICv2 outputs to the CPU */
15296b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n,
15396b22ee5SSergey Kambalin                            qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
15496b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + BCM283X_NCPUS,
15596b22ee5SSergey Kambalin                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
15696b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 2 * BCM283X_NCPUS,
15796b22ee5SSergey Kambalin                            qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
15896b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 3 * BCM283X_NCPUS,
15996b22ee5SSergey Kambalin                            qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
16096b22ee5SSergey Kambalin 
16196b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 4 * BCM283X_NCPUS,
16296b22ee5SSergey Kambalin                            qdev_get_gpio_in(gicdev,
16396b22ee5SSergey Kambalin                                             PPI(n, GIC400_MAINTENANCE_IRQ)));
16496b22ee5SSergey Kambalin 
16596b22ee5SSergey Kambalin         /* Connect timers from the CPU to the interrupt controller */
16696b22ee5SSergey Kambalin         qdev_connect_gpio_out(cpudev, GTIMER_PHYS,
16796b22ee5SSergey Kambalin                     qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_NS_EL1_IRQ)));
16896b22ee5SSergey Kambalin         qdev_connect_gpio_out(cpudev, GTIMER_VIRT,
16996b22ee5SSergey Kambalin                     qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_VIRT_IRQ)));
17096b22ee5SSergey Kambalin         qdev_connect_gpio_out(cpudev, GTIMER_HYP,
17196b22ee5SSergey Kambalin                     qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_NS_EL2_IRQ)));
17296b22ee5SSergey Kambalin         qdev_connect_gpio_out(cpudev, GTIMER_SEC,
17396b22ee5SSergey Kambalin                     qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_S_EL1_IRQ)));
17496b22ee5SSergey Kambalin         /* PMU interrupt */
17596b22ee5SSergey Kambalin         qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
17696b22ee5SSergey Kambalin                     qdev_get_gpio_in(gicdev, PPI(n, VIRTUAL_PMU_IRQ)));
17796b22ee5SSergey Kambalin     }
17896b22ee5SSergey Kambalin 
17996b22ee5SSergey Kambalin     /* Connect UART0 to the interrupt controller */
18096b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->uart0), 0,
18196b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_UART0));
18296b22ee5SSergey Kambalin 
18396b22ee5SSergey Kambalin     /* Connect AUX / UART1 to the interrupt controller */
18496b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->aux), 0,
18596b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_AUX_UART1));
18696b22ee5SSergey Kambalin 
18796b22ee5SSergey Kambalin     /* Connect VC mailbox to the interrupt controller */
18896b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->mboxes), 0,
18996b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_MBOX));
19096b22ee5SSergey Kambalin 
19196b22ee5SSergey Kambalin     /* Connect SD host to the interrupt controller */
19296b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->sdhost), 0,
19396b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_SDHOST));
19496b22ee5SSergey Kambalin 
19596b22ee5SSergey Kambalin     /* According to DTS, EMMC and EMMC2 share one irq */
19696b22ee5SSergey Kambalin     DeviceState *mmc_irq_orgate = DEVICE(&ps->mmc_irq_orgate);
19796b22ee5SSergey Kambalin 
19896b22ee5SSergey Kambalin     /* Connect EMMC and EMMC2 to the interrupt controller */
19996b22ee5SSergey Kambalin     qdev_connect_gpio_out(mmc_irq_orgate, 0,
20096b22ee5SSergey Kambalin                           qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_EMMC_EMMC2));
20196b22ee5SSergey Kambalin 
20296b22ee5SSergey Kambalin     /* Connect USB OTG and MPHI to the interrupt controller */
20396b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->mphi), 0,
20496b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_MPHI));
20596b22ee5SSergey Kambalin     sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->dwc2), 0,
20696b22ee5SSergey Kambalin                        qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DWC2));
20796b22ee5SSergey Kambalin 
20896b22ee5SSergey Kambalin     /* Connect DMA 0-6 to the interrupt controller */
20996b22ee5SSergey Kambalin     for (int n = GIC_SPI_INTERRUPT_DMA_0; n <= GIC_SPI_INTERRUPT_DMA_6; n++) {
21096b22ee5SSergey Kambalin         sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->dma),
21196b22ee5SSergey Kambalin                            n - GIC_SPI_INTERRUPT_DMA_0,
21296b22ee5SSergey Kambalin                            qdev_get_gpio_in(gicdev, n));
21396b22ee5SSergey Kambalin     }
21496b22ee5SSergey Kambalin 
21596b22ee5SSergey Kambalin     /* According to DTS, DMA 7 and 8 share one irq */
21696b22ee5SSergey Kambalin     DeviceState *dma_7_8_irq_orgate = DEVICE(&ps->dma_7_8_irq_orgate);
21796b22ee5SSergey Kambalin 
21896b22ee5SSergey Kambalin     /* Connect DMA 7-8 to the interrupt controller */
21996b22ee5SSergey Kambalin     qdev_connect_gpio_out(dma_7_8_irq_orgate, 0,
22096b22ee5SSergey Kambalin                           qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DMA_7_8));
22196b22ee5SSergey Kambalin 
22296b22ee5SSergey Kambalin     /* According to DTS, DMA 9 and 10 share one irq */
22396b22ee5SSergey Kambalin     DeviceState *dma_9_10_irq_orgate = DEVICE(&ps->dma_9_10_irq_orgate);
22496b22ee5SSergey Kambalin 
22596b22ee5SSergey Kambalin     /* Connect DMA 9-10 to the interrupt controller */
22696b22ee5SSergey Kambalin     qdev_connect_gpio_out(dma_9_10_irq_orgate, 0,
22796b22ee5SSergey Kambalin                           qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DMA_9_10));
22896b22ee5SSergey Kambalin 
22996b22ee5SSergey Kambalin     /* Pass through inbound GPIO lines to the GIC */
23096b22ee5SSergey Kambalin     qdev_init_gpio_in(dev, bcm2838_gic_set_irq, GIC_NUM_IRQS);
23196b22ee5SSergey Kambalin 
23296b22ee5SSergey Kambalin     /* Pass through outbound IRQ lines from the GIC */
23396b22ee5SSergey Kambalin     qdev_pass_gpios(DEVICE(&s->gic), DEVICE(&s->peripherals), NULL);
234dcf1d8cdSSergey Kambalin }
235dcf1d8cdSSergey Kambalin 
bcm2838_class_init(ObjectClass * oc,void * data)236dcf1d8cdSSergey Kambalin static void bcm2838_class_init(ObjectClass *oc, void *data)
237dcf1d8cdSSergey Kambalin {
238dcf1d8cdSSergey Kambalin     DeviceClass *dc = DEVICE_CLASS(oc);
239dcf1d8cdSSergey Kambalin     BCM283XBaseClass *bc_base = BCM283X_BASE_CLASS(oc);
240dcf1d8cdSSergey Kambalin 
241dcf1d8cdSSergey Kambalin     bc_base->cpu_type = ARM_CPU_TYPE_NAME("cortex-a72");
242dcf1d8cdSSergey Kambalin     bc_base->core_count = BCM283X_NCPUS;
243dcf1d8cdSSergey Kambalin     bc_base->peri_base = 0xfe000000;
244dcf1d8cdSSergey Kambalin     bc_base->ctrl_base = 0xff800000;
245dcf1d8cdSSergey Kambalin     bc_base->clusterid = 0x0;
246dcf1d8cdSSergey Kambalin     dc->realize = bcm2838_realize;
247dcf1d8cdSSergey Kambalin }
248dcf1d8cdSSergey Kambalin 
249dcf1d8cdSSergey Kambalin static const TypeInfo bcm2838_type = {
250dcf1d8cdSSergey Kambalin     .name           = TYPE_BCM2838,
251dcf1d8cdSSergey Kambalin     .parent         = TYPE_BCM283X_BASE,
252dcf1d8cdSSergey Kambalin     .instance_size  = sizeof(BCM2838State),
253dcf1d8cdSSergey Kambalin     .instance_init  = bcm2838_init,
254dcf1d8cdSSergey Kambalin     .class_size     = sizeof(BCM283XBaseClass),
255dcf1d8cdSSergey Kambalin     .class_init     = bcm2838_class_init,
256dcf1d8cdSSergey Kambalin };
257dcf1d8cdSSergey Kambalin 
bcm2838_register_types(void)258dcf1d8cdSSergey Kambalin static void bcm2838_register_types(void)
259dcf1d8cdSSergey Kambalin {
260dcf1d8cdSSergey Kambalin     type_register_static(&bcm2838_type);
261dcf1d8cdSSergey Kambalin }
262dcf1d8cdSSergey Kambalin 
263dcf1d8cdSSergey Kambalin type_init(bcm2838_register_types);
264