1 /* 2 * Allwinner A10 SoC emulation 3 * 4 * Copyright (C) 2013 Li Guang 5 * Written by Li Guang <lig.fnst@cn.fujitsu.com> 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms of the GNU General Public License as published by the 9 * Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, but WITHOUT 13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15 * for more details. 16 */ 17 18 #include "qemu/osdep.h" 19 #include "qapi/error.h" 20 #include "qemu/error-report.h" 21 #include "qemu/module.h" 22 #include "hw/char/serial-mm.h" 23 #include "hw/sysbus.h" 24 #include "hw/arm/allwinner-a10.h" 25 #include "hw/misc/unimp.h" 26 #include "sysemu/sysemu.h" 27 #include "hw/boards.h" 28 #include "hw/usb/hcd-ohci.h" 29 #include "hw/loader.h" 30 #include "target/arm/cpu-qom.h" 31 32 #define AW_A10_SRAM_A_BASE 0x00000000 33 #define AW_A10_DRAMC_BASE 0x01c01000 34 #define AW_A10_MMC0_BASE 0x01c0f000 35 #define AW_A10_CCM_BASE 0x01c20000 36 #define AW_A10_PIC_REG_BASE 0x01c20400 37 #define AW_A10_PIT_REG_BASE 0x01c20c00 38 #define AW_A10_UART0_REG_BASE 0x01c28000 39 #define AW_A10_SPI0_BASE 0x01c05000 40 #define AW_A10_EMAC_BASE 0x01c0b000 41 #define AW_A10_EHCI_BASE 0x01c14000 42 #define AW_A10_OHCI_BASE 0x01c14400 43 #define AW_A10_SATA_BASE 0x01c18000 44 #define AW_A10_WDT_BASE 0x01c20c90 45 #define AW_A10_RTC_BASE 0x01c20d00 46 #define AW_A10_I2C0_BASE 0x01c2ac00 47 48 void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) 49 { 50 const int64_t rom_size = 32 * KiB; 51 g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); 52 53 if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { 54 error_report("%s: failed to read BlockBackend data", __func__); 55 exit(1); 56 } 57 58 rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, 59 rom_size, AW_A10_SRAM_A_BASE, 60 NULL, NULL, NULL, NULL, false); 61 } 62 63 static void aw_a10_init(Object *obj) 64 { 65 AwA10State *s = AW_A10(obj); 66 67 object_initialize_child(obj, "cpu", &s->cpu, 68 ARM_CPU_TYPE_NAME("cortex-a8")); 69 70 object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC); 71 72 object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); 73 74 object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); 75 76 object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); 77 78 object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); 79 80 object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); 81 82 object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); 83 84 object_initialize_child(obj, "spi0", &s->spi0, TYPE_AW_A10_SPI); 85 86 for (size_t i = 0; i < AW_A10_NUM_USB; i++) { 87 object_initialize_child(obj, "ehci[*]", &s->ehci[i], 88 TYPE_PLATFORM_EHCI); 89 object_initialize_child(obj, "ohci[*]", &s->ohci[i], TYPE_SYSBUS_OHCI); 90 } 91 92 object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I); 93 94 object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I); 95 96 object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN4I); 97 } 98 99 static void aw_a10_realize(DeviceState *dev, Error **errp) 100 { 101 AwA10State *s = AW_A10(dev); 102 SysBusDevice *sysbusdev; 103 104 if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) { 105 return; 106 } 107 108 if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) { 109 return; 110 } 111 sysbusdev = SYS_BUS_DEVICE(&s->intc); 112 sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); 113 sysbus_connect_irq(sysbusdev, 0, 114 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); 115 sysbus_connect_irq(sysbusdev, 1, 116 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); 117 qdev_pass_gpios(DEVICE(&s->intc), dev, NULL); 118 119 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) { 120 return; 121 } 122 sysbusdev = SYS_BUS_DEVICE(&s->timer); 123 sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE); 124 sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22)); 125 sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23)); 126 sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24)); 127 sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25)); 128 sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67)); 129 sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68)); 130 131 memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB, 132 &error_fatal); 133 memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); 134 create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); 135 136 /* Clock Control Module */ 137 sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); 138 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); 139 140 /* DRAM Control Module */ 141 sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); 142 sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); 143 144 qemu_configure_nic_device(DEVICE(&s->emac), true, NULL); 145 if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) { 146 return; 147 } 148 sysbusdev = SYS_BUS_DEVICE(&s->emac); 149 sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE); 150 sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55)); 151 152 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 153 return; 154 } 155 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE); 156 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56)); 157 158 /* FIXME use a qdev chardev prop instead of serial_hd() */ 159 serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, 160 qdev_get_gpio_in(dev, 1), 161 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); 162 163 for (size_t i = 0; i < AW_A10_NUM_USB; i++) { 164 g_autofree char *bus = g_strdup_printf("usb-bus.%zu", i); 165 166 object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable", 167 true, &error_fatal); 168 sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal); 169 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0, 170 AW_A10_EHCI_BASE + i * 0x8000); 171 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0, 172 qdev_get_gpio_in(dev, 39 + i)); 173 174 object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus, 175 &error_fatal); 176 sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal); 177 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0, 178 AW_A10_OHCI_BASE + i * 0x8000); 179 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0, 180 qdev_get_gpio_in(dev, 64 + i)); 181 } 182 183 /* SD/MMC */ 184 object_property_set_link(OBJECT(&s->mmc0), "dma-memory", 185 OBJECT(get_system_memory()), &error_fatal); 186 sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); 187 sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); 188 sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); 189 object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), 190 "sd-bus"); 191 192 /* RTC */ 193 sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); 194 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); 195 196 /* I2C */ 197 sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); 198 sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); 199 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); 200 201 /* SPI */ 202 sysbus_realize(SYS_BUS_DEVICE(&s->spi0), &error_fatal); 203 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, AW_A10_SPI0_BASE); 204 sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, qdev_get_gpio_in(dev, 10)); 205 206 /* WDT */ 207 sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal); 208 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0, AW_A10_WDT_BASE, 1); 209 } 210 211 static void aw_a10_class_init(ObjectClass *oc, void *data) 212 { 213 DeviceClass *dc = DEVICE_CLASS(oc); 214 215 dc->realize = aw_a10_realize; 216 /* Reason: Uses serial_hds and nd_table in realize function */ 217 dc->user_creatable = false; 218 } 219 220 static const TypeInfo aw_a10_type_info = { 221 .name = TYPE_AW_A10, 222 .parent = TYPE_DEVICE, 223 .instance_size = sizeof(AwA10State), 224 .instance_init = aw_a10_init, 225 .class_init = aw_a10_class_init, 226 }; 227 228 static void aw_a10_register_types(void) 229 { 230 type_register_static(&aw_a10_type_info); 231 } 232 233 type_init(aw_a10_register_types) 234