1 /* 2 * ACPI implementation 3 * 4 * Copyright (c) 2006 Fabrice Bellard 5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> 6 * VA Linux Systems Japan K.K. 7 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 8 * 9 * This is based on acpi.c. 10 * 11 * This library is free software; you can redistribute it and/or 12 * modify it under the terms of the GNU Lesser General Public 13 * License version 2 as published by the Free Software Foundation. 14 * 15 * This library is distributed in the hope that it will be useful, 16 * but WITHOUT ANY WARRANTY; without even the implied warranty of 17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 18 * Lesser General Public License for more details. 19 * 20 * You should have received a copy of the GNU Lesser General Public 21 * License along with this library; if not, see <http://www.gnu.org/licenses/> 22 * 23 * Contributions after 2012-01-13 are licensed under the terms of the 24 * GNU GPL, version 2 or (at your option) any later version. 25 */ 26 #include "qemu/osdep.h" 27 #include "hw/hw.h" 28 #include "qapi/visitor.h" 29 #include "hw/i386/pc.h" 30 #include "hw/pci/pci.h" 31 #include "qemu/timer.h" 32 #include "sysemu/sysemu.h" 33 #include "hw/acpi/acpi.h" 34 #include "hw/acpi/tco.h" 35 #include "sysemu/kvm.h" 36 #include "exec/address-spaces.h" 37 38 #include "hw/i386/ich9.h" 39 #include "hw/mem/pc-dimm.h" 40 41 //#define DEBUG 42 43 #ifdef DEBUG 44 #define ICH9_DEBUG(fmt, ...) \ 45 do { printf("%s "fmt, __func__, ## __VA_ARGS__); } while (0) 46 #else 47 #define ICH9_DEBUG(fmt, ...) do { } while (0) 48 #endif 49 50 static void ich9_pm_update_sci_fn(ACPIREGS *regs) 51 { 52 ICH9LPCPMRegs *pm = container_of(regs, ICH9LPCPMRegs, acpi_regs); 53 acpi_update_sci(&pm->acpi_regs, pm->irq); 54 } 55 56 static uint64_t ich9_gpe_readb(void *opaque, hwaddr addr, unsigned width) 57 { 58 ICH9LPCPMRegs *pm = opaque; 59 return acpi_gpe_ioport_readb(&pm->acpi_regs, addr); 60 } 61 62 static void ich9_gpe_writeb(void *opaque, hwaddr addr, uint64_t val, 63 unsigned width) 64 { 65 ICH9LPCPMRegs *pm = opaque; 66 acpi_gpe_ioport_writeb(&pm->acpi_regs, addr, val); 67 acpi_update_sci(&pm->acpi_regs, pm->irq); 68 } 69 70 static const MemoryRegionOps ich9_gpe_ops = { 71 .read = ich9_gpe_readb, 72 .write = ich9_gpe_writeb, 73 .valid.min_access_size = 1, 74 .valid.max_access_size = 4, 75 .impl.min_access_size = 1, 76 .impl.max_access_size = 1, 77 .endianness = DEVICE_LITTLE_ENDIAN, 78 }; 79 80 static uint64_t ich9_smi_readl(void *opaque, hwaddr addr, unsigned width) 81 { 82 ICH9LPCPMRegs *pm = opaque; 83 switch (addr) { 84 case 0: 85 return pm->smi_en; 86 case 4: 87 return pm->smi_sts; 88 default: 89 return 0; 90 } 91 } 92 93 static void ich9_smi_writel(void *opaque, hwaddr addr, uint64_t val, 94 unsigned width) 95 { 96 ICH9LPCPMRegs *pm = opaque; 97 TCOIORegs *tr = &pm->tco_regs; 98 uint64_t tco_en; 99 100 switch (addr) { 101 case 0: 102 tco_en = pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN; 103 /* once TCO_LOCK bit is set, TCO_EN bit cannot be overwritten */ 104 if (tr->tco.cnt1 & TCO_LOCK) { 105 val = (val & ~ICH9_PMIO_SMI_EN_TCO_EN) | tco_en; 106 } 107 pm->smi_en &= ~pm->smi_en_wmask; 108 pm->smi_en |= (val & pm->smi_en_wmask); 109 break; 110 } 111 } 112 113 static const MemoryRegionOps ich9_smi_ops = { 114 .read = ich9_smi_readl, 115 .write = ich9_smi_writel, 116 .valid.min_access_size = 4, 117 .valid.max_access_size = 4, 118 .endianness = DEVICE_LITTLE_ENDIAN, 119 }; 120 121 void ich9_pm_iospace_update(ICH9LPCPMRegs *pm, uint32_t pm_io_base) 122 { 123 ICH9_DEBUG("to 0x%x\n", pm_io_base); 124 125 assert((pm_io_base & ICH9_PMIO_MASK) == 0); 126 127 pm->pm_io_base = pm_io_base; 128 memory_region_transaction_begin(); 129 memory_region_set_enabled(&pm->io, pm->pm_io_base != 0); 130 memory_region_set_address(&pm->io, pm->pm_io_base); 131 memory_region_transaction_commit(); 132 } 133 134 static int ich9_pm_post_load(void *opaque, int version_id) 135 { 136 ICH9LPCPMRegs *pm = opaque; 137 uint32_t pm_io_base = pm->pm_io_base; 138 pm->pm_io_base = 0; 139 ich9_pm_iospace_update(pm, pm_io_base); 140 return 0; 141 } 142 143 #define VMSTATE_GPE_ARRAY(_field, _state) \ 144 { \ 145 .name = (stringify(_field)), \ 146 .version_id = 0, \ 147 .num = ICH9_PMIO_GPE0_LEN, \ 148 .info = &vmstate_info_uint8, \ 149 .size = sizeof(uint8_t), \ 150 .flags = VMS_ARRAY | VMS_POINTER, \ 151 .offset = vmstate_offset_pointer(_state, _field, uint8_t), \ 152 } 153 154 static bool vmstate_test_use_memhp(void *opaque) 155 { 156 ICH9LPCPMRegs *s = opaque; 157 return s->acpi_memory_hotplug.is_enabled; 158 } 159 160 static const VMStateDescription vmstate_memhp_state = { 161 .name = "ich9_pm/memhp", 162 .version_id = 1, 163 .minimum_version_id = 1, 164 .minimum_version_id_old = 1, 165 .needed = vmstate_test_use_memhp, 166 .fields = (VMStateField[]) { 167 VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, ICH9LPCPMRegs), 168 VMSTATE_END_OF_LIST() 169 } 170 }; 171 172 static bool vmstate_test_use_tco(void *opaque) 173 { 174 ICH9LPCPMRegs *s = opaque; 175 return s->enable_tco; 176 } 177 178 static const VMStateDescription vmstate_tco_io_state = { 179 .name = "ich9_pm/tco", 180 .version_id = 1, 181 .minimum_version_id = 1, 182 .minimum_version_id_old = 1, 183 .needed = vmstate_test_use_tco, 184 .fields = (VMStateField[]) { 185 VMSTATE_STRUCT(tco_regs, ICH9LPCPMRegs, 1, vmstate_tco_io_sts, 186 TCOIORegs), 187 VMSTATE_END_OF_LIST() 188 } 189 }; 190 191 const VMStateDescription vmstate_ich9_pm = { 192 .name = "ich9_pm", 193 .version_id = 1, 194 .minimum_version_id = 1, 195 .post_load = ich9_pm_post_load, 196 .fields = (VMStateField[]) { 197 VMSTATE_UINT16(acpi_regs.pm1.evt.sts, ICH9LPCPMRegs), 198 VMSTATE_UINT16(acpi_regs.pm1.evt.en, ICH9LPCPMRegs), 199 VMSTATE_UINT16(acpi_regs.pm1.cnt.cnt, ICH9LPCPMRegs), 200 VMSTATE_TIMER_PTR(acpi_regs.tmr.timer, ICH9LPCPMRegs), 201 VMSTATE_INT64(acpi_regs.tmr.overflow_time, ICH9LPCPMRegs), 202 VMSTATE_GPE_ARRAY(acpi_regs.gpe.sts, ICH9LPCPMRegs), 203 VMSTATE_GPE_ARRAY(acpi_regs.gpe.en, ICH9LPCPMRegs), 204 VMSTATE_UINT32(smi_en, ICH9LPCPMRegs), 205 VMSTATE_UINT32(smi_sts, ICH9LPCPMRegs), 206 VMSTATE_END_OF_LIST() 207 }, 208 .subsections = (const VMStateDescription*[]) { 209 &vmstate_memhp_state, 210 &vmstate_tco_io_state, 211 NULL 212 } 213 }; 214 215 static void pm_reset(void *opaque) 216 { 217 ICH9LPCPMRegs *pm = opaque; 218 ich9_pm_iospace_update(pm, 0); 219 220 acpi_pm1_evt_reset(&pm->acpi_regs); 221 acpi_pm1_cnt_reset(&pm->acpi_regs); 222 acpi_pm_tmr_reset(&pm->acpi_regs); 223 acpi_gpe_reset(&pm->acpi_regs); 224 225 pm->smi_en = 0; 226 if (!pm->smm_enabled) { 227 /* Mark SMM as already inited to prevent SMM from running. */ 228 pm->smi_en |= ICH9_PMIO_SMI_EN_APMC_EN; 229 } 230 pm->smi_en_wmask = ~0; 231 232 acpi_update_sci(&pm->acpi_regs, pm->irq); 233 } 234 235 static void pm_powerdown_req(Notifier *n, void *opaque) 236 { 237 ICH9LPCPMRegs *pm = container_of(n, ICH9LPCPMRegs, powerdown_notifier); 238 239 acpi_pm1_evt_power_down(&pm->acpi_regs); 240 } 241 242 void ich9_pm_init(PCIDevice *lpc_pci, ICH9LPCPMRegs *pm, 243 bool smm_enabled, 244 qemu_irq sci_irq) 245 { 246 memory_region_init(&pm->io, OBJECT(lpc_pci), "ich9-pm", ICH9_PMIO_SIZE); 247 memory_region_set_enabled(&pm->io, false); 248 memory_region_add_subregion(pci_address_space_io(lpc_pci), 249 0, &pm->io); 250 251 acpi_pm_tmr_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io); 252 acpi_pm1_evt_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io); 253 acpi_pm1_cnt_init(&pm->acpi_regs, &pm->io, pm->disable_s3, pm->disable_s4, 254 pm->s4_val); 255 256 acpi_gpe_init(&pm->acpi_regs, ICH9_PMIO_GPE0_LEN); 257 memory_region_init_io(&pm->io_gpe, OBJECT(lpc_pci), &ich9_gpe_ops, pm, 258 "acpi-gpe0", ICH9_PMIO_GPE0_LEN); 259 memory_region_add_subregion(&pm->io, ICH9_PMIO_GPE0_STS, &pm->io_gpe); 260 261 memory_region_init_io(&pm->io_smi, OBJECT(lpc_pci), &ich9_smi_ops, pm, 262 "acpi-smi", 8); 263 memory_region_add_subregion(&pm->io, ICH9_PMIO_SMI_EN, &pm->io_smi); 264 265 pm->smm_enabled = smm_enabled; 266 267 pm->enable_tco = true; 268 acpi_pm_tco_init(&pm->tco_regs, &pm->io); 269 270 pm->irq = sci_irq; 271 qemu_register_reset(pm_reset, pm); 272 pm->powerdown_notifier.notify = pm_powerdown_req; 273 qemu_register_powerdown_notifier(&pm->powerdown_notifier); 274 275 acpi_cpu_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci), 276 &pm->gpe_cpu, ICH9_CPU_HOTPLUG_IO_BASE); 277 278 if (pm->acpi_memory_hotplug.is_enabled) { 279 acpi_memory_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci), 280 &pm->acpi_memory_hotplug); 281 } 282 } 283 284 static void ich9_pm_get_gpe0_blk(Object *obj, Visitor *v, const char *name, 285 void *opaque, Error **errp) 286 { 287 ICH9LPCPMRegs *pm = opaque; 288 uint32_t value = pm->pm_io_base + ICH9_PMIO_GPE0_STS; 289 290 visit_type_uint32(v, name, &value, errp); 291 } 292 293 static bool ich9_pm_get_memory_hotplug_support(Object *obj, Error **errp) 294 { 295 ICH9LPCState *s = ICH9_LPC_DEVICE(obj); 296 297 return s->pm.acpi_memory_hotplug.is_enabled; 298 } 299 300 static void ich9_pm_set_memory_hotplug_support(Object *obj, bool value, 301 Error **errp) 302 { 303 ICH9LPCState *s = ICH9_LPC_DEVICE(obj); 304 305 s->pm.acpi_memory_hotplug.is_enabled = value; 306 } 307 308 static void ich9_pm_get_disable_s3(Object *obj, Visitor *v, const char *name, 309 void *opaque, Error **errp) 310 { 311 ICH9LPCPMRegs *pm = opaque; 312 uint8_t value = pm->disable_s3; 313 314 visit_type_uint8(v, name, &value, errp); 315 } 316 317 static void ich9_pm_set_disable_s3(Object *obj, Visitor *v, const char *name, 318 void *opaque, Error **errp) 319 { 320 ICH9LPCPMRegs *pm = opaque; 321 Error *local_err = NULL; 322 uint8_t value; 323 324 visit_type_uint8(v, name, &value, &local_err); 325 if (local_err) { 326 goto out; 327 } 328 pm->disable_s3 = value; 329 out: 330 error_propagate(errp, local_err); 331 } 332 333 static void ich9_pm_get_disable_s4(Object *obj, Visitor *v, const char *name, 334 void *opaque, Error **errp) 335 { 336 ICH9LPCPMRegs *pm = opaque; 337 uint8_t value = pm->disable_s4; 338 339 visit_type_uint8(v, name, &value, errp); 340 } 341 342 static void ich9_pm_set_disable_s4(Object *obj, Visitor *v, const char *name, 343 void *opaque, Error **errp) 344 { 345 ICH9LPCPMRegs *pm = opaque; 346 Error *local_err = NULL; 347 uint8_t value; 348 349 visit_type_uint8(v, name, &value, &local_err); 350 if (local_err) { 351 goto out; 352 } 353 pm->disable_s4 = value; 354 out: 355 error_propagate(errp, local_err); 356 } 357 358 static void ich9_pm_get_s4_val(Object *obj, Visitor *v, const char *name, 359 void *opaque, Error **errp) 360 { 361 ICH9LPCPMRegs *pm = opaque; 362 uint8_t value = pm->s4_val; 363 364 visit_type_uint8(v, name, &value, errp); 365 } 366 367 static void ich9_pm_set_s4_val(Object *obj, Visitor *v, const char *name, 368 void *opaque, Error **errp) 369 { 370 ICH9LPCPMRegs *pm = opaque; 371 Error *local_err = NULL; 372 uint8_t value; 373 374 visit_type_uint8(v, name, &value, &local_err); 375 if (local_err) { 376 goto out; 377 } 378 pm->s4_val = value; 379 out: 380 error_propagate(errp, local_err); 381 } 382 383 static bool ich9_pm_get_enable_tco(Object *obj, Error **errp) 384 { 385 ICH9LPCState *s = ICH9_LPC_DEVICE(obj); 386 return s->pm.enable_tco; 387 } 388 389 static void ich9_pm_set_enable_tco(Object *obj, bool value, Error **errp) 390 { 391 ICH9LPCState *s = ICH9_LPC_DEVICE(obj); 392 s->pm.enable_tco = value; 393 } 394 395 void ich9_pm_add_properties(Object *obj, ICH9LPCPMRegs *pm, Error **errp) 396 { 397 static const uint32_t gpe0_len = ICH9_PMIO_GPE0_LEN; 398 pm->acpi_memory_hotplug.is_enabled = true; 399 pm->disable_s3 = 0; 400 pm->disable_s4 = 0; 401 pm->s4_val = 2; 402 403 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_PM_IO_BASE, 404 &pm->pm_io_base, errp); 405 object_property_add(obj, ACPI_PM_PROP_GPE0_BLK, "uint32", 406 ich9_pm_get_gpe0_blk, 407 NULL, NULL, pm, NULL); 408 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_GPE0_BLK_LEN, 409 &gpe0_len, errp); 410 object_property_add_bool(obj, "memory-hotplug-support", 411 ich9_pm_get_memory_hotplug_support, 412 ich9_pm_set_memory_hotplug_support, 413 NULL); 414 object_property_add(obj, ACPI_PM_PROP_S3_DISABLED, "uint8", 415 ich9_pm_get_disable_s3, 416 ich9_pm_set_disable_s3, 417 NULL, pm, NULL); 418 object_property_add(obj, ACPI_PM_PROP_S4_DISABLED, "uint8", 419 ich9_pm_get_disable_s4, 420 ich9_pm_set_disable_s4, 421 NULL, pm, NULL); 422 object_property_add(obj, ACPI_PM_PROP_S4_VAL, "uint8", 423 ich9_pm_get_s4_val, 424 ich9_pm_set_s4_val, 425 NULL, pm, NULL); 426 object_property_add_bool(obj, ACPI_PM_PROP_TCO_ENABLED, 427 ich9_pm_get_enable_tco, 428 ich9_pm_set_enable_tco, 429 NULL); 430 } 431 432 void ich9_pm_device_plug_cb(ICH9LPCPMRegs *pm, DeviceState *dev, Error **errp) 433 { 434 if (pm->acpi_memory_hotplug.is_enabled && 435 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { 436 acpi_memory_plug_cb(&pm->acpi_regs, pm->irq, &pm->acpi_memory_hotplug, 437 dev, errp); 438 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { 439 acpi_cpu_plug_cb(&pm->acpi_regs, pm->irq, &pm->gpe_cpu, dev, errp); 440 } else { 441 error_setg(errp, "acpi: device plug request for not supported device" 442 " type: %s", object_get_typename(OBJECT(dev))); 443 } 444 } 445 446 void ich9_pm_device_unplug_request_cb(ICH9LPCPMRegs *pm, DeviceState *dev, 447 Error **errp) 448 { 449 if (pm->acpi_memory_hotplug.is_enabled && 450 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { 451 acpi_memory_unplug_request_cb(&pm->acpi_regs, pm->irq, 452 &pm->acpi_memory_hotplug, dev, errp); 453 } else { 454 error_setg(errp, "acpi: device unplug request for not supported device" 455 " type: %s", object_get_typename(OBJECT(dev))); 456 } 457 } 458 459 void ich9_pm_device_unplug_cb(ICH9LPCPMRegs *pm, DeviceState *dev, 460 Error **errp) 461 { 462 if (pm->acpi_memory_hotplug.is_enabled && 463 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { 464 acpi_memory_unplug_cb(&pm->acpi_memory_hotplug, dev, errp); 465 } else { 466 error_setg(errp, "acpi: device unplug for not supported device" 467 " type: %s", object_get_typename(OBJECT(dev))); 468 } 469 } 470 471 void ich9_pm_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list) 472 { 473 ICH9LPCState *s = ICH9_LPC_DEVICE(adev); 474 475 acpi_memory_ospm_status(&s->pm.acpi_memory_hotplug, list); 476 } 477