1.. _Arm Emulation: 2 3A-profile CPU architecture support 4================================== 5 6QEMU's TCG emulation includes support for the Armv5, Armv6, Armv7 and 7Armv8 versions of the A-profile architecture. It also has support for 8the following architecture extensions: 9 10- FEAT_AA32BF16 (AArch32 BFloat16 instructions) 11- FEAT_AA32HPD (AArch32 hierarchical permission disables) 12- FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) 13- FEAT_AES (AESD and AESE instructions) 14- FEAT_BBM at level 2 (Translation table break-before-make levels) 15- FEAT_BF16 (AArch64 BFloat16 instructions) 16- FEAT_BTI (Branch Target Identification) 17- FEAT_CRC32 (CRC32 instructions) 18- FEAT_CSV2 (Cache speculation variant 2) 19- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) 20- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) 21- FEAT_CSV2_2 (Cache speculation variant 2, version 2) 22- FEAT_CSV3 (Cache speculation variant 3) 23- FEAT_DGH (Data gathering hint) 24- FEAT_DIT (Data Independent Timing instructions) 25- FEAT_DPB (DC CVAP instruction) 26- FEAT_Debugv8p2 (Debug changes for v8.2) 27- FEAT_Debugv8p4 (Debug changes for v8.4) 28- FEAT_DotProd (Advanced SIMD dot product instructions) 29- FEAT_DoubleFault (Double Fault Extension) 30- FEAT_E0PD (Preventing EL0 access to halves of address maps) 31- FEAT_EPAC (Enhanced pointer authentication) 32- FEAT_ETS (Enhanced Translation Synchronization) 33- FEAT_EVT (Enhanced Virtualization Traps) 34- FEAT_FCMA (Floating-point complex number instructions) 35- FEAT_FGT (Fine-Grained Traps) 36- FEAT_FHM (Floating-point half-precision multiplication instructions) 37- FEAT_FP16 (Half-precision floating-point data processing) 38- FEAT_FRINTTS (Floating-point to integer instructions) 39- FEAT_FlagM (Flag manipulation instructions v2) 40- FEAT_FlagM2 (Enhancements to flag manipulation instructions) 41- FEAT_GTG (Guest translation granule size) 42- FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) 43- FEAT_HCX (Support for the HCRX_EL2 register) 44- FEAT_HPDS (Hierarchical permission disables) 45- FEAT_HPDS2 (Translation table page-based hardware attributes) 46- FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) 47- FEAT_IDST (ID space trap handling) 48- FEAT_IESB (Implicit error synchronization event) 49- FEAT_JSCVT (JavaScript conversion instructions) 50- FEAT_LOR (Limited ordering regions) 51- FEAT_LPA (Large Physical Address space) 52- FEAT_LPA2 (Large Physical and virtual Address space v2) 53- FEAT_LRCPC (Load-acquire RCpc instructions) 54- FEAT_LRCPC2 (Load-acquire RCpc instructions v2) 55- FEAT_LSE (Large System Extensions) 56- FEAT_LSE2 (Large System Extensions v2) 57- FEAT_LVA (Large Virtual Address space) 58- FEAT_MTE (Memory Tagging Extension) 59- FEAT_MTE2 (Memory Tagging Extension) 60- FEAT_MTE3 (MTE Asymmetric Fault Handling) 61- FEAT_PACIMP (Pointer authentication - IMPLEMENTATION DEFINED algorithm) 62- FEAT_PACQARMA3 (Pointer authentication - QARMA3 algorithm) 63- FEAT_PACQARMA5 (Pointer authentication - QARMA5 algorithm) 64- FEAT_PAN (Privileged access never) 65- FEAT_PAN2 (AT S1E1R and AT S1E1W instruction variants affected by PSTATE.PAN) 66- FEAT_PAN3 (Support for SCTLR_ELx.EPAN) 67- FEAT_PAuth (Pointer authentication) 68- FEAT_PAuth2 (Enhacements to pointer authentication) 69- FEAT_PMULL (PMULL, PMULL2 instructions) 70- FEAT_PMUv3p1 (PMU Extensions v3.1) 71- FEAT_PMUv3p4 (PMU Extensions v3.4) 72- FEAT_PMUv3p5 (PMU Extensions v3.5) 73- FEAT_RAS (Reliability, availability, and serviceability) 74- FEAT_RASv1p1 (RAS Extension v1.1) 75- FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) 76- FEAT_RME (Realm Management Extension) (NB: support status in QEMU is experimental) 77- FEAT_RNG (Random number generator) 78- FEAT_S2FWB (Stage 2 forced Write-Back) 79- FEAT_SB (Speculation Barrier) 80- FEAT_SEL2 (Secure EL2) 81- FEAT_SHA1 (SHA1 instructions) 82- FEAT_SHA256 (SHA256 instructions) 83- FEAT_SHA3 (Advanced SIMD SHA3 instructions) 84- FEAT_SHA512 (Advanced SIMD SHA512 instructions) 85- FEAT_SM3 (Advanced SIMD SM3 instructions) 86- FEAT_SM4 (Advanced SIMD SM4 instructions) 87- FEAT_SME (Scalable Matrix Extension) 88- FEAT_SME_FA64 (Full A64 instruction set in Streaming SVE mode) 89- FEAT_SME_F64F64 (Double-precision floating-point outer product instructions) 90- FEAT_SME_I16I64 (16-bit to 64-bit integer widening outer product instructions) 91- FEAT_SPECRES (Speculation restriction instructions) 92- FEAT_SSBS (Speculative Store Bypass Safe) 93- FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) 94- FEAT_TLBIRANGE (TLB invalidate range instructions) 95- FEAT_TTCNP (Translation table Common not private translations) 96- FEAT_TTL (Translation Table Level) 97- FEAT_TTST (Small translation tables) 98- FEAT_UAO (Unprivileged Access Override control) 99- FEAT_VHE (Virtualization Host Extensions) 100- FEAT_VMID16 (16-bit VMID) 101- FEAT_XNX (Translation table stage 2 Unprivileged Execute-never) 102- SVE (The Scalable Vector Extension) 103- SVE2 (The Scalable Vector Extension v2) 104 105For information on the specifics of these extensions, please refer 106to the `Armv8-A Arm Architecture Reference Manual 107<https://developer.arm.com/documentation/ddi0487/latest>`_. 108 109When a specific named CPU is being emulated, only those features which 110are present in hardware for that CPU are emulated. (If a feature is 111not in the list above then it is not supported, even if the real 112hardware should have it.) The ``max`` CPU enables all features. 113 114R-profile CPU architecture support 115================================== 116 117QEMU's TCG emulation support for R-profile CPUs is currently limited. 118We emulate only the Cortex-R5 and Cortex-R5F CPUs. 119 120M-profile CPU architecture support 121================================== 122 123QEMU's TCG emulation includes support for Armv6-M, Armv7-M, Armv8-M, and 124Armv8.1-M versions of the M-profile architucture. It also has support 125for the following architecture extensions: 126 127- FP (Floating-point Extension) 128- FPCXT (FPCXT access instructions) 129- HP (Half-precision floating-point instructions) 130- LOB (Low Overhead loops and Branch future) 131- M (Main Extension) 132- MPU (Memory Protection Unit Extension) 133- PXN (Privileged Execute Never) 134- RAS (Reliability, Serviceability and Availability): "minimum RAS Extension" only 135- S (Security Extension) 136- ST (System Timer Extension) 137 138For information on the specifics of these extensions, please refer 139to the `Armv8-M Arm Architecture Reference Manual 140<https://developer.arm.com/documentation/ddi0553/latest>`_. 141 142When a specific named CPU is being emulated, only those features which 143are present in hardware for that CPU are emulated. (If a feature is 144not in the list above then it is not supported, even if the real 145hardware should have it.) There is no equivalent of the ``max`` CPU for 146M-profile. 147