xref: /openbmc/qemu/docs/system/arm/emulation.rst (revision 9951ba94)
1A-profile CPU architecture support
2==================================
3
4QEMU's TCG emulation includes support for the Armv5, Armv6, Armv7 and
5Armv8 versions of the A-profile architecture. It also has support for
6the following architecture extensions:
7
8- FEAT_AA32BF16 (AArch32 BFloat16 instructions)
9- FEAT_AA32HPD (AArch32 hierarchical permission disables)
10- FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions)
11- FEAT_AES (AESD and AESE instructions)
12- FEAT_BBM at level 2 (Translation table break-before-make levels)
13- FEAT_BF16 (AArch64 BFloat16 instructions)
14- FEAT_BTI (Branch Target Identification)
15- FEAT_DIT (Data Independent Timing instructions)
16- FEAT_DPB (DC CVAP instruction)
17- FEAT_DotProd (Advanced SIMD dot product instructions)
18- FEAT_FCMA (Floating-point complex number instructions)
19- FEAT_FHM (Floating-point half-precision multiplication instructions)
20- FEAT_FP16 (Half-precision floating-point data processing)
21- FEAT_FRINTTS (Floating-point to integer instructions)
22- FEAT_FlagM (Flag manipulation instructions v2)
23- FEAT_FlagM2 (Enhancements to flag manipulation instructions)
24- FEAT_HPDS (Hierarchical permission disables)
25- FEAT_I8MM (AArch64 Int8 matrix multiplication instructions)
26- FEAT_JSCVT (JavaScript conversion instructions)
27- FEAT_LOR (Limited ordering regions)
28- FEAT_LPA (Large Physical Address space)
29- FEAT_LPA2 (Large Physical and virtual Address space v2)
30- FEAT_LRCPC (Load-acquire RCpc instructions)
31- FEAT_LRCPC2 (Load-acquire RCpc instructions v2)
32- FEAT_LSE (Large System Extensions)
33- FEAT_LVA (Large Virtual Address space)
34- FEAT_MTE (Memory Tagging Extension)
35- FEAT_MTE2 (Memory Tagging Extension)
36- FEAT_MTE3 (MTE Asymmetric Fault Handling)
37- FEAT_PAN (Privileged access never)
38- FEAT_PAN2 (AT S1E1R and AT S1E1W instruction variants affected by PSTATE.PAN)
39- FEAT_PAuth (Pointer authentication)
40- FEAT_PMULL (PMULL, PMULL2 instructions)
41- FEAT_PMUv3p1 (PMU Extensions v3.1)
42- FEAT_PMUv3p4 (PMU Extensions v3.4)
43- FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions)
44- FEAT_RNG (Random number generator)
45- FEAT_SB (Speculation Barrier)
46- FEAT_SEL2 (Secure EL2)
47- FEAT_SHA1 (SHA1 instructions)
48- FEAT_SHA256 (SHA256 instructions)
49- FEAT_SHA3 (Advanced SIMD SHA3 instructions)
50- FEAT_SHA512 (Advanced SIMD SHA512 instructions)
51- FEAT_SM3 (Advanced SIMD SM3 instructions)
52- FEAT_SM4 (Advanced SIMD SM4 instructions)
53- FEAT_SPECRES (Speculation restriction instructions)
54- FEAT_SSBS (Speculative Store Bypass Safe)
55- FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain)
56- FEAT_TLBIRANGE (TLB invalidate range instructions)
57- FEAT_TTCNP (Translation table Common not private translations)
58- FEAT_TTL (Translation Table Level)
59- FEAT_TTST (Small translation tables)
60- FEAT_UAO (Unprivileged Access Override control)
61- FEAT_VHE (Virtualization Host Extensions)
62- FEAT_VMID16 (16-bit VMID)
63- FEAT_XNX (Translation table stage 2 Unprivileged Execute-never)
64- SVE (The Scalable Vector Extension)
65- SVE2 (The Scalable Vector Extension v2)
66
67For information on the specifics of these extensions, please refer
68to the `Armv8-A Arm Architecture Reference Manual
69<https://developer.arm.com/documentation/ddi0487/latest>`_.
70
71When a specific named CPU is being emulated, only those features which
72are present in hardware for that CPU are emulated. (If a feature is
73not in the list above then it is not supported, even if the real
74hardware should have it.) The ``max`` CPU enables all features.
75
76R-profile CPU architecture support
77==================================
78
79QEMU's TCG emulation support for R-profile CPUs is currently limited.
80We emulate only the Cortex-R5 and Cortex-R5F CPUs.
81
82M-profile CPU architecture support
83==================================
84
85QEMU's TCG emulation includes support for Armv6-M, Armv7-M, Armv8-M, and
86Armv8.1-M versions of the M-profile architucture.  It also has support
87for the following architecture extensions:
88
89- FP (Floating-point Extension)
90- FPCXT (FPCXT access instructions)
91- HP (Half-precision floating-point instructions)
92- LOB (Low Overhead loops and Branch future)
93- M (Main Extension)
94- MPU (Memory Protection Unit Extension)
95- PXN (Privileged Execute Never)
96- RAS (Reliability, Serviceability and Availability): "minimum RAS Extension" only
97- S (Security Extension)
98- ST (System Timer Extension)
99
100For information on the specifics of these extensions, please refer
101to the `Armv8-M Arm Architecture Reference Manual
102<https://developer.arm.com/documentation/ddi0553/latest>`_.
103
104When a specific named CPU is being emulated, only those features which
105are present in hardware for that CPU are emulated. (If a feature is
106not in the list above then it is not supported, even if the real
107hardware should have it.) There is no equivalent of the ``max`` CPU for
108M-profile.
109