xref: /openbmc/qemu/accel/tcg/cpu-exec.c (revision aa6fb65746c90496c3829fd49f86c7b059c4b846)
1 /*
2  *  emulator main execution loop
3  *
4  *  Copyright (c) 2003-2005 Fabrice Bellard
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include "qemu/osdep.h"
21 #include "qemu/qemu-print.h"
22 #include "qapi/error.h"
23 #include "qapi/type-helpers.h"
24 #include "hw/core/tcg-cpu-ops.h"
25 #include "trace.h"
26 #include "disas/disas.h"
27 #include "exec/exec-all.h"
28 #include "tcg/tcg.h"
29 #include "qemu/atomic.h"
30 #include "qemu/rcu.h"
31 #include "exec/log.h"
32 #include "qemu/main-loop.h"
33 #if defined(TARGET_I386) && !defined(CONFIG_USER_ONLY)
34 #include "hw/i386/apic.h"
35 #endif
36 #include "sysemu/cpus.h"
37 #include "exec/cpu-all.h"
38 #include "sysemu/cpu-timers.h"
39 #include "exec/replay-core.h"
40 #include "sysemu/tcg.h"
41 #include "exec/helper-proto-common.h"
42 #include "tb-jmp-cache.h"
43 #include "tb-hash.h"
44 #include "tb-context.h"
45 #include "internal-common.h"
46 #include "internal-target.h"
47 
48 /* -icount align implementation. */
49 
50 typedef struct SyncClocks {
51     int64_t diff_clk;
52     int64_t last_cpu_icount;
53     int64_t realtime_clock;
54 } SyncClocks;
55 
56 #if !defined(CONFIG_USER_ONLY)
57 /* Allow the guest to have a max 3ms advance.
58  * The difference between the 2 clocks could therefore
59  * oscillate around 0.
60  */
61 #define VM_CLOCK_ADVANCE 3000000
62 #define THRESHOLD_REDUCE 1.5
63 #define MAX_DELAY_PRINT_RATE 2000000000LL
64 #define MAX_NB_PRINTS 100
65 
66 int64_t max_delay;
67 int64_t max_advance;
68 
69 static void align_clocks(SyncClocks *sc, CPUState *cpu)
70 {
71     int64_t cpu_icount;
72 
73     if (!icount_align_option) {
74         return;
75     }
76 
77     cpu_icount = cpu->icount_extra + cpu->neg.icount_decr.u16.low;
78     sc->diff_clk += icount_to_ns(sc->last_cpu_icount - cpu_icount);
79     sc->last_cpu_icount = cpu_icount;
80 
81     if (sc->diff_clk > VM_CLOCK_ADVANCE) {
82 #ifndef _WIN32
83         struct timespec sleep_delay, rem_delay;
84         sleep_delay.tv_sec = sc->diff_clk / 1000000000LL;
85         sleep_delay.tv_nsec = sc->diff_clk % 1000000000LL;
86         if (nanosleep(&sleep_delay, &rem_delay) < 0) {
87             sc->diff_clk = rem_delay.tv_sec * 1000000000LL + rem_delay.tv_nsec;
88         } else {
89             sc->diff_clk = 0;
90         }
91 #else
92         Sleep(sc->diff_clk / SCALE_MS);
93         sc->diff_clk = 0;
94 #endif
95     }
96 }
97 
98 static void print_delay(const SyncClocks *sc)
99 {
100     static float threshold_delay;
101     static int64_t last_realtime_clock;
102     static int nb_prints;
103 
104     if (icount_align_option &&
105         sc->realtime_clock - last_realtime_clock >= MAX_DELAY_PRINT_RATE &&
106         nb_prints < MAX_NB_PRINTS) {
107         if ((-sc->diff_clk / (float)1000000000LL > threshold_delay) ||
108             (-sc->diff_clk / (float)1000000000LL <
109              (threshold_delay - THRESHOLD_REDUCE))) {
110             threshold_delay = (-sc->diff_clk / 1000000000LL) + 1;
111             qemu_printf("Warning: The guest is now late by %.1f to %.1f seconds\n",
112                         threshold_delay - 1,
113                         threshold_delay);
114             nb_prints++;
115             last_realtime_clock = sc->realtime_clock;
116         }
117     }
118 }
119 
120 static void init_delay_params(SyncClocks *sc, CPUState *cpu)
121 {
122     if (!icount_align_option) {
123         return;
124     }
125     sc->realtime_clock = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL_RT);
126     sc->diff_clk = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - sc->realtime_clock;
127     sc->last_cpu_icount
128         = cpu->icount_extra + cpu->neg.icount_decr.u16.low;
129     if (sc->diff_clk < max_delay) {
130         max_delay = sc->diff_clk;
131     }
132     if (sc->diff_clk > max_advance) {
133         max_advance = sc->diff_clk;
134     }
135 
136     /* Print every 2s max if the guest is late. We limit the number
137        of printed messages to NB_PRINT_MAX(currently 100) */
138     print_delay(sc);
139 }
140 #else
141 static void align_clocks(SyncClocks *sc, const CPUState *cpu)
142 {
143 }
144 
145 static void init_delay_params(SyncClocks *sc, const CPUState *cpu)
146 {
147 }
148 #endif /* CONFIG USER ONLY */
149 
150 uint32_t curr_cflags(CPUState *cpu)
151 {
152     uint32_t cflags = cpu->tcg_cflags;
153 
154     /*
155      * Record gdb single-step.  We should be exiting the TB by raising
156      * EXCP_DEBUG, but to simplify other tests, disable chaining too.
157      *
158      * For singlestep and -d nochain, suppress goto_tb so that
159      * we can log -d cpu,exec after every TB.
160      */
161     if (unlikely(cpu->singlestep_enabled)) {
162         cflags |= CF_NO_GOTO_TB | CF_NO_GOTO_PTR | CF_SINGLE_STEP | 1;
163     } else if (qatomic_read(&one_insn_per_tb)) {
164         cflags |= CF_NO_GOTO_TB | 1;
165     } else if (qemu_loglevel_mask(CPU_LOG_TB_NOCHAIN)) {
166         cflags |= CF_NO_GOTO_TB;
167     }
168 
169     return cflags;
170 }
171 
172 struct tb_desc {
173     vaddr pc;
174     uint64_t cs_base;
175     CPUArchState *env;
176     tb_page_addr_t page_addr0;
177     uint32_t flags;
178     uint32_t cflags;
179 };
180 
181 static bool tb_lookup_cmp(const void *p, const void *d)
182 {
183     const TranslationBlock *tb = p;
184     const struct tb_desc *desc = d;
185 
186     if ((tb_cflags(tb) & CF_PCREL || tb->pc == desc->pc) &&
187         tb_page_addr0(tb) == desc->page_addr0 &&
188         tb->cs_base == desc->cs_base &&
189         tb->flags == desc->flags &&
190         tb_cflags(tb) == desc->cflags) {
191         /* check next page if needed */
192         tb_page_addr_t tb_phys_page1 = tb_page_addr1(tb);
193         if (tb_phys_page1 == -1) {
194             return true;
195         } else {
196             tb_page_addr_t phys_page1;
197             vaddr virt_page1;
198 
199             /*
200              * We know that the first page matched, and an otherwise valid TB
201              * encountered an incomplete instruction at the end of that page,
202              * therefore we know that generating a new TB from the current PC
203              * must also require reading from the next page -- even if the
204              * second pages do not match, and therefore the resulting insn
205              * is different for the new TB.  Therefore any exception raised
206              * here by the faulting lookup is not premature.
207              */
208             virt_page1 = TARGET_PAGE_ALIGN(desc->pc);
209             phys_page1 = get_page_addr_code(desc->env, virt_page1);
210             if (tb_phys_page1 == phys_page1) {
211                 return true;
212             }
213         }
214     }
215     return false;
216 }
217 
218 static TranslationBlock *tb_htable_lookup(CPUState *cpu, vaddr pc,
219                                           uint64_t cs_base, uint32_t flags,
220                                           uint32_t cflags)
221 {
222     tb_page_addr_t phys_pc;
223     struct tb_desc desc;
224     uint32_t h;
225 
226     desc.env = cpu_env(cpu);
227     desc.cs_base = cs_base;
228     desc.flags = flags;
229     desc.cflags = cflags;
230     desc.pc = pc;
231     phys_pc = get_page_addr_code(desc.env, pc);
232     if (phys_pc == -1) {
233         return NULL;
234     }
235     desc.page_addr0 = phys_pc;
236     h = tb_hash_func(phys_pc, (cflags & CF_PCREL ? 0 : pc),
237                      flags, cs_base, cflags);
238     return qht_lookup_custom(&tb_ctx.htable, &desc, h, tb_lookup_cmp);
239 }
240 
241 /* Might cause an exception, so have a longjmp destination ready */
242 static inline TranslationBlock *tb_lookup(CPUState *cpu, vaddr pc,
243                                           uint64_t cs_base, uint32_t flags,
244                                           uint32_t cflags)
245 {
246     TranslationBlock *tb;
247     CPUJumpCache *jc;
248     uint32_t hash;
249 
250     /* we should never be trying to look up an INVALID tb */
251     tcg_debug_assert(!(cflags & CF_INVALID));
252 
253     hash = tb_jmp_cache_hash_func(pc);
254     jc = cpu->tb_jmp_cache;
255 
256     tb = qatomic_read(&jc->array[hash].tb);
257     if (likely(tb &&
258                jc->array[hash].pc == pc &&
259                tb->cs_base == cs_base &&
260                tb->flags == flags &&
261                tb_cflags(tb) == cflags)) {
262         goto hit;
263     }
264 
265     tb = tb_htable_lookup(cpu, pc, cs_base, flags, cflags);
266     if (tb == NULL) {
267         return NULL;
268     }
269 
270     jc->array[hash].pc = pc;
271     qatomic_set(&jc->array[hash].tb, tb);
272 
273 hit:
274     /*
275      * As long as tb is not NULL, the contents are consistent.  Therefore,
276      * the virtual PC has to match for non-CF_PCREL translations.
277      */
278     assert((tb_cflags(tb) & CF_PCREL) || tb->pc == pc);
279     return tb;
280 }
281 
282 static void log_cpu_exec(vaddr pc, CPUState *cpu,
283                          const TranslationBlock *tb)
284 {
285     if (qemu_log_in_addr_range(pc)) {
286         qemu_log_mask(CPU_LOG_EXEC,
287                       "Trace %d: %p [%08" PRIx64
288                       "/%016" VADDR_PRIx "/%08x/%08x] %s\n",
289                       cpu->cpu_index, tb->tc.ptr, tb->cs_base, pc,
290                       tb->flags, tb->cflags, lookup_symbol(pc));
291 
292         if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
293             FILE *logfile = qemu_log_trylock();
294             if (logfile) {
295                 int flags = 0;
296 
297                 if (qemu_loglevel_mask(CPU_LOG_TB_FPU)) {
298                     flags |= CPU_DUMP_FPU;
299                 }
300 #if defined(TARGET_I386)
301                 flags |= CPU_DUMP_CCOP;
302 #endif
303                 if (qemu_loglevel_mask(CPU_LOG_TB_VPU)) {
304                     flags |= CPU_DUMP_VPU;
305                 }
306                 cpu_dump_state(cpu, logfile, flags);
307                 qemu_log_unlock(logfile);
308             }
309         }
310     }
311 }
312 
313 static bool check_for_breakpoints_slow(CPUState *cpu, vaddr pc,
314                                        uint32_t *cflags)
315 {
316     CPUBreakpoint *bp;
317     bool match_page = false;
318 
319     /*
320      * Singlestep overrides breakpoints.
321      * This requirement is visible in the record-replay tests, where
322      * we would fail to make forward progress in reverse-continue.
323      *
324      * TODO: gdb singlestep should only override gdb breakpoints,
325      * so that one could (gdb) singlestep into the guest kernel's
326      * architectural breakpoint handler.
327      */
328     if (cpu->singlestep_enabled) {
329         return false;
330     }
331 
332     QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
333         /*
334          * If we have an exact pc match, trigger the breakpoint.
335          * Otherwise, note matches within the page.
336          */
337         if (pc == bp->pc) {
338             bool match_bp = false;
339 
340             if (bp->flags & BP_GDB) {
341                 match_bp = true;
342             } else if (bp->flags & BP_CPU) {
343 #ifdef CONFIG_USER_ONLY
344                 g_assert_not_reached();
345 #else
346                 const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
347                 assert(tcg_ops->debug_check_breakpoint);
348                 match_bp = tcg_ops->debug_check_breakpoint(cpu);
349 #endif
350             }
351 
352             if (match_bp) {
353                 cpu->exception_index = EXCP_DEBUG;
354                 return true;
355             }
356         } else if (((pc ^ bp->pc) & TARGET_PAGE_MASK) == 0) {
357             match_page = true;
358         }
359     }
360 
361     /*
362      * Within the same page as a breakpoint, single-step,
363      * returning to helper_lookup_tb_ptr after each insn looking
364      * for the actual breakpoint.
365      *
366      * TODO: Perhaps better to record all of the TBs associated
367      * with a given virtual page that contains a breakpoint, and
368      * then invalidate them when a new overlapping breakpoint is
369      * set on the page.  Non-overlapping TBs would not be
370      * invalidated, nor would any TB need to be invalidated as
371      * breakpoints are removed.
372      */
373     if (match_page) {
374         *cflags = (*cflags & ~CF_COUNT_MASK) | CF_NO_GOTO_TB | 1;
375     }
376     return false;
377 }
378 
379 static inline bool check_for_breakpoints(CPUState *cpu, vaddr pc,
380                                          uint32_t *cflags)
381 {
382     return unlikely(!QTAILQ_EMPTY(&cpu->breakpoints)) &&
383         check_for_breakpoints_slow(cpu, pc, cflags);
384 }
385 
386 /**
387  * helper_lookup_tb_ptr: quick check for next tb
388  * @env: current cpu state
389  *
390  * Look for an existing TB matching the current cpu state.
391  * If found, return the code pointer.  If not found, return
392  * the tcg epilogue so that we return into cpu_tb_exec.
393  */
394 const void *HELPER(lookup_tb_ptr)(CPUArchState *env)
395 {
396     CPUState *cpu = env_cpu(env);
397     TranslationBlock *tb;
398     vaddr pc;
399     uint64_t cs_base;
400     uint32_t flags, cflags;
401 
402     cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
403 
404     cflags = curr_cflags(cpu);
405     if (check_for_breakpoints(cpu, pc, &cflags)) {
406         cpu_loop_exit(cpu);
407     }
408 
409     tb = tb_lookup(cpu, pc, cs_base, flags, cflags);
410     if (tb == NULL) {
411         return tcg_code_gen_epilogue;
412     }
413 
414     if (qemu_loglevel_mask(CPU_LOG_TB_CPU | CPU_LOG_EXEC)) {
415         log_cpu_exec(pc, cpu, tb);
416     }
417 
418     return tb->tc.ptr;
419 }
420 
421 /* Execute a TB, and fix up the CPU state afterwards if necessary */
422 /*
423  * Disable CFI checks.
424  * TCG creates binary blobs at runtime, with the transformed code.
425  * A TB is a blob of binary code, created at runtime and called with an
426  * indirect function call. Since such function did not exist at compile time,
427  * the CFI runtime has no way to verify its signature and would fail.
428  * TCG is not considered a security-sensitive part of QEMU so this does not
429  * affect the impact of CFI in environment with high security requirements
430  */
431 static inline TranslationBlock * QEMU_DISABLE_CFI
432 cpu_tb_exec(CPUState *cpu, TranslationBlock *itb, int *tb_exit)
433 {
434     CPUArchState *env = cpu_env(cpu);
435     uintptr_t ret;
436     TranslationBlock *last_tb;
437     const void *tb_ptr = itb->tc.ptr;
438 
439     if (qemu_loglevel_mask(CPU_LOG_TB_CPU | CPU_LOG_EXEC)) {
440         log_cpu_exec(log_pc(cpu, itb), cpu, itb);
441     }
442 
443     qemu_thread_jit_execute();
444     ret = tcg_qemu_tb_exec(env, tb_ptr);
445     cpu->neg.can_do_io = true;
446     qemu_plugin_disable_mem_helpers(cpu);
447     /*
448      * TODO: Delay swapping back to the read-write region of the TB
449      * until we actually need to modify the TB.  The read-only copy,
450      * coming from the rx region, shares the same host TLB entry as
451      * the code that executed the exit_tb opcode that arrived here.
452      * If we insist on touching both the RX and the RW pages, we
453      * double the host TLB pressure.
454      */
455     last_tb = tcg_splitwx_to_rw((void *)(ret & ~TB_EXIT_MASK));
456     *tb_exit = ret & TB_EXIT_MASK;
457 
458     trace_exec_tb_exit(last_tb, *tb_exit);
459 
460     if (*tb_exit > TB_EXIT_IDX1) {
461         /* We didn't start executing this TB (eg because the instruction
462          * counter hit zero); we must restore the guest PC to the address
463          * of the start of the TB.
464          */
465         CPUClass *cc = cpu->cc;
466         const TCGCPUOps *tcg_ops = cc->tcg_ops;
467 
468         if (tcg_ops->synchronize_from_tb) {
469             tcg_ops->synchronize_from_tb(cpu, last_tb);
470         } else {
471             tcg_debug_assert(!(tb_cflags(last_tb) & CF_PCREL));
472             assert(cc->set_pc);
473             cc->set_pc(cpu, last_tb->pc);
474         }
475         if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
476             vaddr pc = log_pc(cpu, last_tb);
477             if (qemu_log_in_addr_range(pc)) {
478                 qemu_log("Stopped execution of TB chain before %p [%016"
479                          VADDR_PRIx "] %s\n",
480                          last_tb->tc.ptr, pc, lookup_symbol(pc));
481             }
482         }
483     }
484 
485     /*
486      * If gdb single-step, and we haven't raised another exception,
487      * raise a debug exception.  Single-step with another exception
488      * is handled in cpu_handle_exception.
489      */
490     if (unlikely(cpu->singlestep_enabled) && cpu->exception_index == -1) {
491         cpu->exception_index = EXCP_DEBUG;
492         cpu_loop_exit(cpu);
493     }
494 
495     return last_tb;
496 }
497 
498 
499 static void cpu_exec_enter(CPUState *cpu)
500 {
501     const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
502 
503     if (tcg_ops->cpu_exec_enter) {
504         tcg_ops->cpu_exec_enter(cpu);
505     }
506 }
507 
508 static void cpu_exec_exit(CPUState *cpu)
509 {
510     const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
511 
512     if (tcg_ops->cpu_exec_exit) {
513         tcg_ops->cpu_exec_exit(cpu);
514     }
515 }
516 
517 static void cpu_exec_longjmp_cleanup(CPUState *cpu)
518 {
519     /* Non-buggy compilers preserve this; assert the correct value. */
520     g_assert(cpu == current_cpu);
521 
522 #ifdef CONFIG_USER_ONLY
523     clear_helper_retaddr();
524     if (have_mmap_lock()) {
525         mmap_unlock();
526     }
527 #else
528     /*
529      * For softmmu, a tlb_fill fault during translation will land here,
530      * and we need to release any page locks held.  In system mode we
531      * have one tcg_ctx per thread, so we know it was this cpu doing
532      * the translation.
533      *
534      * Alternative 1: Install a cleanup to be called via an exception
535      * handling safe longjmp.  It seems plausible that all our hosts
536      * support such a thing.  We'd have to properly register unwind info
537      * for the JIT for EH, rather that just for GDB.
538      *
539      * Alternative 2: Set and restore cpu->jmp_env in tb_gen_code to
540      * capture the cpu_loop_exit longjmp, perform the cleanup, and
541      * jump again to arrive here.
542      */
543     if (tcg_ctx->gen_tb) {
544         tb_unlock_pages(tcg_ctx->gen_tb);
545         tcg_ctx->gen_tb = NULL;
546     }
547 #endif
548     if (bql_locked()) {
549         bql_unlock();
550     }
551     assert_no_pages_locked();
552 }
553 
554 void cpu_exec_step_atomic(CPUState *cpu)
555 {
556     CPUArchState *env = cpu_env(cpu);
557     TranslationBlock *tb;
558     vaddr pc;
559     uint64_t cs_base;
560     uint32_t flags, cflags;
561     int tb_exit;
562 
563     if (sigsetjmp(cpu->jmp_env, 0) == 0) {
564         start_exclusive();
565         g_assert(cpu == current_cpu);
566         g_assert(!cpu->running);
567         cpu->running = true;
568 
569         cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
570 
571         cflags = curr_cflags(cpu);
572         /* Execute in a serial context. */
573         cflags &= ~CF_PARALLEL;
574         /* After 1 insn, return and release the exclusive lock. */
575         cflags |= CF_NO_GOTO_TB | CF_NO_GOTO_PTR | 1;
576         /*
577          * No need to check_for_breakpoints here.
578          * We only arrive in cpu_exec_step_atomic after beginning execution
579          * of an insn that includes an atomic operation we can't handle.
580          * Any breakpoint for this insn will have been recognized earlier.
581          */
582 
583         tb = tb_lookup(cpu, pc, cs_base, flags, cflags);
584         if (tb == NULL) {
585             mmap_lock();
586             tb = tb_gen_code(cpu, pc, cs_base, flags, cflags);
587             mmap_unlock();
588         }
589 
590         cpu_exec_enter(cpu);
591         /* execute the generated code */
592         trace_exec_tb(tb, pc);
593         cpu_tb_exec(cpu, tb, &tb_exit);
594         cpu_exec_exit(cpu);
595     } else {
596         cpu_exec_longjmp_cleanup(cpu);
597     }
598 
599     /*
600      * As we start the exclusive region before codegen we must still
601      * be in the region if we longjump out of either the codegen or
602      * the execution.
603      */
604     g_assert(cpu_in_exclusive_context(cpu));
605     cpu->running = false;
606     end_exclusive();
607 }
608 
609 void tb_set_jmp_target(TranslationBlock *tb, int n, uintptr_t addr)
610 {
611     /*
612      * Get the rx view of the structure, from which we find the
613      * executable code address, and tb_target_set_jmp_target can
614      * produce a pc-relative displacement to jmp_target_addr[n].
615      */
616     const TranslationBlock *c_tb = tcg_splitwx_to_rx(tb);
617     uintptr_t offset = tb->jmp_insn_offset[n];
618     uintptr_t jmp_rx = (uintptr_t)tb->tc.ptr + offset;
619     uintptr_t jmp_rw = jmp_rx - tcg_splitwx_diff;
620 
621     tb->jmp_target_addr[n] = addr;
622     tb_target_set_jmp_target(c_tb, n, jmp_rx, jmp_rw);
623 }
624 
625 static inline void tb_add_jump(TranslationBlock *tb, int n,
626                                TranslationBlock *tb_next)
627 {
628     uintptr_t old;
629 
630     qemu_thread_jit_write();
631     assert(n < ARRAY_SIZE(tb->jmp_list_next));
632     qemu_spin_lock(&tb_next->jmp_lock);
633 
634     /* make sure the destination TB is valid */
635     if (tb_next->cflags & CF_INVALID) {
636         goto out_unlock_next;
637     }
638     /* Atomically claim the jump destination slot only if it was NULL */
639     old = qatomic_cmpxchg(&tb->jmp_dest[n], (uintptr_t)NULL,
640                           (uintptr_t)tb_next);
641     if (old) {
642         goto out_unlock_next;
643     }
644 
645     /* patch the native jump address */
646     tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc.ptr);
647 
648     /* add in TB jmp list */
649     tb->jmp_list_next[n] = tb_next->jmp_list_head;
650     tb_next->jmp_list_head = (uintptr_t)tb | n;
651 
652     qemu_spin_unlock(&tb_next->jmp_lock);
653 
654     qemu_log_mask(CPU_LOG_EXEC, "Linking TBs %p index %d -> %p\n",
655                   tb->tc.ptr, n, tb_next->tc.ptr);
656     return;
657 
658  out_unlock_next:
659     qemu_spin_unlock(&tb_next->jmp_lock);
660     return;
661 }
662 
663 static inline bool cpu_handle_halt(CPUState *cpu)
664 {
665 #ifndef CONFIG_USER_ONLY
666     if (cpu->halted) {
667         const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
668 
669 #if defined(TARGET_I386)
670         if (cpu->interrupt_request & CPU_INTERRUPT_POLL) {
671             X86CPU *x86_cpu = X86_CPU(cpu);
672             bql_lock();
673             apic_poll_irq(x86_cpu->apic_state);
674             cpu_reset_interrupt(cpu, CPU_INTERRUPT_POLL);
675             bql_unlock();
676         }
677 #endif /* TARGET_I386 */
678         if (tcg_ops->cpu_exec_halt) {
679             tcg_ops->cpu_exec_halt(cpu);
680         }
681         if (!cpu_has_work(cpu)) {
682             return true;
683         }
684 
685         cpu->halted = 0;
686     }
687 #endif /* !CONFIG_USER_ONLY */
688 
689     return false;
690 }
691 
692 static inline void cpu_handle_debug_exception(CPUState *cpu)
693 {
694     const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
695     CPUWatchpoint *wp;
696 
697     if (!cpu->watchpoint_hit) {
698         QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
699             wp->flags &= ~BP_WATCHPOINT_HIT;
700         }
701     }
702 
703     if (tcg_ops->debug_excp_handler) {
704         tcg_ops->debug_excp_handler(cpu);
705     }
706 }
707 
708 static inline bool cpu_handle_exception(CPUState *cpu, int *ret)
709 {
710     if (cpu->exception_index < 0) {
711 #ifndef CONFIG_USER_ONLY
712         if (replay_has_exception()
713             && cpu->neg.icount_decr.u16.low + cpu->icount_extra == 0) {
714             /* Execute just one insn to trigger exception pending in the log */
715             cpu->cflags_next_tb = (curr_cflags(cpu) & ~CF_USE_ICOUNT)
716                 | CF_NOIRQ | 1;
717         }
718 #endif
719         return false;
720     }
721 
722     if (cpu->exception_index >= EXCP_INTERRUPT) {
723         /* exit request from the cpu execution loop */
724         *ret = cpu->exception_index;
725         if (*ret == EXCP_DEBUG) {
726             cpu_handle_debug_exception(cpu);
727         }
728         cpu->exception_index = -1;
729         return true;
730     }
731 
732 #if defined(CONFIG_USER_ONLY)
733     /*
734      * If user mode only, we simulate a fake exception which will be
735      * handled outside the cpu execution loop.
736      */
737 #if defined(TARGET_I386)
738     const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
739     tcg_ops->fake_user_interrupt(cpu);
740 #endif /* TARGET_I386 */
741     *ret = cpu->exception_index;
742     cpu->exception_index = -1;
743     return true;
744 #else
745     if (replay_exception()) {
746         const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
747 
748         bql_lock();
749         tcg_ops->do_interrupt(cpu);
750         bql_unlock();
751         cpu->exception_index = -1;
752 
753         if (unlikely(cpu->singlestep_enabled)) {
754             /*
755              * After processing the exception, ensure an EXCP_DEBUG is
756              * raised when single-stepping so that GDB doesn't miss the
757              * next instruction.
758              */
759             *ret = EXCP_DEBUG;
760             cpu_handle_debug_exception(cpu);
761             return true;
762         }
763     } else if (!replay_has_interrupt()) {
764         /* give a chance to iothread in replay mode */
765         *ret = EXCP_INTERRUPT;
766         return true;
767     }
768 #endif
769 
770     return false;
771 }
772 
773 static inline bool icount_exit_request(CPUState *cpu)
774 {
775     if (!icount_enabled()) {
776         return false;
777     }
778     if (cpu->cflags_next_tb != -1 && !(cpu->cflags_next_tb & CF_USE_ICOUNT)) {
779         return false;
780     }
781     return cpu->neg.icount_decr.u16.low + cpu->icount_extra == 0;
782 }
783 
784 static inline bool cpu_handle_interrupt(CPUState *cpu,
785                                         TranslationBlock **last_tb)
786 {
787     /*
788      * If we have requested custom cflags with CF_NOIRQ we should
789      * skip checking here. Any pending interrupts will get picked up
790      * by the next TB we execute under normal cflags.
791      */
792     if (cpu->cflags_next_tb != -1 && cpu->cflags_next_tb & CF_NOIRQ) {
793         return false;
794     }
795 
796     /* Clear the interrupt flag now since we're processing
797      * cpu->interrupt_request and cpu->exit_request.
798      * Ensure zeroing happens before reading cpu->exit_request or
799      * cpu->interrupt_request (see also smp_wmb in cpu_exit())
800      */
801     qatomic_set_mb(&cpu->neg.icount_decr.u16.high, 0);
802 
803     if (unlikely(qatomic_read(&cpu->interrupt_request))) {
804         int interrupt_request;
805         bql_lock();
806         interrupt_request = cpu->interrupt_request;
807         if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
808             /* Mask out external interrupts for this step. */
809             interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
810         }
811         if (interrupt_request & CPU_INTERRUPT_DEBUG) {
812             cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
813             cpu->exception_index = EXCP_DEBUG;
814             bql_unlock();
815             return true;
816         }
817 #if !defined(CONFIG_USER_ONLY)
818         if (replay_mode == REPLAY_MODE_PLAY && !replay_has_interrupt()) {
819             /* Do nothing */
820         } else if (interrupt_request & CPU_INTERRUPT_HALT) {
821             replay_interrupt();
822             cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
823             cpu->halted = 1;
824             cpu->exception_index = EXCP_HLT;
825             bql_unlock();
826             return true;
827         }
828 #if defined(TARGET_I386)
829         else if (interrupt_request & CPU_INTERRUPT_INIT) {
830             X86CPU *x86_cpu = X86_CPU(cpu);
831             CPUArchState *env = &x86_cpu->env;
832             replay_interrupt();
833             cpu_svm_check_intercept_param(env, SVM_EXIT_INIT, 0, 0);
834             do_cpu_init(x86_cpu);
835             cpu->exception_index = EXCP_HALTED;
836             bql_unlock();
837             return true;
838         }
839 #else
840         else if (interrupt_request & CPU_INTERRUPT_RESET) {
841             replay_interrupt();
842             cpu_reset(cpu);
843             bql_unlock();
844             return true;
845         }
846 #endif /* !TARGET_I386 */
847         /* The target hook has 3 exit conditions:
848            False when the interrupt isn't processed,
849            True when it is, and we should restart on a new TB,
850            and via longjmp via cpu_loop_exit.  */
851         else {
852             const TCGCPUOps *tcg_ops = cpu->cc->tcg_ops;
853 
854             if (tcg_ops->cpu_exec_interrupt &&
855                 tcg_ops->cpu_exec_interrupt(cpu, interrupt_request)) {
856                 if (!tcg_ops->need_replay_interrupt ||
857                     tcg_ops->need_replay_interrupt(interrupt_request)) {
858                     replay_interrupt();
859                 }
860                 /*
861                  * After processing the interrupt, ensure an EXCP_DEBUG is
862                  * raised when single-stepping so that GDB doesn't miss the
863                  * next instruction.
864                  */
865                 if (unlikely(cpu->singlestep_enabled)) {
866                     cpu->exception_index = EXCP_DEBUG;
867                     bql_unlock();
868                     return true;
869                 }
870                 cpu->exception_index = -1;
871                 *last_tb = NULL;
872             }
873             /* The target hook may have updated the 'cpu->interrupt_request';
874              * reload the 'interrupt_request' value */
875             interrupt_request = cpu->interrupt_request;
876         }
877 #endif /* !CONFIG_USER_ONLY */
878         if (interrupt_request & CPU_INTERRUPT_EXITTB) {
879             cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
880             /* ensure that no TB jump will be modified as
881                the program flow was changed */
882             *last_tb = NULL;
883         }
884 
885         /* If we exit via cpu_loop_exit/longjmp it is reset in cpu_exec */
886         bql_unlock();
887     }
888 
889     /* Finally, check if we need to exit to the main loop.  */
890     if (unlikely(qatomic_read(&cpu->exit_request)) || icount_exit_request(cpu)) {
891         qatomic_set(&cpu->exit_request, 0);
892         if (cpu->exception_index == -1) {
893             cpu->exception_index = EXCP_INTERRUPT;
894         }
895         return true;
896     }
897 
898     return false;
899 }
900 
901 static inline void cpu_loop_exec_tb(CPUState *cpu, TranslationBlock *tb,
902                                     vaddr pc, TranslationBlock **last_tb,
903                                     int *tb_exit)
904 {
905     int32_t insns_left;
906 
907     trace_exec_tb(tb, pc);
908     tb = cpu_tb_exec(cpu, tb, tb_exit);
909     if (*tb_exit != TB_EXIT_REQUESTED) {
910         *last_tb = tb;
911         return;
912     }
913 
914     *last_tb = NULL;
915     insns_left = qatomic_read(&cpu->neg.icount_decr.u32);
916     if (insns_left < 0) {
917         /* Something asked us to stop executing chained TBs; just
918          * continue round the main loop. Whatever requested the exit
919          * will also have set something else (eg exit_request or
920          * interrupt_request) which will be handled by
921          * cpu_handle_interrupt.  cpu_handle_interrupt will also
922          * clear cpu->icount_decr.u16.high.
923          */
924         return;
925     }
926 
927     /* Instruction counter expired.  */
928     assert(icount_enabled());
929 #ifndef CONFIG_USER_ONLY
930     /* Ensure global icount has gone forward */
931     icount_update(cpu);
932     /* Refill decrementer and continue execution.  */
933     insns_left = MIN(0xffff, cpu->icount_budget);
934     cpu->neg.icount_decr.u16.low = insns_left;
935     cpu->icount_extra = cpu->icount_budget - insns_left;
936 
937     /*
938      * If the next tb has more instructions than we have left to
939      * execute we need to ensure we find/generate a TB with exactly
940      * insns_left instructions in it.
941      */
942     if (insns_left > 0 && insns_left < tb->icount)  {
943         assert(insns_left <= CF_COUNT_MASK);
944         assert(cpu->icount_extra == 0);
945         cpu->cflags_next_tb = (tb->cflags & ~CF_COUNT_MASK) | insns_left;
946     }
947 #endif
948 }
949 
950 /* main execution loop */
951 
952 static int __attribute__((noinline))
953 cpu_exec_loop(CPUState *cpu, SyncClocks *sc)
954 {
955     int ret;
956 
957     /* if an exception is pending, we execute it here */
958     while (!cpu_handle_exception(cpu, &ret)) {
959         TranslationBlock *last_tb = NULL;
960         int tb_exit = 0;
961 
962         while (!cpu_handle_interrupt(cpu, &last_tb)) {
963             TranslationBlock *tb;
964             vaddr pc;
965             uint64_t cs_base;
966             uint32_t flags, cflags;
967 
968             cpu_get_tb_cpu_state(cpu_env(cpu), &pc, &cs_base, &flags);
969 
970             /*
971              * When requested, use an exact setting for cflags for the next
972              * execution.  This is used for icount, precise smc, and stop-
973              * after-access watchpoints.  Since this request should never
974              * have CF_INVALID set, -1 is a convenient invalid value that
975              * does not require tcg headers for cpu_common_reset.
976              */
977             cflags = cpu->cflags_next_tb;
978             if (cflags == -1) {
979                 cflags = curr_cflags(cpu);
980             } else {
981                 cpu->cflags_next_tb = -1;
982             }
983 
984             if (check_for_breakpoints(cpu, pc, &cflags)) {
985                 break;
986             }
987 
988             tb = tb_lookup(cpu, pc, cs_base, flags, cflags);
989             if (tb == NULL) {
990                 CPUJumpCache *jc;
991                 uint32_t h;
992 
993                 mmap_lock();
994                 tb = tb_gen_code(cpu, pc, cs_base, flags, cflags);
995                 mmap_unlock();
996 
997                 /*
998                  * We add the TB in the virtual pc hash table
999                  * for the fast lookup
1000                  */
1001                 h = tb_jmp_cache_hash_func(pc);
1002                 jc = cpu->tb_jmp_cache;
1003                 jc->array[h].pc = pc;
1004                 qatomic_set(&jc->array[h].tb, tb);
1005             }
1006 
1007 #ifndef CONFIG_USER_ONLY
1008             /*
1009              * We don't take care of direct jumps when address mapping
1010              * changes in system emulation.  So it's not safe to make a
1011              * direct jump to a TB spanning two pages because the mapping
1012              * for the second page can change.
1013              */
1014             if (tb_page_addr1(tb) != -1) {
1015                 last_tb = NULL;
1016             }
1017 #endif
1018             /* See if we can patch the calling TB. */
1019             if (last_tb) {
1020                 tb_add_jump(last_tb, tb_exit, tb);
1021             }
1022 
1023             cpu_loop_exec_tb(cpu, tb, pc, &last_tb, &tb_exit);
1024 
1025             /* Try to align the host and virtual clocks
1026                if the guest is in advance */
1027             align_clocks(sc, cpu);
1028         }
1029     }
1030     return ret;
1031 }
1032 
1033 static int cpu_exec_setjmp(CPUState *cpu, SyncClocks *sc)
1034 {
1035     /* Prepare setjmp context for exception handling. */
1036     if (unlikely(sigsetjmp(cpu->jmp_env, 0) != 0)) {
1037         cpu_exec_longjmp_cleanup(cpu);
1038     }
1039 
1040     return cpu_exec_loop(cpu, sc);
1041 }
1042 
1043 int cpu_exec(CPUState *cpu)
1044 {
1045     int ret;
1046     SyncClocks sc = { 0 };
1047 
1048     /* replay_interrupt may need current_cpu */
1049     current_cpu = cpu;
1050 
1051     if (cpu_handle_halt(cpu)) {
1052         return EXCP_HALTED;
1053     }
1054 
1055     RCU_READ_LOCK_GUARD();
1056     cpu_exec_enter(cpu);
1057 
1058     /*
1059      * Calculate difference between guest clock and host clock.
1060      * This delay includes the delay of the last cycle, so
1061      * what we have to do is sleep until it is 0. As for the
1062      * advance/delay we gain here, we try to fix it next time.
1063      */
1064     init_delay_params(&sc, cpu);
1065 
1066     ret = cpu_exec_setjmp(cpu, &sc);
1067 
1068     cpu_exec_exit(cpu);
1069     return ret;
1070 }
1071 
1072 bool tcg_exec_realizefn(CPUState *cpu, Error **errp)
1073 {
1074     static bool tcg_target_initialized;
1075 
1076     if (!tcg_target_initialized) {
1077         cpu->cc->tcg_ops->initialize();
1078         tcg_target_initialized = true;
1079     }
1080 
1081     cpu->tb_jmp_cache = g_new0(CPUJumpCache, 1);
1082     tlb_init(cpu);
1083 #ifndef CONFIG_USER_ONLY
1084     tcg_iommu_init_notifier_list(cpu);
1085 #endif /* !CONFIG_USER_ONLY */
1086     /* qemu_plugin_vcpu_init_hook delayed until cpu_index assigned. */
1087 
1088     return true;
1089 }
1090 
1091 /* undo the initializations in reverse order */
1092 void tcg_exec_unrealizefn(CPUState *cpu)
1093 {
1094 #ifndef CONFIG_USER_ONLY
1095     tcg_iommu_free_notifier_list(cpu);
1096 #endif /* !CONFIG_USER_ONLY */
1097 
1098     tlb_destroy(cpu);
1099     g_free_rcu(cpu->tb_jmp_cache, rcu);
1100 }
1101