xref: /openbmc/linux/tools/perf/util/intel-pt.c (revision 3a35093a)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * intel_pt.c: Intel Processor Trace support
4  * Copyright (c) 2013-2015, Intel Corporation.
5  */
6 
7 #include <inttypes.h>
8 #include <stdio.h>
9 #include <stdbool.h>
10 #include <errno.h>
11 #include <linux/kernel.h>
12 #include <linux/string.h>
13 #include <linux/types.h>
14 #include <linux/zalloc.h>
15 
16 #include "session.h"
17 #include "machine.h"
18 #include "memswap.h"
19 #include "sort.h"
20 #include "tool.h"
21 #include "event.h"
22 #include "evlist.h"
23 #include "evsel.h"
24 #include "map.h"
25 #include "color.h"
26 #include "thread.h"
27 #include "thread-stack.h"
28 #include "symbol.h"
29 #include "callchain.h"
30 #include "dso.h"
31 #include "debug.h"
32 #include "auxtrace.h"
33 #include "tsc.h"
34 #include "intel-pt.h"
35 #include "config.h"
36 #include "util/perf_api_probe.h"
37 #include "util/synthetic-events.h"
38 #include "time-utils.h"
39 
40 #include "../arch/x86/include/uapi/asm/perf_regs.h"
41 
42 #include "intel-pt-decoder/intel-pt-log.h"
43 #include "intel-pt-decoder/intel-pt-decoder.h"
44 #include "intel-pt-decoder/intel-pt-insn-decoder.h"
45 #include "intel-pt-decoder/intel-pt-pkt-decoder.h"
46 
47 #define MAX_TIMESTAMP (~0ULL)
48 
49 struct range {
50 	u64 start;
51 	u64 end;
52 };
53 
54 struct intel_pt {
55 	struct auxtrace auxtrace;
56 	struct auxtrace_queues queues;
57 	struct auxtrace_heap heap;
58 	u32 auxtrace_type;
59 	struct perf_session *session;
60 	struct machine *machine;
61 	struct evsel *switch_evsel;
62 	struct thread *unknown_thread;
63 	bool timeless_decoding;
64 	bool sampling_mode;
65 	bool snapshot_mode;
66 	bool per_cpu_mmaps;
67 	bool have_tsc;
68 	bool data_queued;
69 	bool est_tsc;
70 	bool sync_switch;
71 	bool mispred_all;
72 	bool use_thread_stack;
73 	bool callstack;
74 	unsigned int br_stack_sz;
75 	unsigned int br_stack_sz_plus;
76 	int have_sched_switch;
77 	u32 pmu_type;
78 	u64 kernel_start;
79 	u64 switch_ip;
80 	u64 ptss_ip;
81 
82 	struct perf_tsc_conversion tc;
83 	bool cap_user_time_zero;
84 
85 	struct itrace_synth_opts synth_opts;
86 
87 	bool sample_instructions;
88 	u64 instructions_sample_type;
89 	u64 instructions_id;
90 
91 	bool sample_branches;
92 	u32 branches_filter;
93 	u64 branches_sample_type;
94 	u64 branches_id;
95 
96 	bool sample_transactions;
97 	u64 transactions_sample_type;
98 	u64 transactions_id;
99 
100 	bool sample_ptwrites;
101 	u64 ptwrites_sample_type;
102 	u64 ptwrites_id;
103 
104 	bool sample_pwr_events;
105 	u64 pwr_events_sample_type;
106 	u64 mwait_id;
107 	u64 pwre_id;
108 	u64 exstop_id;
109 	u64 pwrx_id;
110 	u64 cbr_id;
111 
112 	bool sample_pebs;
113 	struct evsel *pebs_evsel;
114 
115 	u64 tsc_bit;
116 	u64 mtc_bit;
117 	u64 mtc_freq_bits;
118 	u32 tsc_ctc_ratio_n;
119 	u32 tsc_ctc_ratio_d;
120 	u64 cyc_bit;
121 	u64 noretcomp_bit;
122 	unsigned max_non_turbo_ratio;
123 	unsigned cbr2khz;
124 
125 	unsigned long num_events;
126 
127 	char *filter;
128 	struct addr_filters filts;
129 
130 	struct range *time_ranges;
131 	unsigned int range_cnt;
132 
133 	struct ip_callchain *chain;
134 	struct branch_stack *br_stack;
135 };
136 
137 enum switch_state {
138 	INTEL_PT_SS_NOT_TRACING,
139 	INTEL_PT_SS_UNKNOWN,
140 	INTEL_PT_SS_TRACING,
141 	INTEL_PT_SS_EXPECTING_SWITCH_EVENT,
142 	INTEL_PT_SS_EXPECTING_SWITCH_IP,
143 };
144 
145 struct intel_pt_queue {
146 	struct intel_pt *pt;
147 	unsigned int queue_nr;
148 	struct auxtrace_buffer *buffer;
149 	struct auxtrace_buffer *old_buffer;
150 	void *decoder;
151 	const struct intel_pt_state *state;
152 	struct ip_callchain *chain;
153 	struct branch_stack *last_branch;
154 	union perf_event *event_buf;
155 	bool on_heap;
156 	bool stop;
157 	bool step_through_buffers;
158 	bool use_buffer_pid_tid;
159 	bool sync_switch;
160 	pid_t pid, tid;
161 	int cpu;
162 	int switch_state;
163 	pid_t next_tid;
164 	struct thread *thread;
165 	bool exclude_kernel;
166 	bool have_sample;
167 	u64 time;
168 	u64 timestamp;
169 	u64 sel_timestamp;
170 	bool sel_start;
171 	unsigned int sel_idx;
172 	u32 flags;
173 	u16 insn_len;
174 	u64 last_insn_cnt;
175 	u64 ipc_insn_cnt;
176 	u64 ipc_cyc_cnt;
177 	u64 last_in_insn_cnt;
178 	u64 last_in_cyc_cnt;
179 	u64 last_br_insn_cnt;
180 	u64 last_br_cyc_cnt;
181 	unsigned int cbr_seen;
182 	char insn[INTEL_PT_INSN_BUF_SZ];
183 };
184 
185 static void intel_pt_dump(struct intel_pt *pt __maybe_unused,
186 			  unsigned char *buf, size_t len)
187 {
188 	struct intel_pt_pkt packet;
189 	size_t pos = 0;
190 	int ret, pkt_len, i;
191 	char desc[INTEL_PT_PKT_DESC_MAX];
192 	const char *color = PERF_COLOR_BLUE;
193 	enum intel_pt_pkt_ctx ctx = INTEL_PT_NO_CTX;
194 
195 	color_fprintf(stdout, color,
196 		      ". ... Intel Processor Trace data: size %zu bytes\n",
197 		      len);
198 
199 	while (len) {
200 		ret = intel_pt_get_packet(buf, len, &packet, &ctx);
201 		if (ret > 0)
202 			pkt_len = ret;
203 		else
204 			pkt_len = 1;
205 		printf(".");
206 		color_fprintf(stdout, color, "  %08x: ", pos);
207 		for (i = 0; i < pkt_len; i++)
208 			color_fprintf(stdout, color, " %02x", buf[i]);
209 		for (; i < 16; i++)
210 			color_fprintf(stdout, color, "   ");
211 		if (ret > 0) {
212 			ret = intel_pt_pkt_desc(&packet, desc,
213 						INTEL_PT_PKT_DESC_MAX);
214 			if (ret > 0)
215 				color_fprintf(stdout, color, " %s\n", desc);
216 		} else {
217 			color_fprintf(stdout, color, " Bad packet!\n");
218 		}
219 		pos += pkt_len;
220 		buf += pkt_len;
221 		len -= pkt_len;
222 	}
223 }
224 
225 static void intel_pt_dump_event(struct intel_pt *pt, unsigned char *buf,
226 				size_t len)
227 {
228 	printf(".\n");
229 	intel_pt_dump(pt, buf, len);
230 }
231 
232 static void intel_pt_log_event(union perf_event *event)
233 {
234 	FILE *f = intel_pt_log_fp();
235 
236 	if (!intel_pt_enable_logging || !f)
237 		return;
238 
239 	perf_event__fprintf(event, NULL, f);
240 }
241 
242 static void intel_pt_dump_sample(struct perf_session *session,
243 				 struct perf_sample *sample)
244 {
245 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
246 					   auxtrace);
247 
248 	printf("\n");
249 	intel_pt_dump(pt, sample->aux_sample.data, sample->aux_sample.size);
250 }
251 
252 static bool intel_pt_log_events(struct intel_pt *pt, u64 tm)
253 {
254 	struct perf_time_interval *range = pt->synth_opts.ptime_range;
255 	int n = pt->synth_opts.range_num;
256 
257 	if (pt->synth_opts.log_plus_flags & AUXTRACE_LOG_FLG_ALL_PERF_EVTS)
258 		return true;
259 
260 	if (pt->synth_opts.log_minus_flags & AUXTRACE_LOG_FLG_ALL_PERF_EVTS)
261 		return false;
262 
263 	/* perf_time__ranges_skip_sample does not work if time is zero */
264 	if (!tm)
265 		tm = 1;
266 
267 	return !n || !perf_time__ranges_skip_sample(range, n, tm);
268 }
269 
270 static int intel_pt_do_fix_overlap(struct intel_pt *pt, struct auxtrace_buffer *a,
271 				   struct auxtrace_buffer *b)
272 {
273 	bool consecutive = false;
274 	void *start;
275 
276 	start = intel_pt_find_overlap(a->data, a->size, b->data, b->size,
277 				      pt->have_tsc, &consecutive);
278 	if (!start)
279 		return -EINVAL;
280 	b->use_size = b->data + b->size - start;
281 	b->use_data = start;
282 	if (b->use_size && consecutive)
283 		b->consecutive = true;
284 	return 0;
285 }
286 
287 static int intel_pt_get_buffer(struct intel_pt_queue *ptq,
288 			       struct auxtrace_buffer *buffer,
289 			       struct auxtrace_buffer *old_buffer,
290 			       struct intel_pt_buffer *b)
291 {
292 	bool might_overlap;
293 
294 	if (!buffer->data) {
295 		int fd = perf_data__fd(ptq->pt->session->data);
296 
297 		buffer->data = auxtrace_buffer__get_data(buffer, fd);
298 		if (!buffer->data)
299 			return -ENOMEM;
300 	}
301 
302 	might_overlap = ptq->pt->snapshot_mode || ptq->pt->sampling_mode;
303 	if (might_overlap && !buffer->consecutive && old_buffer &&
304 	    intel_pt_do_fix_overlap(ptq->pt, old_buffer, buffer))
305 		return -ENOMEM;
306 
307 	if (buffer->use_data) {
308 		b->len = buffer->use_size;
309 		b->buf = buffer->use_data;
310 	} else {
311 		b->len = buffer->size;
312 		b->buf = buffer->data;
313 	}
314 	b->ref_timestamp = buffer->reference;
315 
316 	if (!old_buffer || (might_overlap && !buffer->consecutive)) {
317 		b->consecutive = false;
318 		b->trace_nr = buffer->buffer_nr + 1;
319 	} else {
320 		b->consecutive = true;
321 	}
322 
323 	return 0;
324 }
325 
326 /* Do not drop buffers with references - refer intel_pt_get_trace() */
327 static void intel_pt_lookahead_drop_buffer(struct intel_pt_queue *ptq,
328 					   struct auxtrace_buffer *buffer)
329 {
330 	if (!buffer || buffer == ptq->buffer || buffer == ptq->old_buffer)
331 		return;
332 
333 	auxtrace_buffer__drop_data(buffer);
334 }
335 
336 /* Must be serialized with respect to intel_pt_get_trace() */
337 static int intel_pt_lookahead(void *data, intel_pt_lookahead_cb_t cb,
338 			      void *cb_data)
339 {
340 	struct intel_pt_queue *ptq = data;
341 	struct auxtrace_buffer *buffer = ptq->buffer;
342 	struct auxtrace_buffer *old_buffer = ptq->old_buffer;
343 	struct auxtrace_queue *queue;
344 	int err = 0;
345 
346 	queue = &ptq->pt->queues.queue_array[ptq->queue_nr];
347 
348 	while (1) {
349 		struct intel_pt_buffer b = { .len = 0 };
350 
351 		buffer = auxtrace_buffer__next(queue, buffer);
352 		if (!buffer)
353 			break;
354 
355 		err = intel_pt_get_buffer(ptq, buffer, old_buffer, &b);
356 		if (err)
357 			break;
358 
359 		if (b.len) {
360 			intel_pt_lookahead_drop_buffer(ptq, old_buffer);
361 			old_buffer = buffer;
362 		} else {
363 			intel_pt_lookahead_drop_buffer(ptq, buffer);
364 			continue;
365 		}
366 
367 		err = cb(&b, cb_data);
368 		if (err)
369 			break;
370 	}
371 
372 	if (buffer != old_buffer)
373 		intel_pt_lookahead_drop_buffer(ptq, buffer);
374 	intel_pt_lookahead_drop_buffer(ptq, old_buffer);
375 
376 	return err;
377 }
378 
379 /*
380  * This function assumes data is processed sequentially only.
381  * Must be serialized with respect to intel_pt_lookahead()
382  */
383 static int intel_pt_get_trace(struct intel_pt_buffer *b, void *data)
384 {
385 	struct intel_pt_queue *ptq = data;
386 	struct auxtrace_buffer *buffer = ptq->buffer;
387 	struct auxtrace_buffer *old_buffer = ptq->old_buffer;
388 	struct auxtrace_queue *queue;
389 	int err;
390 
391 	if (ptq->stop) {
392 		b->len = 0;
393 		return 0;
394 	}
395 
396 	queue = &ptq->pt->queues.queue_array[ptq->queue_nr];
397 
398 	buffer = auxtrace_buffer__next(queue, buffer);
399 	if (!buffer) {
400 		if (old_buffer)
401 			auxtrace_buffer__drop_data(old_buffer);
402 		b->len = 0;
403 		return 0;
404 	}
405 
406 	ptq->buffer = buffer;
407 
408 	err = intel_pt_get_buffer(ptq, buffer, old_buffer, b);
409 	if (err)
410 		return err;
411 
412 	if (ptq->step_through_buffers)
413 		ptq->stop = true;
414 
415 	if (b->len) {
416 		if (old_buffer)
417 			auxtrace_buffer__drop_data(old_buffer);
418 		ptq->old_buffer = buffer;
419 	} else {
420 		auxtrace_buffer__drop_data(buffer);
421 		return intel_pt_get_trace(b, data);
422 	}
423 
424 	return 0;
425 }
426 
427 struct intel_pt_cache_entry {
428 	struct auxtrace_cache_entry	entry;
429 	u64				insn_cnt;
430 	u64				byte_cnt;
431 	enum intel_pt_insn_op		op;
432 	enum intel_pt_insn_branch	branch;
433 	int				length;
434 	int32_t				rel;
435 	char				insn[INTEL_PT_INSN_BUF_SZ];
436 };
437 
438 static int intel_pt_config_div(const char *var, const char *value, void *data)
439 {
440 	int *d = data;
441 	long val;
442 
443 	if (!strcmp(var, "intel-pt.cache-divisor")) {
444 		val = strtol(value, NULL, 0);
445 		if (val > 0 && val <= INT_MAX)
446 			*d = val;
447 	}
448 
449 	return 0;
450 }
451 
452 static int intel_pt_cache_divisor(void)
453 {
454 	static int d;
455 
456 	if (d)
457 		return d;
458 
459 	perf_config(intel_pt_config_div, &d);
460 
461 	if (!d)
462 		d = 64;
463 
464 	return d;
465 }
466 
467 static unsigned int intel_pt_cache_size(struct dso *dso,
468 					struct machine *machine)
469 {
470 	off_t size;
471 
472 	size = dso__data_size(dso, machine);
473 	size /= intel_pt_cache_divisor();
474 	if (size < 1000)
475 		return 10;
476 	if (size > (1 << 21))
477 		return 21;
478 	return 32 - __builtin_clz(size);
479 }
480 
481 static struct auxtrace_cache *intel_pt_cache(struct dso *dso,
482 					     struct machine *machine)
483 {
484 	struct auxtrace_cache *c;
485 	unsigned int bits;
486 
487 	if (dso->auxtrace_cache)
488 		return dso->auxtrace_cache;
489 
490 	bits = intel_pt_cache_size(dso, machine);
491 
492 	/* Ignoring cache creation failure */
493 	c = auxtrace_cache__new(bits, sizeof(struct intel_pt_cache_entry), 200);
494 
495 	dso->auxtrace_cache = c;
496 
497 	return c;
498 }
499 
500 static int intel_pt_cache_add(struct dso *dso, struct machine *machine,
501 			      u64 offset, u64 insn_cnt, u64 byte_cnt,
502 			      struct intel_pt_insn *intel_pt_insn)
503 {
504 	struct auxtrace_cache *c = intel_pt_cache(dso, machine);
505 	struct intel_pt_cache_entry *e;
506 	int err;
507 
508 	if (!c)
509 		return -ENOMEM;
510 
511 	e = auxtrace_cache__alloc_entry(c);
512 	if (!e)
513 		return -ENOMEM;
514 
515 	e->insn_cnt = insn_cnt;
516 	e->byte_cnt = byte_cnt;
517 	e->op = intel_pt_insn->op;
518 	e->branch = intel_pt_insn->branch;
519 	e->length = intel_pt_insn->length;
520 	e->rel = intel_pt_insn->rel;
521 	memcpy(e->insn, intel_pt_insn->buf, INTEL_PT_INSN_BUF_SZ);
522 
523 	err = auxtrace_cache__add(c, offset, &e->entry);
524 	if (err)
525 		auxtrace_cache__free_entry(c, e);
526 
527 	return err;
528 }
529 
530 static struct intel_pt_cache_entry *
531 intel_pt_cache_lookup(struct dso *dso, struct machine *machine, u64 offset)
532 {
533 	struct auxtrace_cache *c = intel_pt_cache(dso, machine);
534 
535 	if (!c)
536 		return NULL;
537 
538 	return auxtrace_cache__lookup(dso->auxtrace_cache, offset);
539 }
540 
541 static void intel_pt_cache_invalidate(struct dso *dso, struct machine *machine,
542 				      u64 offset)
543 {
544 	struct auxtrace_cache *c = intel_pt_cache(dso, machine);
545 
546 	if (!c)
547 		return;
548 
549 	auxtrace_cache__remove(dso->auxtrace_cache, offset);
550 }
551 
552 static inline u8 intel_pt_cpumode(struct intel_pt *pt, uint64_t ip)
553 {
554 	return ip >= pt->kernel_start ?
555 	       PERF_RECORD_MISC_KERNEL :
556 	       PERF_RECORD_MISC_USER;
557 }
558 
559 static int intel_pt_walk_next_insn(struct intel_pt_insn *intel_pt_insn,
560 				   uint64_t *insn_cnt_ptr, uint64_t *ip,
561 				   uint64_t to_ip, uint64_t max_insn_cnt,
562 				   void *data)
563 {
564 	struct intel_pt_queue *ptq = data;
565 	struct machine *machine = ptq->pt->machine;
566 	struct thread *thread;
567 	struct addr_location al;
568 	unsigned char buf[INTEL_PT_INSN_BUF_SZ];
569 	ssize_t len;
570 	int x86_64;
571 	u8 cpumode;
572 	u64 offset, start_offset, start_ip;
573 	u64 insn_cnt = 0;
574 	bool one_map = true;
575 
576 	intel_pt_insn->length = 0;
577 
578 	if (to_ip && *ip == to_ip)
579 		goto out_no_cache;
580 
581 	cpumode = intel_pt_cpumode(ptq->pt, *ip);
582 
583 	thread = ptq->thread;
584 	if (!thread) {
585 		if (cpumode != PERF_RECORD_MISC_KERNEL)
586 			return -EINVAL;
587 		thread = ptq->pt->unknown_thread;
588 	}
589 
590 	while (1) {
591 		if (!thread__find_map(thread, cpumode, *ip, &al) || !al.map->dso)
592 			return -EINVAL;
593 
594 		if (al.map->dso->data.status == DSO_DATA_STATUS_ERROR &&
595 		    dso__data_status_seen(al.map->dso,
596 					  DSO_DATA_STATUS_SEEN_ITRACE))
597 			return -ENOENT;
598 
599 		offset = al.map->map_ip(al.map, *ip);
600 
601 		if (!to_ip && one_map) {
602 			struct intel_pt_cache_entry *e;
603 
604 			e = intel_pt_cache_lookup(al.map->dso, machine, offset);
605 			if (e &&
606 			    (!max_insn_cnt || e->insn_cnt <= max_insn_cnt)) {
607 				*insn_cnt_ptr = e->insn_cnt;
608 				*ip += e->byte_cnt;
609 				intel_pt_insn->op = e->op;
610 				intel_pt_insn->branch = e->branch;
611 				intel_pt_insn->length = e->length;
612 				intel_pt_insn->rel = e->rel;
613 				memcpy(intel_pt_insn->buf, e->insn,
614 				       INTEL_PT_INSN_BUF_SZ);
615 				intel_pt_log_insn_no_data(intel_pt_insn, *ip);
616 				return 0;
617 			}
618 		}
619 
620 		start_offset = offset;
621 		start_ip = *ip;
622 
623 		/* Load maps to ensure dso->is_64_bit has been updated */
624 		map__load(al.map);
625 
626 		x86_64 = al.map->dso->is_64_bit;
627 
628 		while (1) {
629 			len = dso__data_read_offset(al.map->dso, machine,
630 						    offset, buf,
631 						    INTEL_PT_INSN_BUF_SZ);
632 			if (len <= 0)
633 				return -EINVAL;
634 
635 			if (intel_pt_get_insn(buf, len, x86_64, intel_pt_insn))
636 				return -EINVAL;
637 
638 			intel_pt_log_insn(intel_pt_insn, *ip);
639 
640 			insn_cnt += 1;
641 
642 			if (intel_pt_insn->branch != INTEL_PT_BR_NO_BRANCH)
643 				goto out;
644 
645 			if (max_insn_cnt && insn_cnt >= max_insn_cnt)
646 				goto out_no_cache;
647 
648 			*ip += intel_pt_insn->length;
649 
650 			if (to_ip && *ip == to_ip)
651 				goto out_no_cache;
652 
653 			if (*ip >= al.map->end)
654 				break;
655 
656 			offset += intel_pt_insn->length;
657 		}
658 		one_map = false;
659 	}
660 out:
661 	*insn_cnt_ptr = insn_cnt;
662 
663 	if (!one_map)
664 		goto out_no_cache;
665 
666 	/*
667 	 * Didn't lookup in the 'to_ip' case, so do it now to prevent duplicate
668 	 * entries.
669 	 */
670 	if (to_ip) {
671 		struct intel_pt_cache_entry *e;
672 
673 		e = intel_pt_cache_lookup(al.map->dso, machine, start_offset);
674 		if (e)
675 			return 0;
676 	}
677 
678 	/* Ignore cache errors */
679 	intel_pt_cache_add(al.map->dso, machine, start_offset, insn_cnt,
680 			   *ip - start_ip, intel_pt_insn);
681 
682 	return 0;
683 
684 out_no_cache:
685 	*insn_cnt_ptr = insn_cnt;
686 	return 0;
687 }
688 
689 static bool intel_pt_match_pgd_ip(struct intel_pt *pt, uint64_t ip,
690 				  uint64_t offset, const char *filename)
691 {
692 	struct addr_filter *filt;
693 	bool have_filter   = false;
694 	bool hit_tracestop = false;
695 	bool hit_filter    = false;
696 
697 	list_for_each_entry(filt, &pt->filts.head, list) {
698 		if (filt->start)
699 			have_filter = true;
700 
701 		if ((filename && !filt->filename) ||
702 		    (!filename && filt->filename) ||
703 		    (filename && strcmp(filename, filt->filename)))
704 			continue;
705 
706 		if (!(offset >= filt->addr && offset < filt->addr + filt->size))
707 			continue;
708 
709 		intel_pt_log("TIP.PGD ip %#"PRIx64" offset %#"PRIx64" in %s hit filter: %s offset %#"PRIx64" size %#"PRIx64"\n",
710 			     ip, offset, filename ? filename : "[kernel]",
711 			     filt->start ? "filter" : "stop",
712 			     filt->addr, filt->size);
713 
714 		if (filt->start)
715 			hit_filter = true;
716 		else
717 			hit_tracestop = true;
718 	}
719 
720 	if (!hit_tracestop && !hit_filter)
721 		intel_pt_log("TIP.PGD ip %#"PRIx64" offset %#"PRIx64" in %s is not in a filter region\n",
722 			     ip, offset, filename ? filename : "[kernel]");
723 
724 	return hit_tracestop || (have_filter && !hit_filter);
725 }
726 
727 static int __intel_pt_pgd_ip(uint64_t ip, void *data)
728 {
729 	struct intel_pt_queue *ptq = data;
730 	struct thread *thread;
731 	struct addr_location al;
732 	u8 cpumode;
733 	u64 offset;
734 
735 	if (ip >= ptq->pt->kernel_start)
736 		return intel_pt_match_pgd_ip(ptq->pt, ip, ip, NULL);
737 
738 	cpumode = PERF_RECORD_MISC_USER;
739 
740 	thread = ptq->thread;
741 	if (!thread)
742 		return -EINVAL;
743 
744 	if (!thread__find_map(thread, cpumode, ip, &al) || !al.map->dso)
745 		return -EINVAL;
746 
747 	offset = al.map->map_ip(al.map, ip);
748 
749 	return intel_pt_match_pgd_ip(ptq->pt, ip, offset,
750 				     al.map->dso->long_name);
751 }
752 
753 static bool intel_pt_pgd_ip(uint64_t ip, void *data)
754 {
755 	return __intel_pt_pgd_ip(ip, data) > 0;
756 }
757 
758 static bool intel_pt_get_config(struct intel_pt *pt,
759 				struct perf_event_attr *attr, u64 *config)
760 {
761 	if (attr->type == pt->pmu_type) {
762 		if (config)
763 			*config = attr->config;
764 		return true;
765 	}
766 
767 	return false;
768 }
769 
770 static bool intel_pt_exclude_kernel(struct intel_pt *pt)
771 {
772 	struct evsel *evsel;
773 
774 	evlist__for_each_entry(pt->session->evlist, evsel) {
775 		if (intel_pt_get_config(pt, &evsel->core.attr, NULL) &&
776 		    !evsel->core.attr.exclude_kernel)
777 			return false;
778 	}
779 	return true;
780 }
781 
782 static bool intel_pt_return_compression(struct intel_pt *pt)
783 {
784 	struct evsel *evsel;
785 	u64 config;
786 
787 	if (!pt->noretcomp_bit)
788 		return true;
789 
790 	evlist__for_each_entry(pt->session->evlist, evsel) {
791 		if (intel_pt_get_config(pt, &evsel->core.attr, &config) &&
792 		    (config & pt->noretcomp_bit))
793 			return false;
794 	}
795 	return true;
796 }
797 
798 static bool intel_pt_branch_enable(struct intel_pt *pt)
799 {
800 	struct evsel *evsel;
801 	u64 config;
802 
803 	evlist__for_each_entry(pt->session->evlist, evsel) {
804 		if (intel_pt_get_config(pt, &evsel->core.attr, &config) &&
805 		    (config & 1) && !(config & 0x2000))
806 			return false;
807 	}
808 	return true;
809 }
810 
811 static unsigned int intel_pt_mtc_period(struct intel_pt *pt)
812 {
813 	struct evsel *evsel;
814 	unsigned int shift;
815 	u64 config;
816 
817 	if (!pt->mtc_freq_bits)
818 		return 0;
819 
820 	for (shift = 0, config = pt->mtc_freq_bits; !(config & 1); shift++)
821 		config >>= 1;
822 
823 	evlist__for_each_entry(pt->session->evlist, evsel) {
824 		if (intel_pt_get_config(pt, &evsel->core.attr, &config))
825 			return (config & pt->mtc_freq_bits) >> shift;
826 	}
827 	return 0;
828 }
829 
830 static bool intel_pt_timeless_decoding(struct intel_pt *pt)
831 {
832 	struct evsel *evsel;
833 	bool timeless_decoding = true;
834 	u64 config;
835 
836 	if (!pt->tsc_bit || !pt->cap_user_time_zero)
837 		return true;
838 
839 	evlist__for_each_entry(pt->session->evlist, evsel) {
840 		if (!(evsel->core.attr.sample_type & PERF_SAMPLE_TIME))
841 			return true;
842 		if (intel_pt_get_config(pt, &evsel->core.attr, &config)) {
843 			if (config & pt->tsc_bit)
844 				timeless_decoding = false;
845 			else
846 				return true;
847 		}
848 	}
849 	return timeless_decoding;
850 }
851 
852 static bool intel_pt_tracing_kernel(struct intel_pt *pt)
853 {
854 	struct evsel *evsel;
855 
856 	evlist__for_each_entry(pt->session->evlist, evsel) {
857 		if (intel_pt_get_config(pt, &evsel->core.attr, NULL) &&
858 		    !evsel->core.attr.exclude_kernel)
859 			return true;
860 	}
861 	return false;
862 }
863 
864 static bool intel_pt_have_tsc(struct intel_pt *pt)
865 {
866 	struct evsel *evsel;
867 	bool have_tsc = false;
868 	u64 config;
869 
870 	if (!pt->tsc_bit)
871 		return false;
872 
873 	evlist__for_each_entry(pt->session->evlist, evsel) {
874 		if (intel_pt_get_config(pt, &evsel->core.attr, &config)) {
875 			if (config & pt->tsc_bit)
876 				have_tsc = true;
877 			else
878 				return false;
879 		}
880 	}
881 	return have_tsc;
882 }
883 
884 static bool intel_pt_sampling_mode(struct intel_pt *pt)
885 {
886 	struct evsel *evsel;
887 
888 	evlist__for_each_entry(pt->session->evlist, evsel) {
889 		if ((evsel->core.attr.sample_type & PERF_SAMPLE_AUX) &&
890 		    evsel->core.attr.aux_sample_size)
891 			return true;
892 	}
893 	return false;
894 }
895 
896 static u64 intel_pt_ns_to_ticks(const struct intel_pt *pt, u64 ns)
897 {
898 	u64 quot, rem;
899 
900 	quot = ns / pt->tc.time_mult;
901 	rem  = ns % pt->tc.time_mult;
902 	return (quot << pt->tc.time_shift) + (rem << pt->tc.time_shift) /
903 		pt->tc.time_mult;
904 }
905 
906 static struct ip_callchain *intel_pt_alloc_chain(struct intel_pt *pt)
907 {
908 	size_t sz = sizeof(struct ip_callchain);
909 
910 	/* Add 1 to callchain_sz for callchain context */
911 	sz += (pt->synth_opts.callchain_sz + 1) * sizeof(u64);
912 	return zalloc(sz);
913 }
914 
915 static int intel_pt_callchain_init(struct intel_pt *pt)
916 {
917 	struct evsel *evsel;
918 
919 	evlist__for_each_entry(pt->session->evlist, evsel) {
920 		if (!(evsel->core.attr.sample_type & PERF_SAMPLE_CALLCHAIN))
921 			evsel->synth_sample_type |= PERF_SAMPLE_CALLCHAIN;
922 	}
923 
924 	pt->chain = intel_pt_alloc_chain(pt);
925 	if (!pt->chain)
926 		return -ENOMEM;
927 
928 	return 0;
929 }
930 
931 static void intel_pt_add_callchain(struct intel_pt *pt,
932 				   struct perf_sample *sample)
933 {
934 	struct thread *thread = machine__findnew_thread(pt->machine,
935 							sample->pid,
936 							sample->tid);
937 
938 	thread_stack__sample_late(thread, sample->cpu, pt->chain,
939 				  pt->synth_opts.callchain_sz + 1, sample->ip,
940 				  pt->kernel_start);
941 
942 	sample->callchain = pt->chain;
943 }
944 
945 static struct branch_stack *intel_pt_alloc_br_stack(unsigned int entry_cnt)
946 {
947 	size_t sz = sizeof(struct branch_stack);
948 
949 	sz += entry_cnt * sizeof(struct branch_entry);
950 	return zalloc(sz);
951 }
952 
953 static int intel_pt_br_stack_init(struct intel_pt *pt)
954 {
955 	struct evsel *evsel;
956 
957 	evlist__for_each_entry(pt->session->evlist, evsel) {
958 		if (!(evsel->core.attr.sample_type & PERF_SAMPLE_BRANCH_STACK))
959 			evsel->synth_sample_type |= PERF_SAMPLE_BRANCH_STACK;
960 	}
961 
962 	pt->br_stack = intel_pt_alloc_br_stack(pt->br_stack_sz);
963 	if (!pt->br_stack)
964 		return -ENOMEM;
965 
966 	return 0;
967 }
968 
969 static void intel_pt_add_br_stack(struct intel_pt *pt,
970 				  struct perf_sample *sample)
971 {
972 	struct thread *thread = machine__findnew_thread(pt->machine,
973 							sample->pid,
974 							sample->tid);
975 
976 	thread_stack__br_sample_late(thread, sample->cpu, pt->br_stack,
977 				     pt->br_stack_sz, sample->ip,
978 				     pt->kernel_start);
979 
980 	sample->branch_stack = pt->br_stack;
981 }
982 
983 /* INTEL_PT_LBR_0, INTEL_PT_LBR_1 and INTEL_PT_LBR_2 */
984 #define LBRS_MAX (INTEL_PT_BLK_ITEM_ID_CNT * 3U)
985 
986 static struct intel_pt_queue *intel_pt_alloc_queue(struct intel_pt *pt,
987 						   unsigned int queue_nr)
988 {
989 	struct intel_pt_params params = { .get_trace = 0, };
990 	struct perf_env *env = pt->machine->env;
991 	struct intel_pt_queue *ptq;
992 
993 	ptq = zalloc(sizeof(struct intel_pt_queue));
994 	if (!ptq)
995 		return NULL;
996 
997 	if (pt->synth_opts.callchain) {
998 		ptq->chain = intel_pt_alloc_chain(pt);
999 		if (!ptq->chain)
1000 			goto out_free;
1001 	}
1002 
1003 	if (pt->synth_opts.last_branch || pt->synth_opts.other_events) {
1004 		unsigned int entry_cnt = max(LBRS_MAX, pt->br_stack_sz);
1005 
1006 		ptq->last_branch = intel_pt_alloc_br_stack(entry_cnt);
1007 		if (!ptq->last_branch)
1008 			goto out_free;
1009 	}
1010 
1011 	ptq->event_buf = malloc(PERF_SAMPLE_MAX_SIZE);
1012 	if (!ptq->event_buf)
1013 		goto out_free;
1014 
1015 	ptq->pt = pt;
1016 	ptq->queue_nr = queue_nr;
1017 	ptq->exclude_kernel = intel_pt_exclude_kernel(pt);
1018 	ptq->pid = -1;
1019 	ptq->tid = -1;
1020 	ptq->cpu = -1;
1021 	ptq->next_tid = -1;
1022 
1023 	params.get_trace = intel_pt_get_trace;
1024 	params.walk_insn = intel_pt_walk_next_insn;
1025 	params.lookahead = intel_pt_lookahead;
1026 	params.data = ptq;
1027 	params.return_compression = intel_pt_return_compression(pt);
1028 	params.branch_enable = intel_pt_branch_enable(pt);
1029 	params.max_non_turbo_ratio = pt->max_non_turbo_ratio;
1030 	params.mtc_period = intel_pt_mtc_period(pt);
1031 	params.tsc_ctc_ratio_n = pt->tsc_ctc_ratio_n;
1032 	params.tsc_ctc_ratio_d = pt->tsc_ctc_ratio_d;
1033 	params.quick = pt->synth_opts.quick;
1034 
1035 	if (pt->filts.cnt > 0)
1036 		params.pgd_ip = intel_pt_pgd_ip;
1037 
1038 	if (pt->synth_opts.instructions) {
1039 		if (pt->synth_opts.period) {
1040 			switch (pt->synth_opts.period_type) {
1041 			case PERF_ITRACE_PERIOD_INSTRUCTIONS:
1042 				params.period_type =
1043 						INTEL_PT_PERIOD_INSTRUCTIONS;
1044 				params.period = pt->synth_opts.period;
1045 				break;
1046 			case PERF_ITRACE_PERIOD_TICKS:
1047 				params.period_type = INTEL_PT_PERIOD_TICKS;
1048 				params.period = pt->synth_opts.period;
1049 				break;
1050 			case PERF_ITRACE_PERIOD_NANOSECS:
1051 				params.period_type = INTEL_PT_PERIOD_TICKS;
1052 				params.period = intel_pt_ns_to_ticks(pt,
1053 							pt->synth_opts.period);
1054 				break;
1055 			default:
1056 				break;
1057 			}
1058 		}
1059 
1060 		if (!params.period) {
1061 			params.period_type = INTEL_PT_PERIOD_INSTRUCTIONS;
1062 			params.period = 1;
1063 		}
1064 	}
1065 
1066 	if (env->cpuid && !strncmp(env->cpuid, "GenuineIntel,6,92,", 18))
1067 		params.flags |= INTEL_PT_FUP_WITH_NLIP;
1068 
1069 	ptq->decoder = intel_pt_decoder_new(&params);
1070 	if (!ptq->decoder)
1071 		goto out_free;
1072 
1073 	return ptq;
1074 
1075 out_free:
1076 	zfree(&ptq->event_buf);
1077 	zfree(&ptq->last_branch);
1078 	zfree(&ptq->chain);
1079 	free(ptq);
1080 	return NULL;
1081 }
1082 
1083 static void intel_pt_free_queue(void *priv)
1084 {
1085 	struct intel_pt_queue *ptq = priv;
1086 
1087 	if (!ptq)
1088 		return;
1089 	thread__zput(ptq->thread);
1090 	intel_pt_decoder_free(ptq->decoder);
1091 	zfree(&ptq->event_buf);
1092 	zfree(&ptq->last_branch);
1093 	zfree(&ptq->chain);
1094 	free(ptq);
1095 }
1096 
1097 static void intel_pt_set_pid_tid_cpu(struct intel_pt *pt,
1098 				     struct auxtrace_queue *queue)
1099 {
1100 	struct intel_pt_queue *ptq = queue->priv;
1101 
1102 	if (queue->tid == -1 || pt->have_sched_switch) {
1103 		ptq->tid = machine__get_current_tid(pt->machine, ptq->cpu);
1104 		if (ptq->tid == -1)
1105 			ptq->pid = -1;
1106 		thread__zput(ptq->thread);
1107 	}
1108 
1109 	if (!ptq->thread && ptq->tid != -1)
1110 		ptq->thread = machine__find_thread(pt->machine, -1, ptq->tid);
1111 
1112 	if (ptq->thread) {
1113 		ptq->pid = ptq->thread->pid_;
1114 		if (queue->cpu == -1)
1115 			ptq->cpu = ptq->thread->cpu;
1116 	}
1117 }
1118 
1119 static void intel_pt_sample_flags(struct intel_pt_queue *ptq)
1120 {
1121 	if (ptq->state->flags & INTEL_PT_ABORT_TX) {
1122 		ptq->flags = PERF_IP_FLAG_BRANCH | PERF_IP_FLAG_TX_ABORT;
1123 	} else if (ptq->state->flags & INTEL_PT_ASYNC) {
1124 		if (ptq->state->to_ip)
1125 			ptq->flags = PERF_IP_FLAG_BRANCH | PERF_IP_FLAG_CALL |
1126 				     PERF_IP_FLAG_ASYNC |
1127 				     PERF_IP_FLAG_INTERRUPT;
1128 		else
1129 			ptq->flags = PERF_IP_FLAG_BRANCH |
1130 				     PERF_IP_FLAG_TRACE_END;
1131 		ptq->insn_len = 0;
1132 	} else {
1133 		if (ptq->state->from_ip)
1134 			ptq->flags = intel_pt_insn_type(ptq->state->insn_op);
1135 		else
1136 			ptq->flags = PERF_IP_FLAG_BRANCH |
1137 				     PERF_IP_FLAG_TRACE_BEGIN;
1138 		if (ptq->state->flags & INTEL_PT_IN_TX)
1139 			ptq->flags |= PERF_IP_FLAG_IN_TX;
1140 		ptq->insn_len = ptq->state->insn_len;
1141 		memcpy(ptq->insn, ptq->state->insn, INTEL_PT_INSN_BUF_SZ);
1142 	}
1143 
1144 	if (ptq->state->type & INTEL_PT_TRACE_BEGIN)
1145 		ptq->flags |= PERF_IP_FLAG_TRACE_BEGIN;
1146 	if (ptq->state->type & INTEL_PT_TRACE_END)
1147 		ptq->flags |= PERF_IP_FLAG_TRACE_END;
1148 }
1149 
1150 static void intel_pt_setup_time_range(struct intel_pt *pt,
1151 				      struct intel_pt_queue *ptq)
1152 {
1153 	if (!pt->range_cnt)
1154 		return;
1155 
1156 	ptq->sel_timestamp = pt->time_ranges[0].start;
1157 	ptq->sel_idx = 0;
1158 
1159 	if (ptq->sel_timestamp) {
1160 		ptq->sel_start = true;
1161 	} else {
1162 		ptq->sel_timestamp = pt->time_ranges[0].end;
1163 		ptq->sel_start = false;
1164 	}
1165 }
1166 
1167 static int intel_pt_setup_queue(struct intel_pt *pt,
1168 				struct auxtrace_queue *queue,
1169 				unsigned int queue_nr)
1170 {
1171 	struct intel_pt_queue *ptq = queue->priv;
1172 
1173 	if (list_empty(&queue->head))
1174 		return 0;
1175 
1176 	if (!ptq) {
1177 		ptq = intel_pt_alloc_queue(pt, queue_nr);
1178 		if (!ptq)
1179 			return -ENOMEM;
1180 		queue->priv = ptq;
1181 
1182 		if (queue->cpu != -1)
1183 			ptq->cpu = queue->cpu;
1184 		ptq->tid = queue->tid;
1185 
1186 		ptq->cbr_seen = UINT_MAX;
1187 
1188 		if (pt->sampling_mode && !pt->snapshot_mode &&
1189 		    pt->timeless_decoding)
1190 			ptq->step_through_buffers = true;
1191 
1192 		ptq->sync_switch = pt->sync_switch;
1193 
1194 		intel_pt_setup_time_range(pt, ptq);
1195 	}
1196 
1197 	if (!ptq->on_heap &&
1198 	    (!ptq->sync_switch ||
1199 	     ptq->switch_state != INTEL_PT_SS_EXPECTING_SWITCH_EVENT)) {
1200 		const struct intel_pt_state *state;
1201 		int ret;
1202 
1203 		if (pt->timeless_decoding)
1204 			return 0;
1205 
1206 		intel_pt_log("queue %u getting timestamp\n", queue_nr);
1207 		intel_pt_log("queue %u decoding cpu %d pid %d tid %d\n",
1208 			     queue_nr, ptq->cpu, ptq->pid, ptq->tid);
1209 
1210 		if (ptq->sel_start && ptq->sel_timestamp) {
1211 			ret = intel_pt_fast_forward(ptq->decoder,
1212 						    ptq->sel_timestamp);
1213 			if (ret)
1214 				return ret;
1215 		}
1216 
1217 		while (1) {
1218 			state = intel_pt_decode(ptq->decoder);
1219 			if (state->err) {
1220 				if (state->err == INTEL_PT_ERR_NODATA) {
1221 					intel_pt_log("queue %u has no timestamp\n",
1222 						     queue_nr);
1223 					return 0;
1224 				}
1225 				continue;
1226 			}
1227 			if (state->timestamp)
1228 				break;
1229 		}
1230 
1231 		ptq->timestamp = state->timestamp;
1232 		intel_pt_log("queue %u timestamp 0x%" PRIx64 "\n",
1233 			     queue_nr, ptq->timestamp);
1234 		ptq->state = state;
1235 		ptq->have_sample = true;
1236 		if (ptq->sel_start && ptq->sel_timestamp &&
1237 		    ptq->timestamp < ptq->sel_timestamp)
1238 			ptq->have_sample = false;
1239 		intel_pt_sample_flags(ptq);
1240 		ret = auxtrace_heap__add(&pt->heap, queue_nr, ptq->timestamp);
1241 		if (ret)
1242 			return ret;
1243 		ptq->on_heap = true;
1244 	}
1245 
1246 	return 0;
1247 }
1248 
1249 static int intel_pt_setup_queues(struct intel_pt *pt)
1250 {
1251 	unsigned int i;
1252 	int ret;
1253 
1254 	for (i = 0; i < pt->queues.nr_queues; i++) {
1255 		ret = intel_pt_setup_queue(pt, &pt->queues.queue_array[i], i);
1256 		if (ret)
1257 			return ret;
1258 	}
1259 	return 0;
1260 }
1261 
1262 static inline bool intel_pt_skip_event(struct intel_pt *pt)
1263 {
1264 	return pt->synth_opts.initial_skip &&
1265 	       pt->num_events++ < pt->synth_opts.initial_skip;
1266 }
1267 
1268 /*
1269  * Cannot count CBR as skipped because it won't go away until cbr == cbr_seen.
1270  * Also ensure CBR is first non-skipped event by allowing for 4 more samples
1271  * from this decoder state.
1272  */
1273 static inline bool intel_pt_skip_cbr_event(struct intel_pt *pt)
1274 {
1275 	return pt->synth_opts.initial_skip &&
1276 	       pt->num_events + 4 < pt->synth_opts.initial_skip;
1277 }
1278 
1279 static void intel_pt_prep_a_sample(struct intel_pt_queue *ptq,
1280 				   union perf_event *event,
1281 				   struct perf_sample *sample)
1282 {
1283 	event->sample.header.type = PERF_RECORD_SAMPLE;
1284 	event->sample.header.size = sizeof(struct perf_event_header);
1285 
1286 	sample->pid = ptq->pid;
1287 	sample->tid = ptq->tid;
1288 	sample->cpu = ptq->cpu;
1289 	sample->insn_len = ptq->insn_len;
1290 	memcpy(sample->insn, ptq->insn, INTEL_PT_INSN_BUF_SZ);
1291 }
1292 
1293 static void intel_pt_prep_b_sample(struct intel_pt *pt,
1294 				   struct intel_pt_queue *ptq,
1295 				   union perf_event *event,
1296 				   struct perf_sample *sample)
1297 {
1298 	intel_pt_prep_a_sample(ptq, event, sample);
1299 
1300 	if (!pt->timeless_decoding)
1301 		sample->time = tsc_to_perf_time(ptq->timestamp, &pt->tc);
1302 
1303 	sample->ip = ptq->state->from_ip;
1304 	sample->cpumode = intel_pt_cpumode(pt, sample->ip);
1305 	sample->addr = ptq->state->to_ip;
1306 	sample->period = 1;
1307 	sample->flags = ptq->flags;
1308 
1309 	event->sample.header.misc = sample->cpumode;
1310 }
1311 
1312 static int intel_pt_inject_event(union perf_event *event,
1313 				 struct perf_sample *sample, u64 type)
1314 {
1315 	event->header.size = perf_event__sample_event_size(sample, type, 0);
1316 	return perf_event__synthesize_sample(event, type, 0, sample);
1317 }
1318 
1319 static inline int intel_pt_opt_inject(struct intel_pt *pt,
1320 				      union perf_event *event,
1321 				      struct perf_sample *sample, u64 type)
1322 {
1323 	if (!pt->synth_opts.inject)
1324 		return 0;
1325 
1326 	return intel_pt_inject_event(event, sample, type);
1327 }
1328 
1329 static int intel_pt_deliver_synth_event(struct intel_pt *pt,
1330 					union perf_event *event,
1331 					struct perf_sample *sample, u64 type)
1332 {
1333 	int ret;
1334 
1335 	ret = intel_pt_opt_inject(pt, event, sample, type);
1336 	if (ret)
1337 		return ret;
1338 
1339 	ret = perf_session__deliver_synth_event(pt->session, event, sample);
1340 	if (ret)
1341 		pr_err("Intel PT: failed to deliver event, error %d\n", ret);
1342 
1343 	return ret;
1344 }
1345 
1346 static int intel_pt_synth_branch_sample(struct intel_pt_queue *ptq)
1347 {
1348 	struct intel_pt *pt = ptq->pt;
1349 	union perf_event *event = ptq->event_buf;
1350 	struct perf_sample sample = { .ip = 0, };
1351 	struct dummy_branch_stack {
1352 		u64			nr;
1353 		u64			hw_idx;
1354 		struct branch_entry	entries;
1355 	} dummy_bs;
1356 
1357 	if (pt->branches_filter && !(pt->branches_filter & ptq->flags))
1358 		return 0;
1359 
1360 	if (intel_pt_skip_event(pt))
1361 		return 0;
1362 
1363 	intel_pt_prep_b_sample(pt, ptq, event, &sample);
1364 
1365 	sample.id = ptq->pt->branches_id;
1366 	sample.stream_id = ptq->pt->branches_id;
1367 
1368 	/*
1369 	 * perf report cannot handle events without a branch stack when using
1370 	 * SORT_MODE__BRANCH so make a dummy one.
1371 	 */
1372 	if (pt->synth_opts.last_branch && sort__mode == SORT_MODE__BRANCH) {
1373 		dummy_bs = (struct dummy_branch_stack){
1374 			.nr = 1,
1375 			.hw_idx = -1ULL,
1376 			.entries = {
1377 				.from = sample.ip,
1378 				.to = sample.addr,
1379 			},
1380 		};
1381 		sample.branch_stack = (struct branch_stack *)&dummy_bs;
1382 	}
1383 
1384 	sample.cyc_cnt = ptq->ipc_cyc_cnt - ptq->last_br_cyc_cnt;
1385 	if (sample.cyc_cnt) {
1386 		sample.insn_cnt = ptq->ipc_insn_cnt - ptq->last_br_insn_cnt;
1387 		ptq->last_br_insn_cnt = ptq->ipc_insn_cnt;
1388 		ptq->last_br_cyc_cnt = ptq->ipc_cyc_cnt;
1389 	}
1390 
1391 	return intel_pt_deliver_synth_event(pt, event, &sample,
1392 					    pt->branches_sample_type);
1393 }
1394 
1395 static void intel_pt_prep_sample(struct intel_pt *pt,
1396 				 struct intel_pt_queue *ptq,
1397 				 union perf_event *event,
1398 				 struct perf_sample *sample)
1399 {
1400 	intel_pt_prep_b_sample(pt, ptq, event, sample);
1401 
1402 	if (pt->synth_opts.callchain) {
1403 		thread_stack__sample(ptq->thread, ptq->cpu, ptq->chain,
1404 				     pt->synth_opts.callchain_sz + 1,
1405 				     sample->ip, pt->kernel_start);
1406 		sample->callchain = ptq->chain;
1407 	}
1408 
1409 	if (pt->synth_opts.last_branch) {
1410 		thread_stack__br_sample(ptq->thread, ptq->cpu, ptq->last_branch,
1411 					pt->br_stack_sz);
1412 		sample->branch_stack = ptq->last_branch;
1413 	}
1414 }
1415 
1416 static int intel_pt_synth_instruction_sample(struct intel_pt_queue *ptq)
1417 {
1418 	struct intel_pt *pt = ptq->pt;
1419 	union perf_event *event = ptq->event_buf;
1420 	struct perf_sample sample = { .ip = 0, };
1421 
1422 	if (intel_pt_skip_event(pt))
1423 		return 0;
1424 
1425 	intel_pt_prep_sample(pt, ptq, event, &sample);
1426 
1427 	sample.id = ptq->pt->instructions_id;
1428 	sample.stream_id = ptq->pt->instructions_id;
1429 	if (pt->synth_opts.quick)
1430 		sample.period = 1;
1431 	else
1432 		sample.period = ptq->state->tot_insn_cnt - ptq->last_insn_cnt;
1433 
1434 	sample.cyc_cnt = ptq->ipc_cyc_cnt - ptq->last_in_cyc_cnt;
1435 	if (sample.cyc_cnt) {
1436 		sample.insn_cnt = ptq->ipc_insn_cnt - ptq->last_in_insn_cnt;
1437 		ptq->last_in_insn_cnt = ptq->ipc_insn_cnt;
1438 		ptq->last_in_cyc_cnt = ptq->ipc_cyc_cnt;
1439 	}
1440 
1441 	ptq->last_insn_cnt = ptq->state->tot_insn_cnt;
1442 
1443 	return intel_pt_deliver_synth_event(pt, event, &sample,
1444 					    pt->instructions_sample_type);
1445 }
1446 
1447 static int intel_pt_synth_transaction_sample(struct intel_pt_queue *ptq)
1448 {
1449 	struct intel_pt *pt = ptq->pt;
1450 	union perf_event *event = ptq->event_buf;
1451 	struct perf_sample sample = { .ip = 0, };
1452 
1453 	if (intel_pt_skip_event(pt))
1454 		return 0;
1455 
1456 	intel_pt_prep_sample(pt, ptq, event, &sample);
1457 
1458 	sample.id = ptq->pt->transactions_id;
1459 	sample.stream_id = ptq->pt->transactions_id;
1460 
1461 	return intel_pt_deliver_synth_event(pt, event, &sample,
1462 					    pt->transactions_sample_type);
1463 }
1464 
1465 static void intel_pt_prep_p_sample(struct intel_pt *pt,
1466 				   struct intel_pt_queue *ptq,
1467 				   union perf_event *event,
1468 				   struct perf_sample *sample)
1469 {
1470 	intel_pt_prep_sample(pt, ptq, event, sample);
1471 
1472 	/*
1473 	 * Zero IP is used to mean "trace start" but that is not the case for
1474 	 * power or PTWRITE events with no IP, so clear the flags.
1475 	 */
1476 	if (!sample->ip)
1477 		sample->flags = 0;
1478 }
1479 
1480 static int intel_pt_synth_ptwrite_sample(struct intel_pt_queue *ptq)
1481 {
1482 	struct intel_pt *pt = ptq->pt;
1483 	union perf_event *event = ptq->event_buf;
1484 	struct perf_sample sample = { .ip = 0, };
1485 	struct perf_synth_intel_ptwrite raw;
1486 
1487 	if (intel_pt_skip_event(pt))
1488 		return 0;
1489 
1490 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1491 
1492 	sample.id = ptq->pt->ptwrites_id;
1493 	sample.stream_id = ptq->pt->ptwrites_id;
1494 
1495 	raw.flags = 0;
1496 	raw.ip = !!(ptq->state->flags & INTEL_PT_FUP_IP);
1497 	raw.payload = cpu_to_le64(ptq->state->ptw_payload);
1498 
1499 	sample.raw_size = perf_synth__raw_size(raw);
1500 	sample.raw_data = perf_synth__raw_data(&raw);
1501 
1502 	return intel_pt_deliver_synth_event(pt, event, &sample,
1503 					    pt->ptwrites_sample_type);
1504 }
1505 
1506 static int intel_pt_synth_cbr_sample(struct intel_pt_queue *ptq)
1507 {
1508 	struct intel_pt *pt = ptq->pt;
1509 	union perf_event *event = ptq->event_buf;
1510 	struct perf_sample sample = { .ip = 0, };
1511 	struct perf_synth_intel_cbr raw;
1512 	u32 flags;
1513 
1514 	if (intel_pt_skip_cbr_event(pt))
1515 		return 0;
1516 
1517 	ptq->cbr_seen = ptq->state->cbr;
1518 
1519 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1520 
1521 	sample.id = ptq->pt->cbr_id;
1522 	sample.stream_id = ptq->pt->cbr_id;
1523 
1524 	flags = (u16)ptq->state->cbr_payload | (pt->max_non_turbo_ratio << 16);
1525 	raw.flags = cpu_to_le32(flags);
1526 	raw.freq = cpu_to_le32(raw.cbr * pt->cbr2khz);
1527 	raw.reserved3 = 0;
1528 
1529 	sample.raw_size = perf_synth__raw_size(raw);
1530 	sample.raw_data = perf_synth__raw_data(&raw);
1531 
1532 	return intel_pt_deliver_synth_event(pt, event, &sample,
1533 					    pt->pwr_events_sample_type);
1534 }
1535 
1536 static int intel_pt_synth_mwait_sample(struct intel_pt_queue *ptq)
1537 {
1538 	struct intel_pt *pt = ptq->pt;
1539 	union perf_event *event = ptq->event_buf;
1540 	struct perf_sample sample = { .ip = 0, };
1541 	struct perf_synth_intel_mwait raw;
1542 
1543 	if (intel_pt_skip_event(pt))
1544 		return 0;
1545 
1546 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1547 
1548 	sample.id = ptq->pt->mwait_id;
1549 	sample.stream_id = ptq->pt->mwait_id;
1550 
1551 	raw.reserved = 0;
1552 	raw.payload = cpu_to_le64(ptq->state->mwait_payload);
1553 
1554 	sample.raw_size = perf_synth__raw_size(raw);
1555 	sample.raw_data = perf_synth__raw_data(&raw);
1556 
1557 	return intel_pt_deliver_synth_event(pt, event, &sample,
1558 					    pt->pwr_events_sample_type);
1559 }
1560 
1561 static int intel_pt_synth_pwre_sample(struct intel_pt_queue *ptq)
1562 {
1563 	struct intel_pt *pt = ptq->pt;
1564 	union perf_event *event = ptq->event_buf;
1565 	struct perf_sample sample = { .ip = 0, };
1566 	struct perf_synth_intel_pwre raw;
1567 
1568 	if (intel_pt_skip_event(pt))
1569 		return 0;
1570 
1571 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1572 
1573 	sample.id = ptq->pt->pwre_id;
1574 	sample.stream_id = ptq->pt->pwre_id;
1575 
1576 	raw.reserved = 0;
1577 	raw.payload = cpu_to_le64(ptq->state->pwre_payload);
1578 
1579 	sample.raw_size = perf_synth__raw_size(raw);
1580 	sample.raw_data = perf_synth__raw_data(&raw);
1581 
1582 	return intel_pt_deliver_synth_event(pt, event, &sample,
1583 					    pt->pwr_events_sample_type);
1584 }
1585 
1586 static int intel_pt_synth_exstop_sample(struct intel_pt_queue *ptq)
1587 {
1588 	struct intel_pt *pt = ptq->pt;
1589 	union perf_event *event = ptq->event_buf;
1590 	struct perf_sample sample = { .ip = 0, };
1591 	struct perf_synth_intel_exstop raw;
1592 
1593 	if (intel_pt_skip_event(pt))
1594 		return 0;
1595 
1596 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1597 
1598 	sample.id = ptq->pt->exstop_id;
1599 	sample.stream_id = ptq->pt->exstop_id;
1600 
1601 	raw.flags = 0;
1602 	raw.ip = !!(ptq->state->flags & INTEL_PT_FUP_IP);
1603 
1604 	sample.raw_size = perf_synth__raw_size(raw);
1605 	sample.raw_data = perf_synth__raw_data(&raw);
1606 
1607 	return intel_pt_deliver_synth_event(pt, event, &sample,
1608 					    pt->pwr_events_sample_type);
1609 }
1610 
1611 static int intel_pt_synth_pwrx_sample(struct intel_pt_queue *ptq)
1612 {
1613 	struct intel_pt *pt = ptq->pt;
1614 	union perf_event *event = ptq->event_buf;
1615 	struct perf_sample sample = { .ip = 0, };
1616 	struct perf_synth_intel_pwrx raw;
1617 
1618 	if (intel_pt_skip_event(pt))
1619 		return 0;
1620 
1621 	intel_pt_prep_p_sample(pt, ptq, event, &sample);
1622 
1623 	sample.id = ptq->pt->pwrx_id;
1624 	sample.stream_id = ptq->pt->pwrx_id;
1625 
1626 	raw.reserved = 0;
1627 	raw.payload = cpu_to_le64(ptq->state->pwrx_payload);
1628 
1629 	sample.raw_size = perf_synth__raw_size(raw);
1630 	sample.raw_data = perf_synth__raw_data(&raw);
1631 
1632 	return intel_pt_deliver_synth_event(pt, event, &sample,
1633 					    pt->pwr_events_sample_type);
1634 }
1635 
1636 /*
1637  * PEBS gp_regs array indexes plus 1 so that 0 means not present. Refer
1638  * intel_pt_add_gp_regs().
1639  */
1640 static const int pebs_gp_regs[] = {
1641 	[PERF_REG_X86_FLAGS]	= 1,
1642 	[PERF_REG_X86_IP]	= 2,
1643 	[PERF_REG_X86_AX]	= 3,
1644 	[PERF_REG_X86_CX]	= 4,
1645 	[PERF_REG_X86_DX]	= 5,
1646 	[PERF_REG_X86_BX]	= 6,
1647 	[PERF_REG_X86_SP]	= 7,
1648 	[PERF_REG_X86_BP]	= 8,
1649 	[PERF_REG_X86_SI]	= 9,
1650 	[PERF_REG_X86_DI]	= 10,
1651 	[PERF_REG_X86_R8]	= 11,
1652 	[PERF_REG_X86_R9]	= 12,
1653 	[PERF_REG_X86_R10]	= 13,
1654 	[PERF_REG_X86_R11]	= 14,
1655 	[PERF_REG_X86_R12]	= 15,
1656 	[PERF_REG_X86_R13]	= 16,
1657 	[PERF_REG_X86_R14]	= 17,
1658 	[PERF_REG_X86_R15]	= 18,
1659 };
1660 
1661 static u64 *intel_pt_add_gp_regs(struct regs_dump *intr_regs, u64 *pos,
1662 				 const struct intel_pt_blk_items *items,
1663 				 u64 regs_mask)
1664 {
1665 	const u64 *gp_regs = items->val[INTEL_PT_GP_REGS_POS];
1666 	u32 mask = items->mask[INTEL_PT_GP_REGS_POS];
1667 	u32 bit;
1668 	int i;
1669 
1670 	for (i = 0, bit = 1; i < PERF_REG_X86_64_MAX; i++, bit <<= 1) {
1671 		/* Get the PEBS gp_regs array index */
1672 		int n = pebs_gp_regs[i] - 1;
1673 
1674 		if (n < 0)
1675 			continue;
1676 		/*
1677 		 * Add only registers that were requested (i.e. 'regs_mask') and
1678 		 * that were provided (i.e. 'mask'), and update the resulting
1679 		 * mask (i.e. 'intr_regs->mask') accordingly.
1680 		 */
1681 		if (mask & 1 << n && regs_mask & bit) {
1682 			intr_regs->mask |= bit;
1683 			*pos++ = gp_regs[n];
1684 		}
1685 	}
1686 
1687 	return pos;
1688 }
1689 
1690 #ifndef PERF_REG_X86_XMM0
1691 #define PERF_REG_X86_XMM0 32
1692 #endif
1693 
1694 static void intel_pt_add_xmm(struct regs_dump *intr_regs, u64 *pos,
1695 			     const struct intel_pt_blk_items *items,
1696 			     u64 regs_mask)
1697 {
1698 	u32 mask = items->has_xmm & (regs_mask >> PERF_REG_X86_XMM0);
1699 	const u64 *xmm = items->xmm;
1700 
1701 	/*
1702 	 * If there are any XMM registers, then there should be all of them.
1703 	 * Nevertheless, follow the logic to add only registers that were
1704 	 * requested (i.e. 'regs_mask') and that were provided (i.e. 'mask'),
1705 	 * and update the resulting mask (i.e. 'intr_regs->mask') accordingly.
1706 	 */
1707 	intr_regs->mask |= (u64)mask << PERF_REG_X86_XMM0;
1708 
1709 	for (; mask; mask >>= 1, xmm++) {
1710 		if (mask & 1)
1711 			*pos++ = *xmm;
1712 	}
1713 }
1714 
1715 #define LBR_INFO_MISPRED	(1ULL << 63)
1716 #define LBR_INFO_IN_TX		(1ULL << 62)
1717 #define LBR_INFO_ABORT		(1ULL << 61)
1718 #define LBR_INFO_CYCLES		0xffff
1719 
1720 /* Refer kernel's intel_pmu_store_pebs_lbrs() */
1721 static u64 intel_pt_lbr_flags(u64 info)
1722 {
1723 	union {
1724 		struct branch_flags flags;
1725 		u64 result;
1726 	} u;
1727 
1728 	u.result	  = 0;
1729 	u.flags.mispred	  = !!(info & LBR_INFO_MISPRED);
1730 	u.flags.predicted = !(info & LBR_INFO_MISPRED);
1731 	u.flags.in_tx	  = !!(info & LBR_INFO_IN_TX);
1732 	u.flags.abort	  = !!(info & LBR_INFO_ABORT);
1733 	u.flags.cycles	  = info & LBR_INFO_CYCLES;
1734 
1735 	return u.result;
1736 }
1737 
1738 static void intel_pt_add_lbrs(struct branch_stack *br_stack,
1739 			      const struct intel_pt_blk_items *items)
1740 {
1741 	u64 *to;
1742 	int i;
1743 
1744 	br_stack->nr = 0;
1745 
1746 	to = &br_stack->entries[0].from;
1747 
1748 	for (i = INTEL_PT_LBR_0_POS; i <= INTEL_PT_LBR_2_POS; i++) {
1749 		u32 mask = items->mask[i];
1750 		const u64 *from = items->val[i];
1751 
1752 		for (; mask; mask >>= 3, from += 3) {
1753 			if ((mask & 7) == 7) {
1754 				*to++ = from[0];
1755 				*to++ = from[1];
1756 				*to++ = intel_pt_lbr_flags(from[2]);
1757 				br_stack->nr += 1;
1758 			}
1759 		}
1760 	}
1761 }
1762 
1763 static int intel_pt_synth_pebs_sample(struct intel_pt_queue *ptq)
1764 {
1765 	const struct intel_pt_blk_items *items = &ptq->state->items;
1766 	struct perf_sample sample = { .ip = 0, };
1767 	union perf_event *event = ptq->event_buf;
1768 	struct intel_pt *pt = ptq->pt;
1769 	struct evsel *evsel = pt->pebs_evsel;
1770 	u64 sample_type = evsel->core.attr.sample_type;
1771 	u64 id = evsel->core.id[0];
1772 	u8 cpumode;
1773 	u64 regs[8 * sizeof(sample.intr_regs.mask)];
1774 
1775 	if (intel_pt_skip_event(pt))
1776 		return 0;
1777 
1778 	intel_pt_prep_a_sample(ptq, event, &sample);
1779 
1780 	sample.id = id;
1781 	sample.stream_id = id;
1782 
1783 	if (!evsel->core.attr.freq)
1784 		sample.period = evsel->core.attr.sample_period;
1785 
1786 	/* No support for non-zero CS base */
1787 	if (items->has_ip)
1788 		sample.ip = items->ip;
1789 	else if (items->has_rip)
1790 		sample.ip = items->rip;
1791 	else
1792 		sample.ip = ptq->state->from_ip;
1793 
1794 	/* No support for guest mode at this time */
1795 	cpumode = sample.ip < ptq->pt->kernel_start ?
1796 		  PERF_RECORD_MISC_USER :
1797 		  PERF_RECORD_MISC_KERNEL;
1798 
1799 	event->sample.header.misc = cpumode | PERF_RECORD_MISC_EXACT_IP;
1800 
1801 	sample.cpumode = cpumode;
1802 
1803 	if (sample_type & PERF_SAMPLE_TIME) {
1804 		u64 timestamp = 0;
1805 
1806 		if (items->has_timestamp)
1807 			timestamp = items->timestamp;
1808 		else if (!pt->timeless_decoding)
1809 			timestamp = ptq->timestamp;
1810 		if (timestamp)
1811 			sample.time = tsc_to_perf_time(timestamp, &pt->tc);
1812 	}
1813 
1814 	if (sample_type & PERF_SAMPLE_CALLCHAIN &&
1815 	    pt->synth_opts.callchain) {
1816 		thread_stack__sample(ptq->thread, ptq->cpu, ptq->chain,
1817 				     pt->synth_opts.callchain_sz, sample.ip,
1818 				     pt->kernel_start);
1819 		sample.callchain = ptq->chain;
1820 	}
1821 
1822 	if (sample_type & PERF_SAMPLE_REGS_INTR &&
1823 	    (items->mask[INTEL_PT_GP_REGS_POS] ||
1824 	     items->mask[INTEL_PT_XMM_POS])) {
1825 		u64 regs_mask = evsel->core.attr.sample_regs_intr;
1826 		u64 *pos;
1827 
1828 		sample.intr_regs.abi = items->is_32_bit ?
1829 				       PERF_SAMPLE_REGS_ABI_32 :
1830 				       PERF_SAMPLE_REGS_ABI_64;
1831 		sample.intr_regs.regs = regs;
1832 
1833 		pos = intel_pt_add_gp_regs(&sample.intr_regs, regs, items, regs_mask);
1834 
1835 		intel_pt_add_xmm(&sample.intr_regs, pos, items, regs_mask);
1836 	}
1837 
1838 	if (sample_type & PERF_SAMPLE_BRANCH_STACK) {
1839 		if (items->mask[INTEL_PT_LBR_0_POS] ||
1840 		    items->mask[INTEL_PT_LBR_1_POS] ||
1841 		    items->mask[INTEL_PT_LBR_2_POS]) {
1842 			intel_pt_add_lbrs(ptq->last_branch, items);
1843 		} else if (pt->synth_opts.last_branch) {
1844 			thread_stack__br_sample(ptq->thread, ptq->cpu,
1845 						ptq->last_branch,
1846 						pt->br_stack_sz);
1847 		} else {
1848 			ptq->last_branch->nr = 0;
1849 		}
1850 		sample.branch_stack = ptq->last_branch;
1851 	}
1852 
1853 	if (sample_type & PERF_SAMPLE_ADDR && items->has_mem_access_address)
1854 		sample.addr = items->mem_access_address;
1855 
1856 	if (sample_type & PERF_SAMPLE_WEIGHT_TYPE) {
1857 		/*
1858 		 * Refer kernel's setup_pebs_adaptive_sample_data() and
1859 		 * intel_hsw_weight().
1860 		 */
1861 		if (items->has_mem_access_latency) {
1862 			u64 weight = items->mem_access_latency >> 32;
1863 
1864 			/*
1865 			 * Starts from SPR, the mem access latency field
1866 			 * contains both cache latency [47:32] and instruction
1867 			 * latency [15:0]. The cache latency is the same as the
1868 			 * mem access latency on previous platforms.
1869 			 *
1870 			 * In practice, no memory access could last than 4G
1871 			 * cycles. Use latency >> 32 to distinguish the
1872 			 * different format of the mem access latency field.
1873 			 */
1874 			if (weight > 0) {
1875 				sample.weight = weight & 0xffff;
1876 				sample.ins_lat = items->mem_access_latency & 0xffff;
1877 			} else
1878 				sample.weight = items->mem_access_latency;
1879 		}
1880 		if (!sample.weight && items->has_tsx_aux_info) {
1881 			/* Cycles last block */
1882 			sample.weight = (u32)items->tsx_aux_info;
1883 		}
1884 	}
1885 
1886 	if (sample_type & PERF_SAMPLE_TRANSACTION && items->has_tsx_aux_info) {
1887 		u64 ax = items->has_rax ? items->rax : 0;
1888 		/* Refer kernel's intel_hsw_transaction() */
1889 		u64 txn = (u8)(items->tsx_aux_info >> 32);
1890 
1891 		/* For RTM XABORTs also log the abort code from AX */
1892 		if (txn & PERF_TXN_TRANSACTION && ax & 1)
1893 			txn |= ((ax >> 24) & 0xff) << PERF_TXN_ABORT_SHIFT;
1894 		sample.transaction = txn;
1895 	}
1896 
1897 	return intel_pt_deliver_synth_event(pt, event, &sample, sample_type);
1898 }
1899 
1900 static int intel_pt_synth_error(struct intel_pt *pt, int code, int cpu,
1901 				pid_t pid, pid_t tid, u64 ip, u64 timestamp)
1902 {
1903 	union perf_event event;
1904 	char msg[MAX_AUXTRACE_ERROR_MSG];
1905 	int err;
1906 
1907 	if (pt->synth_opts.error_minus_flags) {
1908 		if (code == INTEL_PT_ERR_OVR &&
1909 		    pt->synth_opts.error_minus_flags & AUXTRACE_ERR_FLG_OVERFLOW)
1910 			return 0;
1911 		if (code == INTEL_PT_ERR_LOST &&
1912 		    pt->synth_opts.error_minus_flags & AUXTRACE_ERR_FLG_DATA_LOST)
1913 			return 0;
1914 	}
1915 
1916 	intel_pt__strerror(code, msg, MAX_AUXTRACE_ERROR_MSG);
1917 
1918 	auxtrace_synth_error(&event.auxtrace_error, PERF_AUXTRACE_ERROR_ITRACE,
1919 			     code, cpu, pid, tid, ip, msg, timestamp);
1920 
1921 	err = perf_session__deliver_synth_event(pt->session, &event, NULL);
1922 	if (err)
1923 		pr_err("Intel Processor Trace: failed to deliver error event, error %d\n",
1924 		       err);
1925 
1926 	return err;
1927 }
1928 
1929 static int intel_ptq_synth_error(struct intel_pt_queue *ptq,
1930 				 const struct intel_pt_state *state)
1931 {
1932 	struct intel_pt *pt = ptq->pt;
1933 	u64 tm = ptq->timestamp;
1934 
1935 	tm = pt->timeless_decoding ? 0 : tsc_to_perf_time(tm, &pt->tc);
1936 
1937 	return intel_pt_synth_error(pt, state->err, ptq->cpu, ptq->pid,
1938 				    ptq->tid, state->from_ip, tm);
1939 }
1940 
1941 static int intel_pt_next_tid(struct intel_pt *pt, struct intel_pt_queue *ptq)
1942 {
1943 	struct auxtrace_queue *queue;
1944 	pid_t tid = ptq->next_tid;
1945 	int err;
1946 
1947 	if (tid == -1)
1948 		return 0;
1949 
1950 	intel_pt_log("switch: cpu %d tid %d\n", ptq->cpu, tid);
1951 
1952 	err = machine__set_current_tid(pt->machine, ptq->cpu, -1, tid);
1953 
1954 	queue = &pt->queues.queue_array[ptq->queue_nr];
1955 	intel_pt_set_pid_tid_cpu(pt, queue);
1956 
1957 	ptq->next_tid = -1;
1958 
1959 	return err;
1960 }
1961 
1962 static inline bool intel_pt_is_switch_ip(struct intel_pt_queue *ptq, u64 ip)
1963 {
1964 	struct intel_pt *pt = ptq->pt;
1965 
1966 	return ip == pt->switch_ip &&
1967 	       (ptq->flags & PERF_IP_FLAG_BRANCH) &&
1968 	       !(ptq->flags & (PERF_IP_FLAG_CONDITIONAL | PERF_IP_FLAG_ASYNC |
1969 			       PERF_IP_FLAG_INTERRUPT | PERF_IP_FLAG_TX_ABORT));
1970 }
1971 
1972 #define INTEL_PT_PWR_EVT (INTEL_PT_MWAIT_OP | INTEL_PT_PWR_ENTRY | \
1973 			  INTEL_PT_EX_STOP | INTEL_PT_PWR_EXIT)
1974 
1975 static int intel_pt_sample(struct intel_pt_queue *ptq)
1976 {
1977 	const struct intel_pt_state *state = ptq->state;
1978 	struct intel_pt *pt = ptq->pt;
1979 	int err;
1980 
1981 	if (!ptq->have_sample)
1982 		return 0;
1983 
1984 	ptq->have_sample = false;
1985 
1986 	if (ptq->state->tot_cyc_cnt > ptq->ipc_cyc_cnt) {
1987 		/*
1988 		 * Cycle count and instruction count only go together to create
1989 		 * a valid IPC ratio when the cycle count changes.
1990 		 */
1991 		ptq->ipc_insn_cnt = ptq->state->tot_insn_cnt;
1992 		ptq->ipc_cyc_cnt = ptq->state->tot_cyc_cnt;
1993 	}
1994 
1995 	/*
1996 	 * Do PEBS first to allow for the possibility that the PEBS timestamp
1997 	 * precedes the current timestamp.
1998 	 */
1999 	if (pt->sample_pebs && state->type & INTEL_PT_BLK_ITEMS) {
2000 		err = intel_pt_synth_pebs_sample(ptq);
2001 		if (err)
2002 			return err;
2003 	}
2004 
2005 	if (pt->sample_pwr_events) {
2006 		if (ptq->state->cbr != ptq->cbr_seen) {
2007 			err = intel_pt_synth_cbr_sample(ptq);
2008 			if (err)
2009 				return err;
2010 		}
2011 		if (state->type & INTEL_PT_PWR_EVT) {
2012 			if (state->type & INTEL_PT_MWAIT_OP) {
2013 				err = intel_pt_synth_mwait_sample(ptq);
2014 				if (err)
2015 					return err;
2016 			}
2017 			if (state->type & INTEL_PT_PWR_ENTRY) {
2018 				err = intel_pt_synth_pwre_sample(ptq);
2019 				if (err)
2020 					return err;
2021 			}
2022 			if (state->type & INTEL_PT_EX_STOP) {
2023 				err = intel_pt_synth_exstop_sample(ptq);
2024 				if (err)
2025 					return err;
2026 			}
2027 			if (state->type & INTEL_PT_PWR_EXIT) {
2028 				err = intel_pt_synth_pwrx_sample(ptq);
2029 				if (err)
2030 					return err;
2031 			}
2032 		}
2033 	}
2034 
2035 	if (pt->sample_instructions && (state->type & INTEL_PT_INSTRUCTION)) {
2036 		err = intel_pt_synth_instruction_sample(ptq);
2037 		if (err)
2038 			return err;
2039 	}
2040 
2041 	if (pt->sample_transactions && (state->type & INTEL_PT_TRANSACTION)) {
2042 		err = intel_pt_synth_transaction_sample(ptq);
2043 		if (err)
2044 			return err;
2045 	}
2046 
2047 	if (pt->sample_ptwrites && (state->type & INTEL_PT_PTW)) {
2048 		err = intel_pt_synth_ptwrite_sample(ptq);
2049 		if (err)
2050 			return err;
2051 	}
2052 
2053 	if (!(state->type & INTEL_PT_BRANCH))
2054 		return 0;
2055 
2056 	if (pt->use_thread_stack) {
2057 		thread_stack__event(ptq->thread, ptq->cpu, ptq->flags,
2058 				    state->from_ip, state->to_ip, ptq->insn_len,
2059 				    state->trace_nr, pt->callstack,
2060 				    pt->br_stack_sz_plus,
2061 				    pt->mispred_all);
2062 	} else {
2063 		thread_stack__set_trace_nr(ptq->thread, ptq->cpu, state->trace_nr);
2064 	}
2065 
2066 	if (pt->sample_branches) {
2067 		err = intel_pt_synth_branch_sample(ptq);
2068 		if (err)
2069 			return err;
2070 	}
2071 
2072 	if (!ptq->sync_switch)
2073 		return 0;
2074 
2075 	if (intel_pt_is_switch_ip(ptq, state->to_ip)) {
2076 		switch (ptq->switch_state) {
2077 		case INTEL_PT_SS_NOT_TRACING:
2078 		case INTEL_PT_SS_UNKNOWN:
2079 		case INTEL_PT_SS_EXPECTING_SWITCH_IP:
2080 			err = intel_pt_next_tid(pt, ptq);
2081 			if (err)
2082 				return err;
2083 			ptq->switch_state = INTEL_PT_SS_TRACING;
2084 			break;
2085 		default:
2086 			ptq->switch_state = INTEL_PT_SS_EXPECTING_SWITCH_EVENT;
2087 			return 1;
2088 		}
2089 	} else if (!state->to_ip) {
2090 		ptq->switch_state = INTEL_PT_SS_NOT_TRACING;
2091 	} else if (ptq->switch_state == INTEL_PT_SS_NOT_TRACING) {
2092 		ptq->switch_state = INTEL_PT_SS_UNKNOWN;
2093 	} else if (ptq->switch_state == INTEL_PT_SS_UNKNOWN &&
2094 		   state->to_ip == pt->ptss_ip &&
2095 		   (ptq->flags & PERF_IP_FLAG_CALL)) {
2096 		ptq->switch_state = INTEL_PT_SS_TRACING;
2097 	}
2098 
2099 	return 0;
2100 }
2101 
2102 static u64 intel_pt_switch_ip(struct intel_pt *pt, u64 *ptss_ip)
2103 {
2104 	struct machine *machine = pt->machine;
2105 	struct map *map;
2106 	struct symbol *sym, *start;
2107 	u64 ip, switch_ip = 0;
2108 	const char *ptss;
2109 
2110 	if (ptss_ip)
2111 		*ptss_ip = 0;
2112 
2113 	map = machine__kernel_map(machine);
2114 	if (!map)
2115 		return 0;
2116 
2117 	if (map__load(map))
2118 		return 0;
2119 
2120 	start = dso__first_symbol(map->dso);
2121 
2122 	for (sym = start; sym; sym = dso__next_symbol(sym)) {
2123 		if (sym->binding == STB_GLOBAL &&
2124 		    !strcmp(sym->name, "__switch_to")) {
2125 			ip = map->unmap_ip(map, sym->start);
2126 			if (ip >= map->start && ip < map->end) {
2127 				switch_ip = ip;
2128 				break;
2129 			}
2130 		}
2131 	}
2132 
2133 	if (!switch_ip || !ptss_ip)
2134 		return 0;
2135 
2136 	if (pt->have_sched_switch == 1)
2137 		ptss = "perf_trace_sched_switch";
2138 	else
2139 		ptss = "__perf_event_task_sched_out";
2140 
2141 	for (sym = start; sym; sym = dso__next_symbol(sym)) {
2142 		if (!strcmp(sym->name, ptss)) {
2143 			ip = map->unmap_ip(map, sym->start);
2144 			if (ip >= map->start && ip < map->end) {
2145 				*ptss_ip = ip;
2146 				break;
2147 			}
2148 		}
2149 	}
2150 
2151 	return switch_ip;
2152 }
2153 
2154 static void intel_pt_enable_sync_switch(struct intel_pt *pt)
2155 {
2156 	unsigned int i;
2157 
2158 	pt->sync_switch = true;
2159 
2160 	for (i = 0; i < pt->queues.nr_queues; i++) {
2161 		struct auxtrace_queue *queue = &pt->queues.queue_array[i];
2162 		struct intel_pt_queue *ptq = queue->priv;
2163 
2164 		if (ptq)
2165 			ptq->sync_switch = true;
2166 	}
2167 }
2168 
2169 /*
2170  * To filter against time ranges, it is only necessary to look at the next start
2171  * or end time.
2172  */
2173 static bool intel_pt_next_time(struct intel_pt_queue *ptq)
2174 {
2175 	struct intel_pt *pt = ptq->pt;
2176 
2177 	if (ptq->sel_start) {
2178 		/* Next time is an end time */
2179 		ptq->sel_start = false;
2180 		ptq->sel_timestamp = pt->time_ranges[ptq->sel_idx].end;
2181 		return true;
2182 	} else if (ptq->sel_idx + 1 < pt->range_cnt) {
2183 		/* Next time is a start time */
2184 		ptq->sel_start = true;
2185 		ptq->sel_idx += 1;
2186 		ptq->sel_timestamp = pt->time_ranges[ptq->sel_idx].start;
2187 		return true;
2188 	}
2189 
2190 	/* No next time */
2191 	return false;
2192 }
2193 
2194 static int intel_pt_time_filter(struct intel_pt_queue *ptq, u64 *ff_timestamp)
2195 {
2196 	int err;
2197 
2198 	while (1) {
2199 		if (ptq->sel_start) {
2200 			if (ptq->timestamp >= ptq->sel_timestamp) {
2201 				/* After start time, so consider next time */
2202 				intel_pt_next_time(ptq);
2203 				if (!ptq->sel_timestamp) {
2204 					/* No end time */
2205 					return 0;
2206 				}
2207 				/* Check against end time */
2208 				continue;
2209 			}
2210 			/* Before start time, so fast forward */
2211 			ptq->have_sample = false;
2212 			if (ptq->sel_timestamp > *ff_timestamp) {
2213 				if (ptq->sync_switch) {
2214 					intel_pt_next_tid(ptq->pt, ptq);
2215 					ptq->switch_state = INTEL_PT_SS_UNKNOWN;
2216 				}
2217 				*ff_timestamp = ptq->sel_timestamp;
2218 				err = intel_pt_fast_forward(ptq->decoder,
2219 							    ptq->sel_timestamp);
2220 				if (err)
2221 					return err;
2222 			}
2223 			return 0;
2224 		} else if (ptq->timestamp > ptq->sel_timestamp) {
2225 			/* After end time, so consider next time */
2226 			if (!intel_pt_next_time(ptq)) {
2227 				/* No next time range, so stop decoding */
2228 				ptq->have_sample = false;
2229 				ptq->switch_state = INTEL_PT_SS_NOT_TRACING;
2230 				return 1;
2231 			}
2232 			/* Check against next start time */
2233 			continue;
2234 		} else {
2235 			/* Before end time */
2236 			return 0;
2237 		}
2238 	}
2239 }
2240 
2241 static int intel_pt_run_decoder(struct intel_pt_queue *ptq, u64 *timestamp)
2242 {
2243 	const struct intel_pt_state *state = ptq->state;
2244 	struct intel_pt *pt = ptq->pt;
2245 	u64 ff_timestamp = 0;
2246 	int err;
2247 
2248 	if (!pt->kernel_start) {
2249 		pt->kernel_start = machine__kernel_start(pt->machine);
2250 		if (pt->per_cpu_mmaps &&
2251 		    (pt->have_sched_switch == 1 || pt->have_sched_switch == 3) &&
2252 		    !pt->timeless_decoding && intel_pt_tracing_kernel(pt) &&
2253 		    !pt->sampling_mode) {
2254 			pt->switch_ip = intel_pt_switch_ip(pt, &pt->ptss_ip);
2255 			if (pt->switch_ip) {
2256 				intel_pt_log("switch_ip: %"PRIx64" ptss_ip: %"PRIx64"\n",
2257 					     pt->switch_ip, pt->ptss_ip);
2258 				intel_pt_enable_sync_switch(pt);
2259 			}
2260 		}
2261 	}
2262 
2263 	intel_pt_log("queue %u decoding cpu %d pid %d tid %d\n",
2264 		     ptq->queue_nr, ptq->cpu, ptq->pid, ptq->tid);
2265 	while (1) {
2266 		err = intel_pt_sample(ptq);
2267 		if (err)
2268 			return err;
2269 
2270 		state = intel_pt_decode(ptq->decoder);
2271 		if (state->err) {
2272 			if (state->err == INTEL_PT_ERR_NODATA)
2273 				return 1;
2274 			if (ptq->sync_switch &&
2275 			    state->from_ip >= pt->kernel_start) {
2276 				ptq->sync_switch = false;
2277 				intel_pt_next_tid(pt, ptq);
2278 			}
2279 			if (pt->synth_opts.errors) {
2280 				err = intel_ptq_synth_error(ptq, state);
2281 				if (err)
2282 					return err;
2283 			}
2284 			continue;
2285 		}
2286 
2287 		ptq->state = state;
2288 		ptq->have_sample = true;
2289 		intel_pt_sample_flags(ptq);
2290 
2291 		/* Use estimated TSC upon return to user space */
2292 		if (pt->est_tsc &&
2293 		    (state->from_ip >= pt->kernel_start || !state->from_ip) &&
2294 		    state->to_ip && state->to_ip < pt->kernel_start) {
2295 			intel_pt_log("TSC %"PRIx64" est. TSC %"PRIx64"\n",
2296 				     state->timestamp, state->est_timestamp);
2297 			ptq->timestamp = state->est_timestamp;
2298 		/* Use estimated TSC in unknown switch state */
2299 		} else if (ptq->sync_switch &&
2300 			   ptq->switch_state == INTEL_PT_SS_UNKNOWN &&
2301 			   intel_pt_is_switch_ip(ptq, state->to_ip) &&
2302 			   ptq->next_tid == -1) {
2303 			intel_pt_log("TSC %"PRIx64" est. TSC %"PRIx64"\n",
2304 				     state->timestamp, state->est_timestamp);
2305 			ptq->timestamp = state->est_timestamp;
2306 		} else if (state->timestamp > ptq->timestamp) {
2307 			ptq->timestamp = state->timestamp;
2308 		}
2309 
2310 		if (ptq->sel_timestamp) {
2311 			err = intel_pt_time_filter(ptq, &ff_timestamp);
2312 			if (err)
2313 				return err;
2314 		}
2315 
2316 		if (!pt->timeless_decoding && ptq->timestamp >= *timestamp) {
2317 			*timestamp = ptq->timestamp;
2318 			return 0;
2319 		}
2320 	}
2321 	return 0;
2322 }
2323 
2324 static inline int intel_pt_update_queues(struct intel_pt *pt)
2325 {
2326 	if (pt->queues.new_data) {
2327 		pt->queues.new_data = false;
2328 		return intel_pt_setup_queues(pt);
2329 	}
2330 	return 0;
2331 }
2332 
2333 static int intel_pt_process_queues(struct intel_pt *pt, u64 timestamp)
2334 {
2335 	unsigned int queue_nr;
2336 	u64 ts;
2337 	int ret;
2338 
2339 	while (1) {
2340 		struct auxtrace_queue *queue;
2341 		struct intel_pt_queue *ptq;
2342 
2343 		if (!pt->heap.heap_cnt)
2344 			return 0;
2345 
2346 		if (pt->heap.heap_array[0].ordinal >= timestamp)
2347 			return 0;
2348 
2349 		queue_nr = pt->heap.heap_array[0].queue_nr;
2350 		queue = &pt->queues.queue_array[queue_nr];
2351 		ptq = queue->priv;
2352 
2353 		intel_pt_log("queue %u processing 0x%" PRIx64 " to 0x%" PRIx64 "\n",
2354 			     queue_nr, pt->heap.heap_array[0].ordinal,
2355 			     timestamp);
2356 
2357 		auxtrace_heap__pop(&pt->heap);
2358 
2359 		if (pt->heap.heap_cnt) {
2360 			ts = pt->heap.heap_array[0].ordinal + 1;
2361 			if (ts > timestamp)
2362 				ts = timestamp;
2363 		} else {
2364 			ts = timestamp;
2365 		}
2366 
2367 		intel_pt_set_pid_tid_cpu(pt, queue);
2368 
2369 		ret = intel_pt_run_decoder(ptq, &ts);
2370 
2371 		if (ret < 0) {
2372 			auxtrace_heap__add(&pt->heap, queue_nr, ts);
2373 			return ret;
2374 		}
2375 
2376 		if (!ret) {
2377 			ret = auxtrace_heap__add(&pt->heap, queue_nr, ts);
2378 			if (ret < 0)
2379 				return ret;
2380 		} else {
2381 			ptq->on_heap = false;
2382 		}
2383 	}
2384 
2385 	return 0;
2386 }
2387 
2388 static int intel_pt_process_timeless_queues(struct intel_pt *pt, pid_t tid,
2389 					    u64 time_)
2390 {
2391 	struct auxtrace_queues *queues = &pt->queues;
2392 	unsigned int i;
2393 	u64 ts = 0;
2394 
2395 	for (i = 0; i < queues->nr_queues; i++) {
2396 		struct auxtrace_queue *queue = &pt->queues.queue_array[i];
2397 		struct intel_pt_queue *ptq = queue->priv;
2398 
2399 		if (ptq && (tid == -1 || ptq->tid == tid)) {
2400 			ptq->time = time_;
2401 			intel_pt_set_pid_tid_cpu(pt, queue);
2402 			intel_pt_run_decoder(ptq, &ts);
2403 		}
2404 	}
2405 	return 0;
2406 }
2407 
2408 static void intel_pt_sample_set_pid_tid_cpu(struct intel_pt_queue *ptq,
2409 					    struct auxtrace_queue *queue,
2410 					    struct perf_sample *sample)
2411 {
2412 	struct machine *m = ptq->pt->machine;
2413 
2414 	ptq->pid = sample->pid;
2415 	ptq->tid = sample->tid;
2416 	ptq->cpu = queue->cpu;
2417 
2418 	intel_pt_log("queue %u cpu %d pid %d tid %d\n",
2419 		     ptq->queue_nr, ptq->cpu, ptq->pid, ptq->tid);
2420 
2421 	thread__zput(ptq->thread);
2422 
2423 	if (ptq->tid == -1)
2424 		return;
2425 
2426 	if (ptq->pid == -1) {
2427 		ptq->thread = machine__find_thread(m, -1, ptq->tid);
2428 		if (ptq->thread)
2429 			ptq->pid = ptq->thread->pid_;
2430 		return;
2431 	}
2432 
2433 	ptq->thread = machine__findnew_thread(m, ptq->pid, ptq->tid);
2434 }
2435 
2436 static int intel_pt_process_timeless_sample(struct intel_pt *pt,
2437 					    struct perf_sample *sample)
2438 {
2439 	struct auxtrace_queue *queue;
2440 	struct intel_pt_queue *ptq;
2441 	u64 ts = 0;
2442 
2443 	queue = auxtrace_queues__sample_queue(&pt->queues, sample, pt->session);
2444 	if (!queue)
2445 		return -EINVAL;
2446 
2447 	ptq = queue->priv;
2448 	if (!ptq)
2449 		return 0;
2450 
2451 	ptq->stop = false;
2452 	ptq->time = sample->time;
2453 	intel_pt_sample_set_pid_tid_cpu(ptq, queue, sample);
2454 	intel_pt_run_decoder(ptq, &ts);
2455 	return 0;
2456 }
2457 
2458 static int intel_pt_lost(struct intel_pt *pt, struct perf_sample *sample)
2459 {
2460 	return intel_pt_synth_error(pt, INTEL_PT_ERR_LOST, sample->cpu,
2461 				    sample->pid, sample->tid, 0, sample->time);
2462 }
2463 
2464 static struct intel_pt_queue *intel_pt_cpu_to_ptq(struct intel_pt *pt, int cpu)
2465 {
2466 	unsigned i, j;
2467 
2468 	if (cpu < 0 || !pt->queues.nr_queues)
2469 		return NULL;
2470 
2471 	if ((unsigned)cpu >= pt->queues.nr_queues)
2472 		i = pt->queues.nr_queues - 1;
2473 	else
2474 		i = cpu;
2475 
2476 	if (pt->queues.queue_array[i].cpu == cpu)
2477 		return pt->queues.queue_array[i].priv;
2478 
2479 	for (j = 0; i > 0; j++) {
2480 		if (pt->queues.queue_array[--i].cpu == cpu)
2481 			return pt->queues.queue_array[i].priv;
2482 	}
2483 
2484 	for (; j < pt->queues.nr_queues; j++) {
2485 		if (pt->queues.queue_array[j].cpu == cpu)
2486 			return pt->queues.queue_array[j].priv;
2487 	}
2488 
2489 	return NULL;
2490 }
2491 
2492 static int intel_pt_sync_switch(struct intel_pt *pt, int cpu, pid_t tid,
2493 				u64 timestamp)
2494 {
2495 	struct intel_pt_queue *ptq;
2496 	int err;
2497 
2498 	if (!pt->sync_switch)
2499 		return 1;
2500 
2501 	ptq = intel_pt_cpu_to_ptq(pt, cpu);
2502 	if (!ptq || !ptq->sync_switch)
2503 		return 1;
2504 
2505 	switch (ptq->switch_state) {
2506 	case INTEL_PT_SS_NOT_TRACING:
2507 		break;
2508 	case INTEL_PT_SS_UNKNOWN:
2509 	case INTEL_PT_SS_TRACING:
2510 		ptq->next_tid = tid;
2511 		ptq->switch_state = INTEL_PT_SS_EXPECTING_SWITCH_IP;
2512 		return 0;
2513 	case INTEL_PT_SS_EXPECTING_SWITCH_EVENT:
2514 		if (!ptq->on_heap) {
2515 			ptq->timestamp = perf_time_to_tsc(timestamp,
2516 							  &pt->tc);
2517 			err = auxtrace_heap__add(&pt->heap, ptq->queue_nr,
2518 						 ptq->timestamp);
2519 			if (err)
2520 				return err;
2521 			ptq->on_heap = true;
2522 		}
2523 		ptq->switch_state = INTEL_PT_SS_TRACING;
2524 		break;
2525 	case INTEL_PT_SS_EXPECTING_SWITCH_IP:
2526 		intel_pt_log("ERROR: cpu %d expecting switch ip\n", cpu);
2527 		break;
2528 	default:
2529 		break;
2530 	}
2531 
2532 	ptq->next_tid = -1;
2533 
2534 	return 1;
2535 }
2536 
2537 static int intel_pt_process_switch(struct intel_pt *pt,
2538 				   struct perf_sample *sample)
2539 {
2540 	pid_t tid;
2541 	int cpu, ret;
2542 	struct evsel *evsel = evlist__id2evsel(pt->session->evlist, sample->id);
2543 
2544 	if (evsel != pt->switch_evsel)
2545 		return 0;
2546 
2547 	tid = evsel__intval(evsel, sample, "next_pid");
2548 	cpu = sample->cpu;
2549 
2550 	intel_pt_log("sched_switch: cpu %d tid %d time %"PRIu64" tsc %#"PRIx64"\n",
2551 		     cpu, tid, sample->time, perf_time_to_tsc(sample->time,
2552 		     &pt->tc));
2553 
2554 	ret = intel_pt_sync_switch(pt, cpu, tid, sample->time);
2555 	if (ret <= 0)
2556 		return ret;
2557 
2558 	return machine__set_current_tid(pt->machine, cpu, -1, tid);
2559 }
2560 
2561 static int intel_pt_context_switch_in(struct intel_pt *pt,
2562 				      struct perf_sample *sample)
2563 {
2564 	pid_t pid = sample->pid;
2565 	pid_t tid = sample->tid;
2566 	int cpu = sample->cpu;
2567 
2568 	if (pt->sync_switch) {
2569 		struct intel_pt_queue *ptq;
2570 
2571 		ptq = intel_pt_cpu_to_ptq(pt, cpu);
2572 		if (ptq && ptq->sync_switch) {
2573 			ptq->next_tid = -1;
2574 			switch (ptq->switch_state) {
2575 			case INTEL_PT_SS_NOT_TRACING:
2576 			case INTEL_PT_SS_UNKNOWN:
2577 			case INTEL_PT_SS_TRACING:
2578 				break;
2579 			case INTEL_PT_SS_EXPECTING_SWITCH_EVENT:
2580 			case INTEL_PT_SS_EXPECTING_SWITCH_IP:
2581 				ptq->switch_state = INTEL_PT_SS_TRACING;
2582 				break;
2583 			default:
2584 				break;
2585 			}
2586 		}
2587 	}
2588 
2589 	/*
2590 	 * If the current tid has not been updated yet, ensure it is now that
2591 	 * a "switch in" event has occurred.
2592 	 */
2593 	if (machine__get_current_tid(pt->machine, cpu) == tid)
2594 		return 0;
2595 
2596 	return machine__set_current_tid(pt->machine, cpu, pid, tid);
2597 }
2598 
2599 static int intel_pt_context_switch(struct intel_pt *pt, union perf_event *event,
2600 				   struct perf_sample *sample)
2601 {
2602 	bool out = event->header.misc & PERF_RECORD_MISC_SWITCH_OUT;
2603 	pid_t pid, tid;
2604 	int cpu, ret;
2605 
2606 	cpu = sample->cpu;
2607 
2608 	if (pt->have_sched_switch == 3) {
2609 		if (!out)
2610 			return intel_pt_context_switch_in(pt, sample);
2611 		if (event->header.type != PERF_RECORD_SWITCH_CPU_WIDE) {
2612 			pr_err("Expecting CPU-wide context switch event\n");
2613 			return -EINVAL;
2614 		}
2615 		pid = event->context_switch.next_prev_pid;
2616 		tid = event->context_switch.next_prev_tid;
2617 	} else {
2618 		if (out)
2619 			return 0;
2620 		pid = sample->pid;
2621 		tid = sample->tid;
2622 	}
2623 
2624 	if (tid == -1)
2625 		intel_pt_log("context_switch event has no tid\n");
2626 
2627 	ret = intel_pt_sync_switch(pt, cpu, tid, sample->time);
2628 	if (ret <= 0)
2629 		return ret;
2630 
2631 	return machine__set_current_tid(pt->machine, cpu, pid, tid);
2632 }
2633 
2634 static int intel_pt_process_itrace_start(struct intel_pt *pt,
2635 					 union perf_event *event,
2636 					 struct perf_sample *sample)
2637 {
2638 	if (!pt->per_cpu_mmaps)
2639 		return 0;
2640 
2641 	intel_pt_log("itrace_start: cpu %d pid %d tid %d time %"PRIu64" tsc %#"PRIx64"\n",
2642 		     sample->cpu, event->itrace_start.pid,
2643 		     event->itrace_start.tid, sample->time,
2644 		     perf_time_to_tsc(sample->time, &pt->tc));
2645 
2646 	return machine__set_current_tid(pt->machine, sample->cpu,
2647 					event->itrace_start.pid,
2648 					event->itrace_start.tid);
2649 }
2650 
2651 static int intel_pt_find_map(struct thread *thread, u8 cpumode, u64 addr,
2652 			     struct addr_location *al)
2653 {
2654 	if (!al->map || addr < al->map->start || addr >= al->map->end) {
2655 		if (!thread__find_map(thread, cpumode, addr, al))
2656 			return -1;
2657 	}
2658 
2659 	return 0;
2660 }
2661 
2662 /* Invalidate all instruction cache entries that overlap the text poke */
2663 static int intel_pt_text_poke(struct intel_pt *pt, union perf_event *event)
2664 {
2665 	u8 cpumode = event->header.misc & PERF_RECORD_MISC_CPUMODE_MASK;
2666 	u64 addr = event->text_poke.addr + event->text_poke.new_len - 1;
2667 	/* Assume text poke begins in a basic block no more than 4096 bytes */
2668 	int cnt = 4096 + event->text_poke.new_len;
2669 	struct thread *thread = pt->unknown_thread;
2670 	struct addr_location al = { .map = NULL };
2671 	struct machine *machine = pt->machine;
2672 	struct intel_pt_cache_entry *e;
2673 	u64 offset;
2674 
2675 	if (!event->text_poke.new_len)
2676 		return 0;
2677 
2678 	for (; cnt; cnt--, addr--) {
2679 		if (intel_pt_find_map(thread, cpumode, addr, &al)) {
2680 			if (addr < event->text_poke.addr)
2681 				return 0;
2682 			continue;
2683 		}
2684 
2685 		if (!al.map->dso || !al.map->dso->auxtrace_cache)
2686 			continue;
2687 
2688 		offset = al.map->map_ip(al.map, addr);
2689 
2690 		e = intel_pt_cache_lookup(al.map->dso, machine, offset);
2691 		if (!e)
2692 			continue;
2693 
2694 		if (addr + e->byte_cnt + e->length <= event->text_poke.addr) {
2695 			/*
2696 			 * No overlap. Working backwards there cannot be another
2697 			 * basic block that overlaps the text poke if there is a
2698 			 * branch instruction before the text poke address.
2699 			 */
2700 			if (e->branch != INTEL_PT_BR_NO_BRANCH)
2701 				return 0;
2702 		} else {
2703 			intel_pt_cache_invalidate(al.map->dso, machine, offset);
2704 			intel_pt_log("Invalidated instruction cache for %s at %#"PRIx64"\n",
2705 				     al.map->dso->long_name, addr);
2706 		}
2707 	}
2708 
2709 	return 0;
2710 }
2711 
2712 static int intel_pt_process_event(struct perf_session *session,
2713 				  union perf_event *event,
2714 				  struct perf_sample *sample,
2715 				  struct perf_tool *tool)
2716 {
2717 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2718 					   auxtrace);
2719 	u64 timestamp;
2720 	int err = 0;
2721 
2722 	if (dump_trace)
2723 		return 0;
2724 
2725 	if (!tool->ordered_events) {
2726 		pr_err("Intel Processor Trace requires ordered events\n");
2727 		return -EINVAL;
2728 	}
2729 
2730 	if (sample->time && sample->time != (u64)-1)
2731 		timestamp = perf_time_to_tsc(sample->time, &pt->tc);
2732 	else
2733 		timestamp = 0;
2734 
2735 	if (timestamp || pt->timeless_decoding) {
2736 		err = intel_pt_update_queues(pt);
2737 		if (err)
2738 			return err;
2739 	}
2740 
2741 	if (pt->timeless_decoding) {
2742 		if (pt->sampling_mode) {
2743 			if (sample->aux_sample.size)
2744 				err = intel_pt_process_timeless_sample(pt,
2745 								       sample);
2746 		} else if (event->header.type == PERF_RECORD_EXIT) {
2747 			err = intel_pt_process_timeless_queues(pt,
2748 							       event->fork.tid,
2749 							       sample->time);
2750 		}
2751 	} else if (timestamp) {
2752 		err = intel_pt_process_queues(pt, timestamp);
2753 	}
2754 	if (err)
2755 		return err;
2756 
2757 	if (event->header.type == PERF_RECORD_SAMPLE) {
2758 		if (pt->synth_opts.add_callchain && !sample->callchain)
2759 			intel_pt_add_callchain(pt, sample);
2760 		if (pt->synth_opts.add_last_branch && !sample->branch_stack)
2761 			intel_pt_add_br_stack(pt, sample);
2762 	}
2763 
2764 	if (event->header.type == PERF_RECORD_AUX &&
2765 	    (event->aux.flags & PERF_AUX_FLAG_TRUNCATED) &&
2766 	    pt->synth_opts.errors) {
2767 		err = intel_pt_lost(pt, sample);
2768 		if (err)
2769 			return err;
2770 	}
2771 
2772 	if (pt->switch_evsel && event->header.type == PERF_RECORD_SAMPLE)
2773 		err = intel_pt_process_switch(pt, sample);
2774 	else if (event->header.type == PERF_RECORD_ITRACE_START)
2775 		err = intel_pt_process_itrace_start(pt, event, sample);
2776 	else if (event->header.type == PERF_RECORD_SWITCH ||
2777 		 event->header.type == PERF_RECORD_SWITCH_CPU_WIDE)
2778 		err = intel_pt_context_switch(pt, event, sample);
2779 
2780 	if (!err && event->header.type == PERF_RECORD_TEXT_POKE)
2781 		err = intel_pt_text_poke(pt, event);
2782 
2783 	if (intel_pt_enable_logging && intel_pt_log_events(pt, sample->time)) {
2784 		intel_pt_log("event %u: cpu %d time %"PRIu64" tsc %#"PRIx64" ",
2785 			     event->header.type, sample->cpu, sample->time, timestamp);
2786 		intel_pt_log_event(event);
2787 	}
2788 
2789 	return err;
2790 }
2791 
2792 static int intel_pt_flush(struct perf_session *session, struct perf_tool *tool)
2793 {
2794 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2795 					   auxtrace);
2796 	int ret;
2797 
2798 	if (dump_trace)
2799 		return 0;
2800 
2801 	if (!tool->ordered_events)
2802 		return -EINVAL;
2803 
2804 	ret = intel_pt_update_queues(pt);
2805 	if (ret < 0)
2806 		return ret;
2807 
2808 	if (pt->timeless_decoding)
2809 		return intel_pt_process_timeless_queues(pt, -1,
2810 							MAX_TIMESTAMP - 1);
2811 
2812 	return intel_pt_process_queues(pt, MAX_TIMESTAMP);
2813 }
2814 
2815 static void intel_pt_free_events(struct perf_session *session)
2816 {
2817 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2818 					   auxtrace);
2819 	struct auxtrace_queues *queues = &pt->queues;
2820 	unsigned int i;
2821 
2822 	for (i = 0; i < queues->nr_queues; i++) {
2823 		intel_pt_free_queue(queues->queue_array[i].priv);
2824 		queues->queue_array[i].priv = NULL;
2825 	}
2826 	intel_pt_log_disable();
2827 	auxtrace_queues__free(queues);
2828 }
2829 
2830 static void intel_pt_free(struct perf_session *session)
2831 {
2832 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2833 					   auxtrace);
2834 
2835 	auxtrace_heap__free(&pt->heap);
2836 	intel_pt_free_events(session);
2837 	session->auxtrace = NULL;
2838 	thread__put(pt->unknown_thread);
2839 	addr_filters__exit(&pt->filts);
2840 	zfree(&pt->chain);
2841 	zfree(&pt->filter);
2842 	zfree(&pt->time_ranges);
2843 	free(pt);
2844 }
2845 
2846 static bool intel_pt_evsel_is_auxtrace(struct perf_session *session,
2847 				       struct evsel *evsel)
2848 {
2849 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2850 					   auxtrace);
2851 
2852 	return evsel->core.attr.type == pt->pmu_type;
2853 }
2854 
2855 static int intel_pt_process_auxtrace_event(struct perf_session *session,
2856 					   union perf_event *event,
2857 					   struct perf_tool *tool __maybe_unused)
2858 {
2859 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2860 					   auxtrace);
2861 
2862 	if (!pt->data_queued) {
2863 		struct auxtrace_buffer *buffer;
2864 		off_t data_offset;
2865 		int fd = perf_data__fd(session->data);
2866 		int err;
2867 
2868 		if (perf_data__is_pipe(session->data)) {
2869 			data_offset = 0;
2870 		} else {
2871 			data_offset = lseek(fd, 0, SEEK_CUR);
2872 			if (data_offset == -1)
2873 				return -errno;
2874 		}
2875 
2876 		err = auxtrace_queues__add_event(&pt->queues, session, event,
2877 						 data_offset, &buffer);
2878 		if (err)
2879 			return err;
2880 
2881 		/* Dump here now we have copied a piped trace out of the pipe */
2882 		if (dump_trace) {
2883 			if (auxtrace_buffer__get_data(buffer, fd)) {
2884 				intel_pt_dump_event(pt, buffer->data,
2885 						    buffer->size);
2886 				auxtrace_buffer__put_data(buffer);
2887 			}
2888 		}
2889 	}
2890 
2891 	return 0;
2892 }
2893 
2894 static int intel_pt_queue_data(struct perf_session *session,
2895 			       struct perf_sample *sample,
2896 			       union perf_event *event, u64 data_offset)
2897 {
2898 	struct intel_pt *pt = container_of(session->auxtrace, struct intel_pt,
2899 					   auxtrace);
2900 	u64 timestamp;
2901 
2902 	if (event) {
2903 		return auxtrace_queues__add_event(&pt->queues, session, event,
2904 						  data_offset, NULL);
2905 	}
2906 
2907 	if (sample->time && sample->time != (u64)-1)
2908 		timestamp = perf_time_to_tsc(sample->time, &pt->tc);
2909 	else
2910 		timestamp = 0;
2911 
2912 	return auxtrace_queues__add_sample(&pt->queues, session, sample,
2913 					   data_offset, timestamp);
2914 }
2915 
2916 struct intel_pt_synth {
2917 	struct perf_tool dummy_tool;
2918 	struct perf_session *session;
2919 };
2920 
2921 static int intel_pt_event_synth(struct perf_tool *tool,
2922 				union perf_event *event,
2923 				struct perf_sample *sample __maybe_unused,
2924 				struct machine *machine __maybe_unused)
2925 {
2926 	struct intel_pt_synth *intel_pt_synth =
2927 			container_of(tool, struct intel_pt_synth, dummy_tool);
2928 
2929 	return perf_session__deliver_synth_event(intel_pt_synth->session, event,
2930 						 NULL);
2931 }
2932 
2933 static int intel_pt_synth_event(struct perf_session *session, const char *name,
2934 				struct perf_event_attr *attr, u64 id)
2935 {
2936 	struct intel_pt_synth intel_pt_synth;
2937 	int err;
2938 
2939 	pr_debug("Synthesizing '%s' event with id %" PRIu64 " sample type %#" PRIx64 "\n",
2940 		 name, id, (u64)attr->sample_type);
2941 
2942 	memset(&intel_pt_synth, 0, sizeof(struct intel_pt_synth));
2943 	intel_pt_synth.session = session;
2944 
2945 	err = perf_event__synthesize_attr(&intel_pt_synth.dummy_tool, attr, 1,
2946 					  &id, intel_pt_event_synth);
2947 	if (err)
2948 		pr_err("%s: failed to synthesize '%s' event type\n",
2949 		       __func__, name);
2950 
2951 	return err;
2952 }
2953 
2954 static void intel_pt_set_event_name(struct evlist *evlist, u64 id,
2955 				    const char *name)
2956 {
2957 	struct evsel *evsel;
2958 
2959 	evlist__for_each_entry(evlist, evsel) {
2960 		if (evsel->core.id && evsel->core.id[0] == id) {
2961 			if (evsel->name)
2962 				zfree(&evsel->name);
2963 			evsel->name = strdup(name);
2964 			break;
2965 		}
2966 	}
2967 }
2968 
2969 static struct evsel *intel_pt_evsel(struct intel_pt *pt,
2970 					 struct evlist *evlist)
2971 {
2972 	struct evsel *evsel;
2973 
2974 	evlist__for_each_entry(evlist, evsel) {
2975 		if (evsel->core.attr.type == pt->pmu_type && evsel->core.ids)
2976 			return evsel;
2977 	}
2978 
2979 	return NULL;
2980 }
2981 
2982 static int intel_pt_synth_events(struct intel_pt *pt,
2983 				 struct perf_session *session)
2984 {
2985 	struct evlist *evlist = session->evlist;
2986 	struct evsel *evsel = intel_pt_evsel(pt, evlist);
2987 	struct perf_event_attr attr;
2988 	u64 id;
2989 	int err;
2990 
2991 	if (!evsel) {
2992 		pr_debug("There are no selected events with Intel Processor Trace data\n");
2993 		return 0;
2994 	}
2995 
2996 	memset(&attr, 0, sizeof(struct perf_event_attr));
2997 	attr.size = sizeof(struct perf_event_attr);
2998 	attr.type = PERF_TYPE_HARDWARE;
2999 	attr.sample_type = evsel->core.attr.sample_type & PERF_SAMPLE_MASK;
3000 	attr.sample_type |= PERF_SAMPLE_IP | PERF_SAMPLE_TID |
3001 			    PERF_SAMPLE_PERIOD;
3002 	if (pt->timeless_decoding)
3003 		attr.sample_type &= ~(u64)PERF_SAMPLE_TIME;
3004 	else
3005 		attr.sample_type |= PERF_SAMPLE_TIME;
3006 	if (!pt->per_cpu_mmaps)
3007 		attr.sample_type &= ~(u64)PERF_SAMPLE_CPU;
3008 	attr.exclude_user = evsel->core.attr.exclude_user;
3009 	attr.exclude_kernel = evsel->core.attr.exclude_kernel;
3010 	attr.exclude_hv = evsel->core.attr.exclude_hv;
3011 	attr.exclude_host = evsel->core.attr.exclude_host;
3012 	attr.exclude_guest = evsel->core.attr.exclude_guest;
3013 	attr.sample_id_all = evsel->core.attr.sample_id_all;
3014 	attr.read_format = evsel->core.attr.read_format;
3015 
3016 	id = evsel->core.id[0] + 1000000000;
3017 	if (!id)
3018 		id = 1;
3019 
3020 	if (pt->synth_opts.branches) {
3021 		attr.config = PERF_COUNT_HW_BRANCH_INSTRUCTIONS;
3022 		attr.sample_period = 1;
3023 		attr.sample_type |= PERF_SAMPLE_ADDR;
3024 		err = intel_pt_synth_event(session, "branches", &attr, id);
3025 		if (err)
3026 			return err;
3027 		pt->sample_branches = true;
3028 		pt->branches_sample_type = attr.sample_type;
3029 		pt->branches_id = id;
3030 		id += 1;
3031 		attr.sample_type &= ~(u64)PERF_SAMPLE_ADDR;
3032 	}
3033 
3034 	if (pt->synth_opts.callchain)
3035 		attr.sample_type |= PERF_SAMPLE_CALLCHAIN;
3036 	if (pt->synth_opts.last_branch) {
3037 		attr.sample_type |= PERF_SAMPLE_BRANCH_STACK;
3038 		/*
3039 		 * We don't use the hardware index, but the sample generation
3040 		 * code uses the new format branch_stack with this field,
3041 		 * so the event attributes must indicate that it's present.
3042 		 */
3043 		attr.branch_sample_type |= PERF_SAMPLE_BRANCH_HW_INDEX;
3044 	}
3045 
3046 	if (pt->synth_opts.instructions) {
3047 		attr.config = PERF_COUNT_HW_INSTRUCTIONS;
3048 		if (pt->synth_opts.period_type == PERF_ITRACE_PERIOD_NANOSECS)
3049 			attr.sample_period =
3050 				intel_pt_ns_to_ticks(pt, pt->synth_opts.period);
3051 		else
3052 			attr.sample_period = pt->synth_opts.period;
3053 		err = intel_pt_synth_event(session, "instructions", &attr, id);
3054 		if (err)
3055 			return err;
3056 		pt->sample_instructions = true;
3057 		pt->instructions_sample_type = attr.sample_type;
3058 		pt->instructions_id = id;
3059 		id += 1;
3060 	}
3061 
3062 	attr.sample_type &= ~(u64)PERF_SAMPLE_PERIOD;
3063 	attr.sample_period = 1;
3064 
3065 	if (pt->synth_opts.transactions) {
3066 		attr.config = PERF_COUNT_HW_INSTRUCTIONS;
3067 		err = intel_pt_synth_event(session, "transactions", &attr, id);
3068 		if (err)
3069 			return err;
3070 		pt->sample_transactions = true;
3071 		pt->transactions_sample_type = attr.sample_type;
3072 		pt->transactions_id = id;
3073 		intel_pt_set_event_name(evlist, id, "transactions");
3074 		id += 1;
3075 	}
3076 
3077 	attr.type = PERF_TYPE_SYNTH;
3078 	attr.sample_type |= PERF_SAMPLE_RAW;
3079 
3080 	if (pt->synth_opts.ptwrites) {
3081 		attr.config = PERF_SYNTH_INTEL_PTWRITE;
3082 		err = intel_pt_synth_event(session, "ptwrite", &attr, id);
3083 		if (err)
3084 			return err;
3085 		pt->sample_ptwrites = true;
3086 		pt->ptwrites_sample_type = attr.sample_type;
3087 		pt->ptwrites_id = id;
3088 		intel_pt_set_event_name(evlist, id, "ptwrite");
3089 		id += 1;
3090 	}
3091 
3092 	if (pt->synth_opts.pwr_events) {
3093 		pt->sample_pwr_events = true;
3094 		pt->pwr_events_sample_type = attr.sample_type;
3095 
3096 		attr.config = PERF_SYNTH_INTEL_CBR;
3097 		err = intel_pt_synth_event(session, "cbr", &attr, id);
3098 		if (err)
3099 			return err;
3100 		pt->cbr_id = id;
3101 		intel_pt_set_event_name(evlist, id, "cbr");
3102 		id += 1;
3103 	}
3104 
3105 	if (pt->synth_opts.pwr_events && (evsel->core.attr.config & 0x10)) {
3106 		attr.config = PERF_SYNTH_INTEL_MWAIT;
3107 		err = intel_pt_synth_event(session, "mwait", &attr, id);
3108 		if (err)
3109 			return err;
3110 		pt->mwait_id = id;
3111 		intel_pt_set_event_name(evlist, id, "mwait");
3112 		id += 1;
3113 
3114 		attr.config = PERF_SYNTH_INTEL_PWRE;
3115 		err = intel_pt_synth_event(session, "pwre", &attr, id);
3116 		if (err)
3117 			return err;
3118 		pt->pwre_id = id;
3119 		intel_pt_set_event_name(evlist, id, "pwre");
3120 		id += 1;
3121 
3122 		attr.config = PERF_SYNTH_INTEL_EXSTOP;
3123 		err = intel_pt_synth_event(session, "exstop", &attr, id);
3124 		if (err)
3125 			return err;
3126 		pt->exstop_id = id;
3127 		intel_pt_set_event_name(evlist, id, "exstop");
3128 		id += 1;
3129 
3130 		attr.config = PERF_SYNTH_INTEL_PWRX;
3131 		err = intel_pt_synth_event(session, "pwrx", &attr, id);
3132 		if (err)
3133 			return err;
3134 		pt->pwrx_id = id;
3135 		intel_pt_set_event_name(evlist, id, "pwrx");
3136 		id += 1;
3137 	}
3138 
3139 	return 0;
3140 }
3141 
3142 static void intel_pt_setup_pebs_events(struct intel_pt *pt)
3143 {
3144 	struct evsel *evsel;
3145 
3146 	if (!pt->synth_opts.other_events)
3147 		return;
3148 
3149 	evlist__for_each_entry(pt->session->evlist, evsel) {
3150 		if (evsel->core.attr.aux_output && evsel->core.id) {
3151 			pt->sample_pebs = true;
3152 			pt->pebs_evsel = evsel;
3153 			return;
3154 		}
3155 	}
3156 }
3157 
3158 static struct evsel *intel_pt_find_sched_switch(struct evlist *evlist)
3159 {
3160 	struct evsel *evsel;
3161 
3162 	evlist__for_each_entry_reverse(evlist, evsel) {
3163 		const char *name = evsel__name(evsel);
3164 
3165 		if (!strcmp(name, "sched:sched_switch"))
3166 			return evsel;
3167 	}
3168 
3169 	return NULL;
3170 }
3171 
3172 static bool intel_pt_find_switch(struct evlist *evlist)
3173 {
3174 	struct evsel *evsel;
3175 
3176 	evlist__for_each_entry(evlist, evsel) {
3177 		if (evsel->core.attr.context_switch)
3178 			return true;
3179 	}
3180 
3181 	return false;
3182 }
3183 
3184 static int intel_pt_perf_config(const char *var, const char *value, void *data)
3185 {
3186 	struct intel_pt *pt = data;
3187 
3188 	if (!strcmp(var, "intel-pt.mispred-all"))
3189 		pt->mispred_all = perf_config_bool(var, value);
3190 
3191 	return 0;
3192 }
3193 
3194 /* Find least TSC which converts to ns or later */
3195 static u64 intel_pt_tsc_start(u64 ns, struct intel_pt *pt)
3196 {
3197 	u64 tsc, tm;
3198 
3199 	tsc = perf_time_to_tsc(ns, &pt->tc);
3200 
3201 	while (1) {
3202 		tm = tsc_to_perf_time(tsc, &pt->tc);
3203 		if (tm < ns)
3204 			break;
3205 		tsc -= 1;
3206 	}
3207 
3208 	while (tm < ns)
3209 		tm = tsc_to_perf_time(++tsc, &pt->tc);
3210 
3211 	return tsc;
3212 }
3213 
3214 /* Find greatest TSC which converts to ns or earlier */
3215 static u64 intel_pt_tsc_end(u64 ns, struct intel_pt *pt)
3216 {
3217 	u64 tsc, tm;
3218 
3219 	tsc = perf_time_to_tsc(ns, &pt->tc);
3220 
3221 	while (1) {
3222 		tm = tsc_to_perf_time(tsc, &pt->tc);
3223 		if (tm > ns)
3224 			break;
3225 		tsc += 1;
3226 	}
3227 
3228 	while (tm > ns)
3229 		tm = tsc_to_perf_time(--tsc, &pt->tc);
3230 
3231 	return tsc;
3232 }
3233 
3234 static int intel_pt_setup_time_ranges(struct intel_pt *pt,
3235 				      struct itrace_synth_opts *opts)
3236 {
3237 	struct perf_time_interval *p = opts->ptime_range;
3238 	int n = opts->range_num;
3239 	int i;
3240 
3241 	if (!n || !p || pt->timeless_decoding)
3242 		return 0;
3243 
3244 	pt->time_ranges = calloc(n, sizeof(struct range));
3245 	if (!pt->time_ranges)
3246 		return -ENOMEM;
3247 
3248 	pt->range_cnt = n;
3249 
3250 	intel_pt_log("%s: %u range(s)\n", __func__, n);
3251 
3252 	for (i = 0; i < n; i++) {
3253 		struct range *r = &pt->time_ranges[i];
3254 		u64 ts = p[i].start;
3255 		u64 te = p[i].end;
3256 
3257 		/*
3258 		 * Take care to ensure the TSC range matches the perf-time range
3259 		 * when converted back to perf-time.
3260 		 */
3261 		r->start = ts ? intel_pt_tsc_start(ts, pt) : 0;
3262 		r->end   = te ? intel_pt_tsc_end(te, pt) : 0;
3263 
3264 		intel_pt_log("range %d: perf time interval: %"PRIu64" to %"PRIu64"\n",
3265 			     i, ts, te);
3266 		intel_pt_log("range %d: TSC time interval: %#"PRIx64" to %#"PRIx64"\n",
3267 			     i, r->start, r->end);
3268 	}
3269 
3270 	return 0;
3271 }
3272 
3273 static const char * const intel_pt_info_fmts[] = {
3274 	[INTEL_PT_PMU_TYPE]		= "  PMU Type            %"PRId64"\n",
3275 	[INTEL_PT_TIME_SHIFT]		= "  Time Shift          %"PRIu64"\n",
3276 	[INTEL_PT_TIME_MULT]		= "  Time Muliplier      %"PRIu64"\n",
3277 	[INTEL_PT_TIME_ZERO]		= "  Time Zero           %"PRIu64"\n",
3278 	[INTEL_PT_CAP_USER_TIME_ZERO]	= "  Cap Time Zero       %"PRId64"\n",
3279 	[INTEL_PT_TSC_BIT]		= "  TSC bit             %#"PRIx64"\n",
3280 	[INTEL_PT_NORETCOMP_BIT]	= "  NoRETComp bit       %#"PRIx64"\n",
3281 	[INTEL_PT_HAVE_SCHED_SWITCH]	= "  Have sched_switch   %"PRId64"\n",
3282 	[INTEL_PT_SNAPSHOT_MODE]	= "  Snapshot mode       %"PRId64"\n",
3283 	[INTEL_PT_PER_CPU_MMAPS]	= "  Per-cpu maps        %"PRId64"\n",
3284 	[INTEL_PT_MTC_BIT]		= "  MTC bit             %#"PRIx64"\n",
3285 	[INTEL_PT_TSC_CTC_N]		= "  TSC:CTC numerator   %"PRIu64"\n",
3286 	[INTEL_PT_TSC_CTC_D]		= "  TSC:CTC denominator %"PRIu64"\n",
3287 	[INTEL_PT_CYC_BIT]		= "  CYC bit             %#"PRIx64"\n",
3288 	[INTEL_PT_MAX_NONTURBO_RATIO]	= "  Max non-turbo ratio %"PRIu64"\n",
3289 	[INTEL_PT_FILTER_STR_LEN]	= "  Filter string len.  %"PRIu64"\n",
3290 };
3291 
3292 static void intel_pt_print_info(__u64 *arr, int start, int finish)
3293 {
3294 	int i;
3295 
3296 	if (!dump_trace)
3297 		return;
3298 
3299 	for (i = start; i <= finish; i++)
3300 		fprintf(stdout, intel_pt_info_fmts[i], arr[i]);
3301 }
3302 
3303 static void intel_pt_print_info_str(const char *name, const char *str)
3304 {
3305 	if (!dump_trace)
3306 		return;
3307 
3308 	fprintf(stdout, "  %-20s%s\n", name, str ? str : "");
3309 }
3310 
3311 static bool intel_pt_has(struct perf_record_auxtrace_info *auxtrace_info, int pos)
3312 {
3313 	return auxtrace_info->header.size >=
3314 		sizeof(struct perf_record_auxtrace_info) + (sizeof(u64) * (pos + 1));
3315 }
3316 
3317 int intel_pt_process_auxtrace_info(union perf_event *event,
3318 				   struct perf_session *session)
3319 {
3320 	struct perf_record_auxtrace_info *auxtrace_info = &event->auxtrace_info;
3321 	size_t min_sz = sizeof(u64) * INTEL_PT_PER_CPU_MMAPS;
3322 	struct intel_pt *pt;
3323 	void *info_end;
3324 	__u64 *info;
3325 	int err;
3326 
3327 	if (auxtrace_info->header.size < sizeof(struct perf_record_auxtrace_info) +
3328 					min_sz)
3329 		return -EINVAL;
3330 
3331 	pt = zalloc(sizeof(struct intel_pt));
3332 	if (!pt)
3333 		return -ENOMEM;
3334 
3335 	addr_filters__init(&pt->filts);
3336 
3337 	err = perf_config(intel_pt_perf_config, pt);
3338 	if (err)
3339 		goto err_free;
3340 
3341 	err = auxtrace_queues__init(&pt->queues);
3342 	if (err)
3343 		goto err_free;
3344 
3345 	intel_pt_log_set_name(INTEL_PT_PMU_NAME);
3346 
3347 	pt->session = session;
3348 	pt->machine = &session->machines.host; /* No kvm support */
3349 	pt->auxtrace_type = auxtrace_info->type;
3350 	pt->pmu_type = auxtrace_info->priv[INTEL_PT_PMU_TYPE];
3351 	pt->tc.time_shift = auxtrace_info->priv[INTEL_PT_TIME_SHIFT];
3352 	pt->tc.time_mult = auxtrace_info->priv[INTEL_PT_TIME_MULT];
3353 	pt->tc.time_zero = auxtrace_info->priv[INTEL_PT_TIME_ZERO];
3354 	pt->cap_user_time_zero = auxtrace_info->priv[INTEL_PT_CAP_USER_TIME_ZERO];
3355 	pt->tsc_bit = auxtrace_info->priv[INTEL_PT_TSC_BIT];
3356 	pt->noretcomp_bit = auxtrace_info->priv[INTEL_PT_NORETCOMP_BIT];
3357 	pt->have_sched_switch = auxtrace_info->priv[INTEL_PT_HAVE_SCHED_SWITCH];
3358 	pt->snapshot_mode = auxtrace_info->priv[INTEL_PT_SNAPSHOT_MODE];
3359 	pt->per_cpu_mmaps = auxtrace_info->priv[INTEL_PT_PER_CPU_MMAPS];
3360 	intel_pt_print_info(&auxtrace_info->priv[0], INTEL_PT_PMU_TYPE,
3361 			    INTEL_PT_PER_CPU_MMAPS);
3362 
3363 	if (intel_pt_has(auxtrace_info, INTEL_PT_CYC_BIT)) {
3364 		pt->mtc_bit = auxtrace_info->priv[INTEL_PT_MTC_BIT];
3365 		pt->mtc_freq_bits = auxtrace_info->priv[INTEL_PT_MTC_FREQ_BITS];
3366 		pt->tsc_ctc_ratio_n = auxtrace_info->priv[INTEL_PT_TSC_CTC_N];
3367 		pt->tsc_ctc_ratio_d = auxtrace_info->priv[INTEL_PT_TSC_CTC_D];
3368 		pt->cyc_bit = auxtrace_info->priv[INTEL_PT_CYC_BIT];
3369 		intel_pt_print_info(&auxtrace_info->priv[0], INTEL_PT_MTC_BIT,
3370 				    INTEL_PT_CYC_BIT);
3371 	}
3372 
3373 	if (intel_pt_has(auxtrace_info, INTEL_PT_MAX_NONTURBO_RATIO)) {
3374 		pt->max_non_turbo_ratio =
3375 			auxtrace_info->priv[INTEL_PT_MAX_NONTURBO_RATIO];
3376 		intel_pt_print_info(&auxtrace_info->priv[0],
3377 				    INTEL_PT_MAX_NONTURBO_RATIO,
3378 				    INTEL_PT_MAX_NONTURBO_RATIO);
3379 	}
3380 
3381 	info = &auxtrace_info->priv[INTEL_PT_FILTER_STR_LEN] + 1;
3382 	info_end = (void *)info + auxtrace_info->header.size;
3383 
3384 	if (intel_pt_has(auxtrace_info, INTEL_PT_FILTER_STR_LEN)) {
3385 		size_t len;
3386 
3387 		len = auxtrace_info->priv[INTEL_PT_FILTER_STR_LEN];
3388 		intel_pt_print_info(&auxtrace_info->priv[0],
3389 				    INTEL_PT_FILTER_STR_LEN,
3390 				    INTEL_PT_FILTER_STR_LEN);
3391 		if (len) {
3392 			const char *filter = (const char *)info;
3393 
3394 			len = roundup(len + 1, 8);
3395 			info += len >> 3;
3396 			if ((void *)info > info_end) {
3397 				pr_err("%s: bad filter string length\n", __func__);
3398 				err = -EINVAL;
3399 				goto err_free_queues;
3400 			}
3401 			pt->filter = memdup(filter, len);
3402 			if (!pt->filter) {
3403 				err = -ENOMEM;
3404 				goto err_free_queues;
3405 			}
3406 			if (session->header.needs_swap)
3407 				mem_bswap_64(pt->filter, len);
3408 			if (pt->filter[len - 1]) {
3409 				pr_err("%s: filter string not null terminated\n", __func__);
3410 				err = -EINVAL;
3411 				goto err_free_queues;
3412 			}
3413 			err = addr_filters__parse_bare_filter(&pt->filts,
3414 							      filter);
3415 			if (err)
3416 				goto err_free_queues;
3417 		}
3418 		intel_pt_print_info_str("Filter string", pt->filter);
3419 	}
3420 
3421 	pt->timeless_decoding = intel_pt_timeless_decoding(pt);
3422 	if (pt->timeless_decoding && !pt->tc.time_mult)
3423 		pt->tc.time_mult = 1;
3424 	pt->have_tsc = intel_pt_have_tsc(pt);
3425 	pt->sampling_mode = intel_pt_sampling_mode(pt);
3426 	pt->est_tsc = !pt->timeless_decoding;
3427 
3428 	pt->unknown_thread = thread__new(999999999, 999999999);
3429 	if (!pt->unknown_thread) {
3430 		err = -ENOMEM;
3431 		goto err_free_queues;
3432 	}
3433 
3434 	/*
3435 	 * Since this thread will not be kept in any rbtree not in a
3436 	 * list, initialize its list node so that at thread__put() the
3437 	 * current thread lifetime assuption is kept and we don't segfault
3438 	 * at list_del_init().
3439 	 */
3440 	INIT_LIST_HEAD(&pt->unknown_thread->node);
3441 
3442 	err = thread__set_comm(pt->unknown_thread, "unknown", 0);
3443 	if (err)
3444 		goto err_delete_thread;
3445 	if (thread__init_maps(pt->unknown_thread, pt->machine)) {
3446 		err = -ENOMEM;
3447 		goto err_delete_thread;
3448 	}
3449 
3450 	pt->auxtrace.process_event = intel_pt_process_event;
3451 	pt->auxtrace.process_auxtrace_event = intel_pt_process_auxtrace_event;
3452 	pt->auxtrace.queue_data = intel_pt_queue_data;
3453 	pt->auxtrace.dump_auxtrace_sample = intel_pt_dump_sample;
3454 	pt->auxtrace.flush_events = intel_pt_flush;
3455 	pt->auxtrace.free_events = intel_pt_free_events;
3456 	pt->auxtrace.free = intel_pt_free;
3457 	pt->auxtrace.evsel_is_auxtrace = intel_pt_evsel_is_auxtrace;
3458 	session->auxtrace = &pt->auxtrace;
3459 
3460 	if (dump_trace)
3461 		return 0;
3462 
3463 	if (pt->have_sched_switch == 1) {
3464 		pt->switch_evsel = intel_pt_find_sched_switch(session->evlist);
3465 		if (!pt->switch_evsel) {
3466 			pr_err("%s: missing sched_switch event\n", __func__);
3467 			err = -EINVAL;
3468 			goto err_delete_thread;
3469 		}
3470 	} else if (pt->have_sched_switch == 2 &&
3471 		   !intel_pt_find_switch(session->evlist)) {
3472 		pr_err("%s: missing context_switch attribute flag\n", __func__);
3473 		err = -EINVAL;
3474 		goto err_delete_thread;
3475 	}
3476 
3477 	if (session->itrace_synth_opts->set) {
3478 		pt->synth_opts = *session->itrace_synth_opts;
3479 	} else {
3480 		itrace_synth_opts__set_default(&pt->synth_opts,
3481 				session->itrace_synth_opts->default_no_sample);
3482 		if (!session->itrace_synth_opts->default_no_sample &&
3483 		    !session->itrace_synth_opts->inject) {
3484 			pt->synth_opts.branches = false;
3485 			pt->synth_opts.callchain = true;
3486 			pt->synth_opts.add_callchain = true;
3487 		}
3488 		pt->synth_opts.thread_stack =
3489 				session->itrace_synth_opts->thread_stack;
3490 	}
3491 
3492 	if (pt->synth_opts.log)
3493 		intel_pt_log_enable();
3494 
3495 	/* Maximum non-turbo ratio is TSC freq / 100 MHz */
3496 	if (pt->tc.time_mult) {
3497 		u64 tsc_freq = intel_pt_ns_to_ticks(pt, 1000000000);
3498 
3499 		if (!pt->max_non_turbo_ratio)
3500 			pt->max_non_turbo_ratio =
3501 					(tsc_freq + 50000000) / 100000000;
3502 		intel_pt_log("TSC frequency %"PRIu64"\n", tsc_freq);
3503 		intel_pt_log("Maximum non-turbo ratio %u\n",
3504 			     pt->max_non_turbo_ratio);
3505 		pt->cbr2khz = tsc_freq / pt->max_non_turbo_ratio / 1000;
3506 	}
3507 
3508 	err = intel_pt_setup_time_ranges(pt, session->itrace_synth_opts);
3509 	if (err)
3510 		goto err_delete_thread;
3511 
3512 	if (pt->synth_opts.calls)
3513 		pt->branches_filter |= PERF_IP_FLAG_CALL | PERF_IP_FLAG_ASYNC |
3514 				       PERF_IP_FLAG_TRACE_END;
3515 	if (pt->synth_opts.returns)
3516 		pt->branches_filter |= PERF_IP_FLAG_RETURN |
3517 				       PERF_IP_FLAG_TRACE_BEGIN;
3518 
3519 	if ((pt->synth_opts.callchain || pt->synth_opts.add_callchain) &&
3520 	    !symbol_conf.use_callchain) {
3521 		symbol_conf.use_callchain = true;
3522 		if (callchain_register_param(&callchain_param) < 0) {
3523 			symbol_conf.use_callchain = false;
3524 			pt->synth_opts.callchain = false;
3525 			pt->synth_opts.add_callchain = false;
3526 		}
3527 	}
3528 
3529 	if (pt->synth_opts.add_callchain) {
3530 		err = intel_pt_callchain_init(pt);
3531 		if (err)
3532 			goto err_delete_thread;
3533 	}
3534 
3535 	if (pt->synth_opts.last_branch || pt->synth_opts.add_last_branch) {
3536 		pt->br_stack_sz = pt->synth_opts.last_branch_sz;
3537 		pt->br_stack_sz_plus = pt->br_stack_sz;
3538 	}
3539 
3540 	if (pt->synth_opts.add_last_branch) {
3541 		err = intel_pt_br_stack_init(pt);
3542 		if (err)
3543 			goto err_delete_thread;
3544 		/*
3545 		 * Additional branch stack size to cater for tracing from the
3546 		 * actual sample ip to where the sample time is recorded.
3547 		 * Measured at about 200 branches, but generously set to 1024.
3548 		 * If kernel space is not being traced, then add just 1 for the
3549 		 * branch to kernel space.
3550 		 */
3551 		if (intel_pt_tracing_kernel(pt))
3552 			pt->br_stack_sz_plus += 1024;
3553 		else
3554 			pt->br_stack_sz_plus += 1;
3555 	}
3556 
3557 	pt->use_thread_stack = pt->synth_opts.callchain ||
3558 			       pt->synth_opts.add_callchain ||
3559 			       pt->synth_opts.thread_stack ||
3560 			       pt->synth_opts.last_branch ||
3561 			       pt->synth_opts.add_last_branch;
3562 
3563 	pt->callstack = pt->synth_opts.callchain ||
3564 			pt->synth_opts.add_callchain ||
3565 			pt->synth_opts.thread_stack;
3566 
3567 	err = intel_pt_synth_events(pt, session);
3568 	if (err)
3569 		goto err_delete_thread;
3570 
3571 	intel_pt_setup_pebs_events(pt);
3572 
3573 	if (pt->sampling_mode || list_empty(&session->auxtrace_index))
3574 		err = auxtrace_queue_data(session, true, true);
3575 	else
3576 		err = auxtrace_queues__process_index(&pt->queues, session);
3577 	if (err)
3578 		goto err_delete_thread;
3579 
3580 	if (pt->queues.populated)
3581 		pt->data_queued = true;
3582 
3583 	if (pt->timeless_decoding)
3584 		pr_debug2("Intel PT decoding without timestamps\n");
3585 
3586 	return 0;
3587 
3588 err_delete_thread:
3589 	zfree(&pt->chain);
3590 	thread__zput(pt->unknown_thread);
3591 err_free_queues:
3592 	intel_pt_log_disable();
3593 	auxtrace_queues__free(&pt->queues);
3594 	session->auxtrace = NULL;
3595 err_free:
3596 	addr_filters__exit(&pt->filts);
3597 	zfree(&pt->filter);
3598 	zfree(&pt->time_ranges);
3599 	free(pt);
3600 	return err;
3601 }
3602