1630171d4SAndi Kleen[
2630171d4SAndi Kleen    {
3630171d4SAndi Kleen        "EventCode": "0x79",
4630171d4SAndi Kleen        "UMask": "0x4",
5630171d4SAndi Kleen        "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) from MITE path",
6630171d4SAndi Kleen        "Counter": "0,1,2,3",
7630171d4SAndi Kleen        "EventName": "IDQ.MITE_UOPS",
8630171d4SAndi Kleen        "PublicDescription": "Counts the number of uops delivered to Instruction Decode Queue (IDQ) from the MITE path. Counting includes uops that may 'bypass' the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).",
9630171d4SAndi Kleen        "SampleAfterValue": "2000003",
10630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
11630171d4SAndi Kleen    },
12630171d4SAndi Kleen    {
13630171d4SAndi Kleen        "EventCode": "0x79",
14630171d4SAndi Kleen        "UMask": "0x4",
15630171d4SAndi Kleen        "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from MITE path",
16630171d4SAndi Kleen        "Counter": "0,1,2,3",
17630171d4SAndi Kleen        "EventName": "IDQ.MITE_CYCLES",
18630171d4SAndi Kleen        "CounterMask": "1",
19630171d4SAndi Kleen        "PublicDescription": "Counts cycles during which uops are being delivered to Instruction Decode Queue (IDQ) from the MITE path. Counting includes uops that may 'bypass' the IDQ.",
20630171d4SAndi Kleen        "SampleAfterValue": "2000003",
21630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
22630171d4SAndi Kleen    },
23630171d4SAndi Kleen    {
24630171d4SAndi Kleen        "EventCode": "0x79",
25630171d4SAndi Kleen        "UMask": "0x8",
26630171d4SAndi Kleen        "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path",
27630171d4SAndi Kleen        "Counter": "0,1,2,3",
28630171d4SAndi Kleen        "EventName": "IDQ.DSB_UOPS",
29630171d4SAndi Kleen        "PublicDescription": "Counts the number of uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting includes uops that may 'bypass' the IDQ.",
30630171d4SAndi Kleen        "SampleAfterValue": "2000003",
31630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
32630171d4SAndi Kleen    },
33630171d4SAndi Kleen    {
34630171d4SAndi Kleen        "EventCode": "0x79",
35630171d4SAndi Kleen        "UMask": "0x8",
36630171d4SAndi Kleen        "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path",
37630171d4SAndi Kleen        "Counter": "0,1,2,3",
38630171d4SAndi Kleen        "EventName": "IDQ.DSB_CYCLES",
39630171d4SAndi Kleen        "CounterMask": "1",
40630171d4SAndi Kleen        "PublicDescription": "Counts cycles during which uops are being delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting includes uops that may 'bypass' the IDQ.",
41630171d4SAndi Kleen        "SampleAfterValue": "2000003",
42630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
43630171d4SAndi Kleen    },
44630171d4SAndi Kleen    {
45630171d4SAndi Kleen        "EventCode": "0x79",
46630171d4SAndi Kleen        "UMask": "0x10",
47630171d4SAndi Kleen        "BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy",
48630171d4SAndi Kleen        "Counter": "0,1,2,3",
49630171d4SAndi Kleen        "EventName": "IDQ.MS_DSB_CYCLES",
50630171d4SAndi Kleen        "CounterMask": "1",
51630171d4SAndi Kleen        "PublicDescription": "Counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivered to Instruction Decode Queue (IDQ) while the Microcode Sequencer (MS) is busy. Counting includes uops that may 'bypass' the IDQ.",
52630171d4SAndi Kleen        "SampleAfterValue": "2000003",
53630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
54630171d4SAndi Kleen    },
55630171d4SAndi Kleen    {
56630171d4SAndi Kleen        "EventCode": "0x79",
57630171d4SAndi Kleen        "UMask": "0x18",
58630171d4SAndi Kleen        "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops",
59630171d4SAndi Kleen        "Counter": "0,1,2,3",
60630171d4SAndi Kleen        "EventName": "IDQ.ALL_DSB_CYCLES_4_UOPS",
61630171d4SAndi Kleen        "CounterMask": "4",
62630171d4SAndi Kleen        "PublicDescription": "Counts the number of cycles 4 uops were delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includes uops that may 'bypass' the IDQ.",
63630171d4SAndi Kleen        "SampleAfterValue": "2000003",
64630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
65630171d4SAndi Kleen    },
66630171d4SAndi Kleen    {
67630171d4SAndi Kleen        "EventCode": "0x79",
68630171d4SAndi Kleen        "UMask": "0x18",
69630171d4SAndi Kleen        "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop",
70630171d4SAndi Kleen        "Counter": "0,1,2,3",
71630171d4SAndi Kleen        "EventName": "IDQ.ALL_DSB_CYCLES_ANY_UOPS",
72630171d4SAndi Kleen        "CounterMask": "1",
73630171d4SAndi Kleen        "PublicDescription": "Counts the number of cycles uops were delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includes uops that may 'bypass' the IDQ.",
74630171d4SAndi Kleen        "SampleAfterValue": "2000003",
75630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
76630171d4SAndi Kleen    },
77630171d4SAndi Kleen    {
78630171d4SAndi Kleen        "EventCode": "0x79",
79630171d4SAndi Kleen        "UMask": "0x20",
80630171d4SAndi Kleen        "BriefDescription": "Uops initiated by MITE and delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy",
81630171d4SAndi Kleen        "Counter": "0,1,2,3",
82630171d4SAndi Kleen        "EventName": "IDQ.MS_MITE_UOPS",
83630171d4SAndi Kleen        "PublicDescription": "Counts the number of uops initiated by MITE and delivered to Instruction Decode Queue (IDQ) while the Microcode Sequencer (MS) is busy. Counting includes uops that may 'bypass' the IDQ.",
84630171d4SAndi Kleen        "SampleAfterValue": "2000003",
85630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
86630171d4SAndi Kleen    },
87630171d4SAndi Kleen    {
88630171d4SAndi Kleen        "EventCode": "0x79",
89630171d4SAndi Kleen        "UMask": "0x24",
90630171d4SAndi Kleen        "BriefDescription": "Cycles MITE is delivering 4 Uops",
91630171d4SAndi Kleen        "Counter": "0,1,2,3",
92630171d4SAndi Kleen        "EventName": "IDQ.ALL_MITE_CYCLES_4_UOPS",
93630171d4SAndi Kleen        "CounterMask": "4",
94630171d4SAndi Kleen        "PublicDescription": "Counts the number of cycles 4 uops were delivered to the Instruction Decode Queue (IDQ) from the MITE (legacy decode pipeline) path. Counting includes uops that may 'bypass' the IDQ. During these cycles uops are not being delivered from the Decode Stream Buffer (DSB).",
95630171d4SAndi Kleen        "SampleAfterValue": "2000003",
96630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
97630171d4SAndi Kleen    },
98630171d4SAndi Kleen    {
99630171d4SAndi Kleen        "EventCode": "0x79",
100630171d4SAndi Kleen        "UMask": "0x24",
101630171d4SAndi Kleen        "BriefDescription": "Cycles MITE is delivering any Uop",
102630171d4SAndi Kleen        "Counter": "0,1,2,3",
103630171d4SAndi Kleen        "EventName": "IDQ.ALL_MITE_CYCLES_ANY_UOPS",
104630171d4SAndi Kleen        "CounterMask": "1",
105630171d4SAndi Kleen        "PublicDescription": "Counts the number of cycles uops were delivered to the Instruction Decode Queue (IDQ) from the MITE (legacy decode pipeline) path. Counting includes uops that may 'bypass' the IDQ. During these cycles uops are not being delivered from the Decode Stream Buffer (DSB).",
106630171d4SAndi Kleen        "SampleAfterValue": "2000003",
107630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
108630171d4SAndi Kleen    },
109630171d4SAndi Kleen    {
110630171d4SAndi Kleen        "EventCode": "0x79",
111630171d4SAndi Kleen        "UMask": "0x30",
112630171d4SAndi Kleen        "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy",
113630171d4SAndi Kleen        "Counter": "0,1,2,3",
114630171d4SAndi Kleen        "EventName": "IDQ.MS_CYCLES",
115630171d4SAndi Kleen        "CounterMask": "1",
116630171d4SAndi Kleen        "PublicDescription": "Counts cycles during which uops are being delivered to Instruction Decode Queue (IDQ) while the Microcode Sequencer (MS) is busy. Counting includes uops that may 'bypass' the IDQ. Uops maybe initiated by Decode Stream Buffer (DSB) or MITE.",
117630171d4SAndi Kleen        "SampleAfterValue": "2000003",
118630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
119630171d4SAndi Kleen    },
120630171d4SAndi Kleen    {
121630171d4SAndi Kleen        "EdgeDetect": "1",
122630171d4SAndi Kleen        "EventCode": "0x79",
123630171d4SAndi Kleen        "UMask": "0x30",
124630171d4SAndi Kleen        "BriefDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pipeline) to the Microcode Sequencer",
125630171d4SAndi Kleen        "Counter": "0,1,2,3",
126630171d4SAndi Kleen        "EventName": "IDQ.MS_SWITCHES",
127630171d4SAndi Kleen        "CounterMask": "1",
128630171d4SAndi Kleen        "PublicDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pipeline) to the Microcode Sequencer.",
129630171d4SAndi Kleen        "SampleAfterValue": "2000003",
130630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
131630171d4SAndi Kleen    },
132630171d4SAndi Kleen    {
133630171d4SAndi Kleen        "EventCode": "0x79",
134630171d4SAndi Kleen        "UMask": "0x30",
135630171d4SAndi Kleen        "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy",
136630171d4SAndi Kleen        "Counter": "0,1,2,3",
137630171d4SAndi Kleen        "EventName": "IDQ.MS_UOPS",
138630171d4SAndi Kleen        "PublicDescription": "Counts the total number of uops delivered by the Microcode Sequencer (MS). Any instruction over 4 uops will be delivered by the MS. Some instructions such as transcendentals may additionally generate uops from the MS.",
139630171d4SAndi Kleen        "SampleAfterValue": "2000003",
140630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
141630171d4SAndi Kleen    },
142630171d4SAndi Kleen    {
143630171d4SAndi Kleen        "EventCode": "0x80",
144630171d4SAndi Kleen        "UMask": "0x4",
145630171d4SAndi Kleen        "BriefDescription": "Cycles where a code fetch is stalled due to L1 instruction cache miss.",
146630171d4SAndi Kleen        "Counter": "0,1,2,3",
147630171d4SAndi Kleen        "EventName": "ICACHE_16B.IFDATA_STALL",
148630171d4SAndi Kleen        "PublicDescription": "Cycles where a code line fetch is stalled due to an L1 instruction cache miss. The legacy decode pipeline works at a 16 Byte granularity.",
149630171d4SAndi Kleen        "SampleAfterValue": "2000003",
150630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
151630171d4SAndi Kleen    },
152630171d4SAndi Kleen    {
153630171d4SAndi Kleen        "EventCode": "0x83",
154630171d4SAndi Kleen        "UMask": "0x1",
155630171d4SAndi Kleen        "BriefDescription": "Instruction fetch tag lookups that hit in the instruction cache (L1I). Counts at 64-byte cache-line granularity.",
156630171d4SAndi Kleen        "Counter": "0,1,2,3",
157630171d4SAndi Kleen        "EventName": "ICACHE_64B.IFTAG_HIT",
158630171d4SAndi Kleen        "SampleAfterValue": "200003",
159630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
160630171d4SAndi Kleen    },
161630171d4SAndi Kleen    {
162630171d4SAndi Kleen        "EventCode": "0x83",
163630171d4SAndi Kleen        "UMask": "0x2",
164630171d4SAndi Kleen        "BriefDescription": "Instruction fetch tag lookups that miss in the instruction cache (L1I). Counts at 64-byte cache-line granularity.",
165630171d4SAndi Kleen        "Counter": "0,1,2,3",
166630171d4SAndi Kleen        "EventName": "ICACHE_64B.IFTAG_MISS",
167630171d4SAndi Kleen        "SampleAfterValue": "200003",
168630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
169630171d4SAndi Kleen    },
170630171d4SAndi Kleen    {
171630171d4SAndi Kleen        "EventCode": "0x83",
172630171d4SAndi Kleen        "UMask": "0x4",
173630171d4SAndi Kleen        "BriefDescription": "Cycles where a code fetch is stalled due to L1 instruction cache tag miss.",
174630171d4SAndi Kleen        "Counter": "0,1,2,3",
175630171d4SAndi Kleen        "EventName": "ICACHE_64B.IFTAG_STALL",
176630171d4SAndi Kleen        "SampleAfterValue": "200003",
177630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
178630171d4SAndi Kleen    },
179630171d4SAndi Kleen    {
180630171d4SAndi Kleen        "EventCode": "0x9C",
181630171d4SAndi Kleen        "UMask": "0x1",
182630171d4SAndi Kleen        "BriefDescription": "Uops not delivered to Resource Allocation Table (RAT) per thread when backend of the machine is not stalled",
183630171d4SAndi Kleen        "Counter": "0,1,2,3",
184630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CORE",
185630171d4SAndi Kleen        "PublicDescription": "Counts the number of uops not delivered to Resource Allocation Table (RAT) per thread adding \u201c4 \u2013 x\u201d when Resource Allocation Table (RAT) is not stalled and Instruction Decode Queue (IDQ) delivers x uops to Resource Allocation Table (RAT) (where x belongs to {0,1,2,3}). Counting does not cover cases when: a. IDQ-Resource Allocation Table (RAT) pipe serves the other thread. b. Resource Allocation Table (RAT) is stalled for the thread (including uop drops and clear BE conditions).  c. Instruction Decode Queue (IDQ) delivers four uops.",
186630171d4SAndi Kleen        "SampleAfterValue": "2000003",
187630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
188630171d4SAndi Kleen    },
189630171d4SAndi Kleen    {
190630171d4SAndi Kleen        "EventCode": "0x9C",
191630171d4SAndi Kleen        "UMask": "0x1",
192630171d4SAndi Kleen        "BriefDescription": "Cycles per thread when 4 or more uops are not delivered to Resource Allocation Table (RAT) when backend of the machine is not stalled",
193630171d4SAndi Kleen        "Counter": "0,1,2,3",
194630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE",
195630171d4SAndi Kleen        "CounterMask": "4",
196630171d4SAndi Kleen        "PublicDescription": "Counts, on the per-thread basis, cycles when no uops are delivered to Resource Allocation Table (RAT). IDQ_Uops_Not_Delivered.core =4.",
197630171d4SAndi Kleen        "SampleAfterValue": "2000003",
198630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
199630171d4SAndi Kleen    },
200630171d4SAndi Kleen    {
201630171d4SAndi Kleen        "EventCode": "0x9C",
202630171d4SAndi Kleen        "UMask": "0x1",
203630171d4SAndi Kleen        "BriefDescription": "Cycles per thread when 3 or more uops are not delivered to Resource Allocation Table (RAT) when backend of the machine is not stalled",
204630171d4SAndi Kleen        "Counter": "0,1,2,3",
205630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_1_UOP_DELIV.CORE",
206630171d4SAndi Kleen        "CounterMask": "3",
207630171d4SAndi Kleen        "PublicDescription": "Counts, on the per-thread basis, cycles when less than 1 uop is delivered to Resource Allocation Table (RAT). IDQ_Uops_Not_Delivered.core >= 3.",
208630171d4SAndi Kleen        "SampleAfterValue": "2000003",
209630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
210630171d4SAndi Kleen    },
211630171d4SAndi Kleen    {
212630171d4SAndi Kleen        "EventCode": "0x9C",
213630171d4SAndi Kleen        "UMask": "0x1",
214630171d4SAndi Kleen        "BriefDescription": "Cycles with less than 2 uops delivered by the front end.",
215630171d4SAndi Kleen        "Counter": "0,1,2,3",
216630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_2_UOP_DELIV.CORE",
217630171d4SAndi Kleen        "CounterMask": "2",
218630171d4SAndi Kleen        "PublicDescription": "Cycles with less than 2 uops delivered by the front-end.",
219630171d4SAndi Kleen        "SampleAfterValue": "2000003",
220630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
221630171d4SAndi Kleen    },
222630171d4SAndi Kleen    {
223630171d4SAndi Kleen        "EventCode": "0x9C",
224630171d4SAndi Kleen        "UMask": "0x1",
225630171d4SAndi Kleen        "BriefDescription": "Cycles with less than 3 uops delivered by the front end.",
226630171d4SAndi Kleen        "Counter": "0,1,2,3",
227630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_3_UOP_DELIV.CORE",
228630171d4SAndi Kleen        "CounterMask": "1",
229630171d4SAndi Kleen        "PublicDescription": "Cycles with less than 3 uops delivered by the front-end.",
230630171d4SAndi Kleen        "SampleAfterValue": "2000003",
231630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
232630171d4SAndi Kleen    },
233630171d4SAndi Kleen    {
234630171d4SAndi Kleen        "Invert": "1",
235630171d4SAndi Kleen        "EventCode": "0x9C",
236630171d4SAndi Kleen        "UMask": "0x1",
237630171d4SAndi Kleen        "BriefDescription": "Counts cycles FE delivered 4 uops or Resource Allocation Table (RAT) was stalling FE.",
238630171d4SAndi Kleen        "Counter": "0,1,2,3",
239630171d4SAndi Kleen        "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_FE_WAS_OK",
240630171d4SAndi Kleen        "CounterMask": "1",
241630171d4SAndi Kleen        "SampleAfterValue": "2000003",
242630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
243630171d4SAndi Kleen    },
244630171d4SAndi Kleen    {
245630171d4SAndi Kleen        "EventCode": "0xAB",
246630171d4SAndi Kleen        "UMask": "0x2",
247630171d4SAndi Kleen        "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.",
248630171d4SAndi Kleen        "Counter": "0,1,2,3",
249630171d4SAndi Kleen        "EventName": "DSB2MITE_SWITCHES.PENALTY_CYCLES",
250630171d4SAndi Kleen        "PublicDescription": "Counts Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because of the switch itself, for example, when Instruction Decode Queue (IDQ) pre-allocation is unavailable, or Instruction Decode Queue (IDQ) is full. SBD-to-MITE switch true penalty cycles happen after the merge mux (MM) receives Decode Stream Buffer (DSB) Sync-indication until receiving the first MITE uop. MM is placed before Instruction Decode Queue (IDQ) to merge uops being fed from the MITE and Decode Stream Buffer (DSB) paths. Decode Stream Buffer (DSB) inserts the Sync-indication whenever a Decode Stream Buffer (DSB)-to-MITE switch occurs.Penalty: A Decode Stream Buffer (DSB) hit followed by a Decode Stream Buffer (DSB) miss can cost up to six cycles in which no uops are delivered to the IDQ. Most often, such switches from the Decode Stream Buffer (DSB) to the legacy pipeline cost 0\u20132 cycles.",
251630171d4SAndi Kleen        "SampleAfterValue": "2000003",
252630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3,4,5,6,7"
253630171d4SAndi Kleen    },
254630171d4SAndi Kleen    {
255630171d4SAndi Kleen        "EventCode": "0xC6",
256630171d4SAndi Kleen        "UMask": "0x1",
257630171d4SAndi Kleen        "BriefDescription": "Retired Instructions who experienced decode stream buffer (DSB - the decoded instruction-cache) miss.",
258630171d4SAndi Kleen        "PEBS": "1",
259630171d4SAndi Kleen        "MSRValue": "0x11",
260630171d4SAndi Kleen        "Counter": "0,1,2,3",
261630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.DSB_MISS",
262630171d4SAndi Kleen        "MSRIndex": "0x3F7",
263630171d4SAndi Kleen        "PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. the decoded instruction-cache) miss. ",
264630171d4SAndi Kleen        "TakenAlone": "1",
265630171d4SAndi Kleen        "SampleAfterValue": "100007",
266630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
267630171d4SAndi Kleen    },
268630171d4SAndi Kleen    {
269630171d4SAndi Kleen        "EventCode": "0xC6",
270630171d4SAndi Kleen        "UMask": "0x1",
271630171d4SAndi Kleen        "BriefDescription": "Retired Instructions who experienced Instruction L1 Cache true miss.",
272630171d4SAndi Kleen        "PEBS": "1",
273630171d4SAndi Kleen        "MSRValue": "0x12",
274630171d4SAndi Kleen        "Counter": "0,1,2,3",
275630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.L1I_MISS",
276630171d4SAndi Kleen        "MSRIndex": "0x3F7",
277630171d4SAndi Kleen        "TakenAlone": "1",
278630171d4SAndi Kleen        "SampleAfterValue": "100007",
279630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
280630171d4SAndi Kleen    },
281630171d4SAndi Kleen    {
282630171d4SAndi Kleen        "EventCode": "0xC6",
283630171d4SAndi Kleen        "UMask": "0x1",
284630171d4SAndi Kleen        "BriefDescription": "Retired Instructions who experienced Instruction L2 Cache true miss.",
285630171d4SAndi Kleen        "PEBS": "1",
286630171d4SAndi Kleen        "MSRValue": "0x13",
287630171d4SAndi Kleen        "Counter": "0,1,2,3",
288630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.L2_MISS",
289630171d4SAndi Kleen        "MSRIndex": "0x3F7",
290630171d4SAndi Kleen        "TakenAlone": "1",
291630171d4SAndi Kleen        "SampleAfterValue": "100007",
292630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
293630171d4SAndi Kleen    },
294630171d4SAndi Kleen    {
295630171d4SAndi Kleen        "EventCode": "0xC6",
296630171d4SAndi Kleen        "UMask": "0x1",
297630171d4SAndi Kleen        "BriefDescription": "Retired Instructions who experienced iTLB true miss.",
298630171d4SAndi Kleen        "PEBS": "1",
299630171d4SAndi Kleen        "MSRValue": "0x14",
300630171d4SAndi Kleen        "Counter": "0,1,2,3",
301630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.ITLB_MISS",
302630171d4SAndi Kleen        "MSRIndex": "0x3F7",
303630171d4SAndi Kleen        "PublicDescription": "Counts retired Instructions that experienced iTLB (Instruction TLB) true miss.",
304630171d4SAndi Kleen        "TakenAlone": "1",
305630171d4SAndi Kleen        "SampleAfterValue": "100007",
306630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
307630171d4SAndi Kleen    },
308630171d4SAndi Kleen    {
309630171d4SAndi Kleen        "EventCode": "0xC6",
310630171d4SAndi Kleen        "UMask": "0x1",
311630171d4SAndi Kleen        "BriefDescription": "Retired Instructions who experienced STLB (2nd level TLB) true miss.",
312630171d4SAndi Kleen        "PEBS": "1",
313630171d4SAndi Kleen        "MSRValue": "0x15",
314630171d4SAndi Kleen        "Counter": "0,1,2,3",
315630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.STLB_MISS",
316630171d4SAndi Kleen        "MSRIndex": "0x3F7",
317630171d4SAndi Kleen        "PublicDescription": "Counts retired Instructions that experienced STLB (2nd level TLB) true miss. ",
318630171d4SAndi Kleen        "TakenAlone": "1",
319630171d4SAndi Kleen        "SampleAfterValue": "100007",
320630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
321630171d4SAndi Kleen    },
322630171d4SAndi Kleen    {
323630171d4SAndi Kleen        "EventCode": "0xC6",
324630171d4SAndi Kleen        "UMask": "0x1",
325630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 2 cycles which was not interrupted by a back-end stall.",
326630171d4SAndi Kleen        "PEBS": "1",
327630171d4SAndi Kleen        "MSRValue": "0x400206",
328630171d4SAndi Kleen        "Counter": "0,1,2,3",
329630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_2",
330630171d4SAndi Kleen        "MSRIndex": "0x3F7",
331630171d4SAndi Kleen        "TakenAlone": "1",
332630171d4SAndi Kleen        "SampleAfterValue": "100007",
333630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
334630171d4SAndi Kleen    },
335630171d4SAndi Kleen    {
336630171d4SAndi Kleen        "EventCode": "0xC6",
337630171d4SAndi Kleen        "UMask": "0x1",
338630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end had at least 2 bubble-slots for a period of 2 cycles which was not interrupted by a back-end stall.",
339630171d4SAndi Kleen        "PEBS": "1",
340630171d4SAndi Kleen        "MSRValue": "0x200206",
341630171d4SAndi Kleen        "Counter": "0,1,2,3",
342630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_2_BUBBLES_GE_2",
343630171d4SAndi Kleen        "MSRIndex": "0x3F7",
344630171d4SAndi Kleen        "TakenAlone": "1",
345630171d4SAndi Kleen        "SampleAfterValue": "100007",
346630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
347630171d4SAndi Kleen    },
348630171d4SAndi Kleen    {
349630171d4SAndi Kleen        "EventCode": "0xC6",
350630171d4SAndi Kleen        "UMask": "0x1",
351630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 4 cycles which was not interrupted by a back-end stall.",
352630171d4SAndi Kleen        "PEBS": "1",
353630171d4SAndi Kleen        "MSRValue": "0x400406",
354630171d4SAndi Kleen        "Counter": "0,1,2,3",
355630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_4",
356630171d4SAndi Kleen        "MSRIndex": "0x3F7",
357630171d4SAndi Kleen        "TakenAlone": "1",
358630171d4SAndi Kleen        "SampleAfterValue": "100007",
359630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
360630171d4SAndi Kleen    },
361630171d4SAndi Kleen    {
362630171d4SAndi Kleen        "EventCode": "0xC6",
363630171d4SAndi Kleen        "UMask": "0x1",
364630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 8 cycles which was not interrupted by a back-end stall.",
365630171d4SAndi Kleen        "PEBS": "1",
366630171d4SAndi Kleen        "MSRValue": "0x400806",
367630171d4SAndi Kleen        "Counter": "0,1,2,3",
368630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_8",
369630171d4SAndi Kleen        "MSRIndex": "0x3F7",
370630171d4SAndi Kleen        "PublicDescription": "Counts retired instructions that are delivered to the back-end after a front-end stall of at least 8 cycles. During this period the front-end delivered no uops.",
371630171d4SAndi Kleen        "TakenAlone": "1",
372630171d4SAndi Kleen        "SampleAfterValue": "100007",
373630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
374630171d4SAndi Kleen    },
375630171d4SAndi Kleen    {
376630171d4SAndi Kleen        "EventCode": "0xC6",
377630171d4SAndi Kleen        "UMask": "0x1",
378630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 16 cycles which was not interrupted by a back-end stall.",
379630171d4SAndi Kleen        "PEBS": "1",
380630171d4SAndi Kleen        "MSRValue": "0x401006",
381630171d4SAndi Kleen        "Counter": "0,1,2,3",
382630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_16",
383630171d4SAndi Kleen        "MSRIndex": "0x3F7",
384630171d4SAndi Kleen        "PublicDescription": "Counts retired instructions that are delivered to the back-end after a front-end stall of at least 16 cycles. During this period the front-end delivered no uops.",
385630171d4SAndi Kleen        "TakenAlone": "1",
386630171d4SAndi Kleen        "SampleAfterValue": "100007",
387630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
388630171d4SAndi Kleen    },
389630171d4SAndi Kleen    {
390630171d4SAndi Kleen        "EventCode": "0xC6",
391630171d4SAndi Kleen        "UMask": "0x1",
392630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 32 cycles which was not interrupted by a back-end stall.",
393630171d4SAndi Kleen        "PEBS": "1",
394630171d4SAndi Kleen        "MSRValue": "0x402006",
395630171d4SAndi Kleen        "Counter": "0,1,2,3",
396630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_32",
397630171d4SAndi Kleen        "MSRIndex": "0x3F7",
398630171d4SAndi Kleen        "PublicDescription": "Counts retired instructions that are delivered to the back-end after a front-end stall of at least 32 cycles. During this period the front-end delivered no uops.",
399630171d4SAndi Kleen        "TakenAlone": "1",
400630171d4SAndi Kleen        "SampleAfterValue": "100007",
401630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
402630171d4SAndi Kleen    },
403630171d4SAndi Kleen    {
404630171d4SAndi Kleen        "EventCode": "0xC6",
405630171d4SAndi Kleen        "UMask": "0x1",
406630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 64 cycles which was not interrupted by a back-end stall.",
407630171d4SAndi Kleen        "PEBS": "1",
408630171d4SAndi Kleen        "MSRValue": "0x404006",
409630171d4SAndi Kleen        "Counter": "0,1,2,3",
410630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_64",
411630171d4SAndi Kleen        "MSRIndex": "0x3F7",
412630171d4SAndi Kleen        "TakenAlone": "1",
413630171d4SAndi Kleen        "SampleAfterValue": "100007",
414630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
415630171d4SAndi Kleen    },
416630171d4SAndi Kleen    {
417630171d4SAndi Kleen        "EventCode": "0xC6",
418630171d4SAndi Kleen        "UMask": "0x1",
419630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 128 cycles which was not interrupted by a back-end stall.",
420630171d4SAndi Kleen        "PEBS": "1",
421630171d4SAndi Kleen        "MSRValue": "0x408006",
422630171d4SAndi Kleen        "Counter": "0,1,2,3",
423630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_128",
424630171d4SAndi Kleen        "MSRIndex": "0x3F7",
425630171d4SAndi Kleen        "TakenAlone": "1",
426630171d4SAndi Kleen        "SampleAfterValue": "100007",
427630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
428630171d4SAndi Kleen    },
429630171d4SAndi Kleen    {
430630171d4SAndi Kleen        "EventCode": "0xC6",
431630171d4SAndi Kleen        "UMask": "0x1",
432630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 256 cycles which was not interrupted by a back-end stall.",
433630171d4SAndi Kleen        "PEBS": "1",
434630171d4SAndi Kleen        "MSRValue": "0x410006",
435630171d4SAndi Kleen        "Counter": "0,1,2,3",
436630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_256",
437630171d4SAndi Kleen        "MSRIndex": "0x3F7",
438630171d4SAndi Kleen        "TakenAlone": "1",
439630171d4SAndi Kleen        "SampleAfterValue": "100007",
440630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
441630171d4SAndi Kleen    },
442630171d4SAndi Kleen    {
443630171d4SAndi Kleen        "EventCode": "0xC6",
444630171d4SAndi Kleen        "UMask": "0x1",
445630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 512 cycles which was not interrupted by a back-end stall.",
446630171d4SAndi Kleen        "PEBS": "1",
447630171d4SAndi Kleen        "MSRValue": "0x420006",
448630171d4SAndi Kleen        "Counter": "0,1,2,3",
449630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_512",
450630171d4SAndi Kleen        "MSRIndex": "0x3F7",
451630171d4SAndi Kleen        "TakenAlone": "1",
452630171d4SAndi Kleen        "SampleAfterValue": "100007",
453630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
454630171d4SAndi Kleen    },
455630171d4SAndi Kleen    {
456630171d4SAndi Kleen        "EventCode": "0xC6",
457630171d4SAndi Kleen        "UMask": "0x1",
458630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end had at least 1 bubble-slot for a period of 2 cycles which was not interrupted by a back-end stall.",
459630171d4SAndi Kleen        "PEBS": "1",
460630171d4SAndi Kleen        "MSRValue": "0x100206",
461630171d4SAndi Kleen        "Counter": "0,1,2,3",
462630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_2_BUBBLES_GE_1",
463630171d4SAndi Kleen        "MSRIndex": "0x3F7",
464630171d4SAndi Kleen        "PublicDescription": "Counts retired instructions that are delivered to the back-end after the front-end had at least 1 bubble-slot for a period of 2 cycles. A bubble-slot is an empty issue-pipeline slot while there was no RAT stall.",
465630171d4SAndi Kleen        "TakenAlone": "1",
466630171d4SAndi Kleen        "SampleAfterValue": "100007",
467630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
468630171d4SAndi Kleen    },
469630171d4SAndi Kleen    {
470630171d4SAndi Kleen        "EventCode": "0xC6",
471630171d4SAndi Kleen        "UMask": "0x1",
472630171d4SAndi Kleen        "BriefDescription": "Retired instructions that are fetched after an interval where the front-end had at least 3 bubble-slots for a period of 2 cycles which was not interrupted by a back-end stall.",
473630171d4SAndi Kleen        "PEBS": "1",
474630171d4SAndi Kleen        "MSRValue": "0x300206",
475630171d4SAndi Kleen        "Counter": "0,1,2,3",
476630171d4SAndi Kleen        "EventName": "FRONTEND_RETIRED.LATENCY_GE_2_BUBBLES_GE_3",
477630171d4SAndi Kleen        "MSRIndex": "0x3F7",
478630171d4SAndi Kleen        "TakenAlone": "1",
479630171d4SAndi Kleen        "SampleAfterValue": "100007",
480630171d4SAndi Kleen        "CounterHTOff": "0,1,2,3"
481630171d4SAndi Kleen    }
482630171d4SAndi Kleen]