1[ 2 { 3 "EventCode": "0x24", 4 "UMask": "0x21", 5 "BriefDescription": "Demand Data Read miss L2, no rejects", 6 "Counter": "0,1,2,3", 7 "EventName": "L2_RQSTS.DEMAND_DATA_RD_MISS", 8 "PublicDescription": "Counts the number of demand Data Read requests that miss L2 cache. Only not rejected loads are counted.", 9 "SampleAfterValue": "200003", 10 "CounterHTOff": "0,1,2,3,4,5,6,7" 11 }, 12 { 13 "EventCode": "0x24", 14 "UMask": "0x22", 15 "BriefDescription": "RFO requests that miss L2 cache", 16 "Counter": "0,1,2,3", 17 "EventName": "L2_RQSTS.RFO_MISS", 18 "PublicDescription": "Counts the RFO (Read-for-Ownership) requests that miss L2 cache.", 19 "SampleAfterValue": "200003", 20 "CounterHTOff": "0,1,2,3,4,5,6,7" 21 }, 22 { 23 "EventCode": "0x24", 24 "UMask": "0x24", 25 "BriefDescription": "L2 cache misses when fetching instructions", 26 "Counter": "0,1,2,3", 27 "EventName": "L2_RQSTS.CODE_RD_MISS", 28 "PublicDescription": "Counts L2 cache misses when fetching instructions.", 29 "SampleAfterValue": "200003", 30 "CounterHTOff": "0,1,2,3,4,5,6,7" 31 }, 32 { 33 "EventCode": "0x24", 34 "UMask": "0x27", 35 "BriefDescription": "Demand requests that miss L2 cache", 36 "Counter": "0,1,2,3", 37 "EventName": "L2_RQSTS.ALL_DEMAND_MISS", 38 "PublicDescription": "Demand requests that miss L2 cache.", 39 "SampleAfterValue": "200003", 40 "CounterHTOff": "0,1,2,3,4,5,6,7" 41 }, 42 { 43 "EventCode": "0x24", 44 "UMask": "0x38", 45 "BriefDescription": "Requests from the L1/L2/L3 hardware prefetchers or Load software prefetches that miss L2 cache", 46 "Counter": "0,1,2,3", 47 "EventName": "L2_RQSTS.PF_MISS", 48 "PublicDescription": "Counts requests from the L1/L2/L3 hardware prefetchers or Load software prefetches that miss L2 cache.", 49 "SampleAfterValue": "200003", 50 "CounterHTOff": "0,1,2,3,4,5,6,7" 51 }, 52 { 53 "EventCode": "0x24", 54 "UMask": "0x3f", 55 "BriefDescription": "All requests that miss L2 cache", 56 "Counter": "0,1,2,3", 57 "EventName": "L2_RQSTS.MISS", 58 "PublicDescription": "All requests that miss L2 cache.", 59 "SampleAfterValue": "200003", 60 "CounterHTOff": "0,1,2,3,4,5,6,7" 61 }, 62 { 63 "EventCode": "0x24", 64 "UMask": "0xc1", 65 "BriefDescription": "Demand Data Read requests that hit L2 cache", 66 "Counter": "0,1,2,3", 67 "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT", 68 "PublicDescription": "Counts the number of demand Data Read requests, initiated by load instructions, that hit L2 cache", 69 "SampleAfterValue": "200003", 70 "CounterHTOff": "0,1,2,3,4,5,6,7" 71 }, 72 { 73 "EventCode": "0x24", 74 "UMask": "0xc2", 75 "BriefDescription": "RFO requests that hit L2 cache", 76 "Counter": "0,1,2,3", 77 "EventName": "L2_RQSTS.RFO_HIT", 78 "PublicDescription": "Counts the RFO (Read-for-Ownership) requests that hit L2 cache.", 79 "SampleAfterValue": "200003", 80 "CounterHTOff": "0,1,2,3,4,5,6,7" 81 }, 82 { 83 "EventCode": "0x24", 84 "UMask": "0xc4", 85 "BriefDescription": "L2 cache hits when fetching instructions, code reads.", 86 "Counter": "0,1,2,3", 87 "EventName": "L2_RQSTS.CODE_RD_HIT", 88 "PublicDescription": "Counts L2 cache hits when fetching instructions, code reads.", 89 "SampleAfterValue": "200003", 90 "CounterHTOff": "0,1,2,3,4,5,6,7" 91 }, 92 { 93 "EventCode": "0x24", 94 "UMask": "0xd8", 95 "BriefDescription": "Requests from the L1/L2/L3 hardware prefetchers or Load software prefetches that hit L2 cache", 96 "Counter": "0,1,2,3", 97 "EventName": "L2_RQSTS.PF_HIT", 98 "PublicDescription": "Counts requests from the L1/L2/L3 hardware prefetchers or Load software prefetches that hit L2 cache.", 99 "SampleAfterValue": "200003", 100 "CounterHTOff": "0,1,2,3,4,5,6,7" 101 }, 102 { 103 "EventCode": "0x24", 104 "UMask": "0xe1", 105 "BriefDescription": "Demand Data Read requests", 106 "Counter": "0,1,2,3", 107 "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", 108 "PublicDescription": "Counts the number of demand Data Read requests (including requests from L1D hardware prefetchers). These loads may hit or miss L2 cache. Only non rejected loads are counted.", 109 "SampleAfterValue": "200003", 110 "CounterHTOff": "0,1,2,3,4,5,6,7" 111 }, 112 { 113 "EventCode": "0x24", 114 "UMask": "0xe2", 115 "BriefDescription": "RFO requests to L2 cache", 116 "Counter": "0,1,2,3", 117 "EventName": "L2_RQSTS.ALL_RFO", 118 "PublicDescription": "Counts the total number of RFO (read for ownership) requests to L2 cache. L2 RFO requests include both L1D demand RFO misses as well as L1D RFO prefetches.", 119 "SampleAfterValue": "200003", 120 "CounterHTOff": "0,1,2,3,4,5,6,7" 121 }, 122 { 123 "EventCode": "0x24", 124 "UMask": "0xe4", 125 "BriefDescription": "L2 code requests", 126 "Counter": "0,1,2,3", 127 "EventName": "L2_RQSTS.ALL_CODE_RD", 128 "PublicDescription": "Counts the total number of L2 code requests.", 129 "SampleAfterValue": "200003", 130 "CounterHTOff": "0,1,2,3,4,5,6,7" 131 }, 132 { 133 "EventCode": "0x24", 134 "UMask": "0xe7", 135 "BriefDescription": "Demand requests to L2 cache", 136 "Counter": "0,1,2,3", 137 "EventName": "L2_RQSTS.ALL_DEMAND_REFERENCES", 138 "PublicDescription": "Demand requests to L2 cache.", 139 "SampleAfterValue": "200003", 140 "CounterHTOff": "0,1,2,3,4,5,6,7" 141 }, 142 { 143 "EventCode": "0x24", 144 "UMask": "0xf8", 145 "BriefDescription": "Requests from the L1/L2/L3 hardware prefetchers or Load software prefetches", 146 "Counter": "0,1,2,3", 147 "EventName": "L2_RQSTS.ALL_PF", 148 "PublicDescription": "Counts the total number of requests from the L2 hardware prefetchers.", 149 "SampleAfterValue": "200003", 150 "CounterHTOff": "0,1,2,3,4,5,6,7" 151 }, 152 { 153 "EventCode": "0x24", 154 "UMask": "0xff", 155 "BriefDescription": "All L2 requests", 156 "Counter": "0,1,2,3", 157 "EventName": "L2_RQSTS.REFERENCES", 158 "PublicDescription": "All L2 requests.", 159 "SampleAfterValue": "200003", 160 "CounterHTOff": "0,1,2,3,4,5,6,7" 161 }, 162 { 163 "EventCode": "0x2E", 164 "UMask": "0x41", 165 "BriefDescription": "Core-originated cacheable demand requests missed L3", 166 "Counter": "0,1,2,3", 167 "EventName": "LONGEST_LAT_CACHE.MISS", 168 "Errata": "SKL057", 169 "PublicDescription": "Counts core-originated cacheable requests that miss the L3 cache (Longest Latency cache). Requests include data and code reads, Reads-for-Ownership (RFOs), speculative accesses and hardware prefetches from L1 and L2. It does not include all misses to the L3.", 170 "SampleAfterValue": "100003", 171 "CounterHTOff": "0,1,2,3,4,5,6,7" 172 }, 173 { 174 "EventCode": "0x2E", 175 "UMask": "0x4f", 176 "BriefDescription": "Core-originated cacheable demand requests that refer to L3", 177 "Counter": "0,1,2,3", 178 "EventName": "LONGEST_LAT_CACHE.REFERENCE", 179 "Errata": "SKL057", 180 "PublicDescription": "Counts core-originated cacheable requests to the L3 cache (Longest Latency cache). Requests include data and code reads, Reads-for-Ownership (RFOs), speculative accesses and hardware prefetches from L1 and L2. It does not include all accesses to the L3.", 181 "SampleAfterValue": "100003", 182 "CounterHTOff": "0,1,2,3,4,5,6,7" 183 }, 184 { 185 "EventCode": "0x48", 186 "UMask": "0x1", 187 "BriefDescription": "Cycles with L1D load Misses outstanding.", 188 "Counter": "0,1,2,3", 189 "EventName": "L1D_PEND_MISS.PENDING_CYCLES", 190 "CounterMask": "1", 191 "PublicDescription": "Counts duration of L1D miss outstanding in cycles.", 192 "SampleAfterValue": "2000003", 193 "CounterHTOff": "0,1,2,3,4,5,6,7" 194 }, 195 { 196 "EventCode": "0x48", 197 "UMask": "0x1", 198 "BriefDescription": "L1D miss outstandings duration in cycles", 199 "Counter": "0,1,2,3", 200 "EventName": "L1D_PEND_MISS.PENDING", 201 "PublicDescription": "Counts duration of L1D miss outstanding, that is each cycle number of Fill Buffers (FB) outstanding required by Demand Reads. FB either is held by demand loads, or it is held by non-demand loads and gets hit at least once by demand. The valid outstanding interval is defined until the FB deallocation by one of the following ways: from FB allocation, if FB is allocated by demand from the demand Hit FB, if it is allocated by hardware or software prefetch.Note: In the L1D, a Demand Read contains cacheable or noncacheable demand loads, including ones causing cache-line splits and reads due to page walks resulted from any request type.", 202 "SampleAfterValue": "2000003", 203 "CounterHTOff": "0,1,2,3,4,5,6,7" 204 }, 205 { 206 "EventCode": "0x48", 207 "UMask": "0x1", 208 "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", 209 "Counter": "0,1,2,3", 210 "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY", 211 "AnyThread": "1", 212 "CounterMask": "1", 213 "SampleAfterValue": "2000003", 214 "CounterHTOff": "0,1,2,3,4,5,6,7" 215 }, 216 { 217 "EventCode": "0x48", 218 "UMask": "0x2", 219 "BriefDescription": "Number of times a request needed a FB entry but there was no entry available for it. That is the FB unavailability was dominant reason for blocking the request. A request includes cacheable/uncacheable demands that is load, store or SW prefetch.", 220 "Counter": "0,1,2,3", 221 "EventName": "L1D_PEND_MISS.FB_FULL", 222 "PublicDescription": "Number of times a request needed a FB (Fill Buffer) entry but there was no entry available for it. A request includes cacheable/uncacheable demands that are load, store or SW prefetch instructions.", 223 "SampleAfterValue": "2000003", 224 "CounterHTOff": "0,1,2,3,4,5,6,7" 225 }, 226 { 227 "EventCode": "0x51", 228 "UMask": "0x1", 229 "BriefDescription": "L1D data line replacements", 230 "Counter": "0,1,2,3", 231 "EventName": "L1D.REPLACEMENT", 232 "PublicDescription": "Counts L1D data line replacements including opportunistic replacements, and replacements that require stall-for-replace or block-for-replace.", 233 "SampleAfterValue": "2000003", 234 "CounterHTOff": "0,1,2,3,4,5,6,7" 235 }, 236 { 237 "EventCode": "0x60", 238 "UMask": "0x1", 239 "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore", 240 "Counter": "0,1,2,3", 241 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD", 242 "CounterMask": "1", 243 "PublicDescription": "Counts cycles when offcore outstanding Demand Data Read transactions are present in the super queue (SQ). A transaction is considered to be in the Offcore outstanding state between L2 miss and transaction completion sent to requestor (SQ de-allocation).", 244 "SampleAfterValue": "2000003", 245 "CounterHTOff": "0,1,2,3,4,5,6,7" 246 }, 247 { 248 "EventCode": "0x60", 249 "UMask": "0x1", 250 "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.", 251 "Counter": "0,1,2,3", 252 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD", 253 "PublicDescription": "Counts the number of offcore outstanding Demand Data Read transactions in the super queue (SQ) every cycle. A transaction is considered to be in the Offcore outstanding state between L2 miss and transaction completion sent to requestor. See the corresponding Umask under OFFCORE_REQUESTS.Note: A prefetch promoted to Demand is counted from the promotion point.", 254 "SampleAfterValue": "2000003", 255 "CounterHTOff": "0,1,2,3,4,5,6,7" 256 }, 257 { 258 "EventCode": "0x60", 259 "UMask": "0x1", 260 "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", 261 "Counter": "0,1,2,3", 262 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6", 263 "CounterMask": "6", 264 "SampleAfterValue": "2000003", 265 "CounterHTOff": "0,1,2,3,4,5,6,7" 266 }, 267 { 268 "EventCode": "0x60", 269 "UMask": "0x2", 270 "BriefDescription": "Offcore outstanding Code Reads transactions in the SuperQueue (SQ), queue to uncore, every cycle.", 271 "Counter": "0,1,2,3", 272 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD", 273 "PublicDescription": "Counts the number of offcore outstanding Code Reads transactions in the super queue every cycle. The 'Offcore outstanding' state of the transaction lasts from the L2 miss until the sending transaction completion to requestor (SQ deallocation). See the corresponding Umask under OFFCORE_REQUESTS.", 274 "SampleAfterValue": "2000003", 275 "CounterHTOff": "0,1,2,3,4,5,6,7" 276 }, 277 { 278 "EventCode": "0x60", 279 "UMask": "0x2", 280 "BriefDescription": "Cycles with offcore outstanding Code Reads transactions in the SuperQueue (SQ), queue to uncore.", 281 "Counter": "0,1,2,3", 282 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_CODE_RD", 283 "CounterMask": "1", 284 "PublicDescription": "Counts the number of offcore outstanding Code Reads transactions in the super queue every cycle. The 'Offcore outstanding' state of the transaction lasts from the L2 miss until the sending transaction completion to requestor (SQ deallocation). See the corresponding Umask under OFFCORE_REQUESTS.", 285 "SampleAfterValue": "2000003", 286 "CounterHTOff": "0,1,2,3,4,5,6,7" 287 }, 288 { 289 "EventCode": "0x60", 290 "UMask": "0x4", 291 "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle", 292 "Counter": "0,1,2,3", 293 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO", 294 "PublicDescription": "Counts the number of offcore outstanding RFO (store) transactions in the super queue (SQ) every cycle. A transaction is considered to be in the Offcore outstanding state between L2 miss and transaction completion sent to requestor (SQ de-allocation). See corresponding Umask under OFFCORE_REQUESTS.", 295 "SampleAfterValue": "2000003", 296 "CounterHTOff": "0,1,2,3,4,5,6,7" 297 }, 298 { 299 "EventCode": "0x60", 300 "UMask": "0x4", 301 "BriefDescription": "Cycles with offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore.", 302 "Counter": "0,1,2,3", 303 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO", 304 "CounterMask": "1", 305 "PublicDescription": "Counts the number of offcore outstanding demand rfo Reads transactions in the super queue every cycle. The 'Offcore outstanding' state of the transaction lasts from the L2 miss until the sending transaction completion to requestor (SQ deallocation). See the corresponding Umask under OFFCORE_REQUESTS.", 306 "SampleAfterValue": "2000003", 307 "CounterHTOff": "0,1,2,3,4,5,6,7" 308 }, 309 { 310 "EventCode": "0x60", 311 "UMask": "0x8", 312 "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", 313 "Counter": "0,1,2,3", 314 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD", 315 "CounterMask": "1", 316 "PublicDescription": "Counts cycles when offcore outstanding cacheable Core Data Read transactions are present in the super queue. A transaction is considered to be in the Offcore outstanding state between L2 miss and transaction completion sent to requestor (SQ de-allocation). See corresponding Umask under OFFCORE_REQUESTS.", 317 "SampleAfterValue": "2000003", 318 "CounterHTOff": "0,1,2,3,4,5,6,7" 319 }, 320 { 321 "EventCode": "0x60", 322 "UMask": "0x8", 323 "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore", 324 "Counter": "0,1,2,3", 325 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD", 326 "PublicDescription": "Counts the number of offcore outstanding cacheable Core Data Read transactions in the super queue every cycle. A transaction is considered to be in the Offcore outstanding state between L2 miss and transaction completion sent to requestor (SQ de-allocation). See corresponding Umask under OFFCORE_REQUESTS.", 327 "SampleAfterValue": "2000003", 328 "CounterHTOff": "0,1,2,3,4,5,6,7" 329 }, 330 { 331 "EventCode": "0xB0", 332 "UMask": "0x1", 333 "BriefDescription": "Demand Data Read requests sent to uncore", 334 "Counter": "0,1,2,3", 335 "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD", 336 "PublicDescription": "Counts the Demand Data Read requests sent to uncore. Use it in conjunction with OFFCORE_REQUESTS_OUTSTANDING to determine average latency in the uncore.", 337 "SampleAfterValue": "100003", 338 "CounterHTOff": "0,1,2,3,4,5,6,7" 339 }, 340 { 341 "EventCode": "0xB0", 342 "UMask": "0x2", 343 "BriefDescription": "Cacheable and noncachaeble code read requests", 344 "Counter": "0,1,2,3", 345 "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD", 346 "PublicDescription": "Counts both cacheable and non-cacheable code read requests.", 347 "SampleAfterValue": "100003", 348 "CounterHTOff": "0,1,2,3,4,5,6,7" 349 }, 350 { 351 "EventCode": "0xB0", 352 "UMask": "0x4", 353 "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM", 354 "Counter": "0,1,2,3", 355 "EventName": "OFFCORE_REQUESTS.DEMAND_RFO", 356 "PublicDescription": "Counts the demand RFO (read for ownership) requests including regular RFOs, locks, ItoM.", 357 "SampleAfterValue": "100003", 358 "CounterHTOff": "0,1,2,3,4,5,6,7" 359 }, 360 { 361 "EventCode": "0xB0", 362 "UMask": "0x8", 363 "BriefDescription": "Demand and prefetch data reads", 364 "Counter": "0,1,2,3", 365 "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD", 366 "PublicDescription": "Counts the demand and prefetch data reads. All Core Data Reads include cacheable 'Demands' and L2 prefetchers (not L3 prefetchers). Counting also covers reads due to page walks resulted from any request type.", 367 "SampleAfterValue": "100003", 368 "CounterHTOff": "0,1,2,3,4,5,6,7" 369 }, 370 { 371 "EventCode": "0xB0", 372 "UMask": "0x80", 373 "BriefDescription": "Any memory transaction that reached the SQ.", 374 "Counter": "0,1,2,3", 375 "EventName": "OFFCORE_REQUESTS.ALL_REQUESTS", 376 "PublicDescription": "Counts memory transactions reached the super queue including requests initiated by the core, all L3 prefetches, page walks, etc..", 377 "SampleAfterValue": "100003", 378 "CounterHTOff": "0,1,2,3,4,5,6,7" 379 }, 380 { 381 "EventCode": "0xB2", 382 "UMask": "0x1", 383 "BriefDescription": "Offcore requests buffer cannot take more entries for this thread core.", 384 "Counter": "0,1,2,3", 385 "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL", 386 "PublicDescription": "Counts the number of cases when the offcore requests buffer cannot take more entries for the core. This can happen when the superqueue does not contain eligible entries, or when L1D writeback pending FIFO requests is full.Note: Writeback pending FIFO has six entries.", 387 "SampleAfterValue": "2000003", 388 "CounterHTOff": "0,1,2,3,4,5,6,7" 389 }, 390 { 391 "EventCode": "0xB7, 0xBB", 392 "UMask": "0x1", 393 "BriefDescription": "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction", 394 "Counter": "0,1,2,3", 395 "EventName": "OFFCORE_RESPONSE", 396 "PublicDescription": "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction.", 397 "SampleAfterValue": "100003", 398 "CounterHTOff": "0,1,2,3" 399 }, 400 { 401 "EventCode": "0xD0", 402 "UMask": "0x11", 403 "BriefDescription": "Retired load instructions that miss the STLB. (Precise Event)", 404 "Data_LA": "1", 405 "PEBS": "1", 406 "Counter": "0,1,2,3", 407 "EventName": "MEM_INST_RETIRED.STLB_MISS_LOADS", 408 "PublicDescription": "Retired load instructions that miss the STLB.", 409 "SampleAfterValue": "100003", 410 "CounterHTOff": "0,1,2,3" 411 }, 412 { 413 "EventCode": "0xD0", 414 "UMask": "0x12", 415 "BriefDescription": "Retired store instructions that miss the STLB. (Precise Event)", 416 "Data_LA": "1", 417 "PEBS": "1", 418 "Counter": "0,1,2,3", 419 "EventName": "MEM_INST_RETIRED.STLB_MISS_STORES", 420 "PublicDescription": "Retired store instructions that miss the STLB.", 421 "SampleAfterValue": "100003", 422 "L1_Hit_Indication": "1", 423 "CounterHTOff": "0,1,2,3" 424 }, 425 { 426 "EventCode": "0xD0", 427 "UMask": "0x21", 428 "BriefDescription": "Retired load instructions with locked access. (Precise Event)", 429 "Data_LA": "1", 430 "PEBS": "1", 431 "Counter": "0,1,2,3", 432 "EventName": "MEM_INST_RETIRED.LOCK_LOADS", 433 "SampleAfterValue": "100007", 434 "CounterHTOff": "0,1,2,3" 435 }, 436 { 437 "EventCode": "0xD0", 438 "UMask": "0x41", 439 "BriefDescription": "Retired load instructions that split across a cacheline boundary. (Precise Event)", 440 "Data_LA": "1", 441 "PEBS": "1", 442 "Counter": "0,1,2,3", 443 "EventName": "MEM_INST_RETIRED.SPLIT_LOADS", 444 "SampleAfterValue": "100003", 445 "CounterHTOff": "0,1,2,3" 446 }, 447 { 448 "EventCode": "0xD0", 449 "UMask": "0x42", 450 "BriefDescription": "Retired store instructions that split across a cacheline boundary. (Precise Event)", 451 "Data_LA": "1", 452 "PEBS": "1", 453 "Counter": "0,1,2,3", 454 "EventName": "MEM_INST_RETIRED.SPLIT_STORES", 455 "SampleAfterValue": "100003", 456 "L1_Hit_Indication": "1", 457 "CounterHTOff": "0,1,2,3" 458 }, 459 { 460 "EventCode": "0xD0", 461 "UMask": "0x81", 462 "BriefDescription": "All retired load instructions. (Precise Event)", 463 "Data_LA": "1", 464 "PEBS": "1", 465 "Counter": "0,1,2,3", 466 "EventName": "MEM_INST_RETIRED.ALL_LOADS", 467 "SampleAfterValue": "2000003", 468 "CounterHTOff": "0,1,2,3" 469 }, 470 { 471 "EventCode": "0xD0", 472 "UMask": "0x82", 473 "BriefDescription": "All retired store instructions. (Precise Event)", 474 "Data_LA": "1", 475 "PEBS": "1", 476 "Counter": "0,1,2,3", 477 "EventName": "MEM_INST_RETIRED.ALL_STORES", 478 "PublicDescription": "All retired store instructions.", 479 "SampleAfterValue": "2000003", 480 "L1_Hit_Indication": "1", 481 "CounterHTOff": "0,1,2,3" 482 }, 483 { 484 "EventCode": "0xD1", 485 "UMask": "0x1", 486 "BriefDescription": "Retired load instructions with L1 cache hits as data sources", 487 "Data_LA": "1", 488 "PEBS": "1", 489 "Counter": "0,1,2,3", 490 "EventName": "MEM_LOAD_RETIRED.L1_HIT", 491 "PublicDescription": "Counts retired load instructions with at least one uop that hit in the L1 data cache. This event includes all SW prefetches and lock instructions regardless of the data source.", 492 "SampleAfterValue": "2000003", 493 "CounterHTOff": "0,1,2,3" 494 }, 495 { 496 "EventCode": "0xD1", 497 "UMask": "0x2", 498 "BriefDescription": "Retired load instructions with L2 cache hits as data sources", 499 "Data_LA": "1", 500 "PEBS": "1", 501 "Counter": "0,1,2,3", 502 "EventName": "MEM_LOAD_RETIRED.L2_HIT", 503 "PublicDescription": "Retired load instructions with L2 cache hits as data sources.", 504 "SampleAfterValue": "100003", 505 "CounterHTOff": "0,1,2,3" 506 }, 507 { 508 "EventCode": "0xD1", 509 "UMask": "0x4", 510 "BriefDescription": "Retired load instructions with L3 cache hits as data sources", 511 "Data_LA": "1", 512 "PEBS": "1", 513 "Counter": "0,1,2,3", 514 "EventName": "MEM_LOAD_RETIRED.L3_HIT", 515 "PublicDescription": "Retired load instructions with L3 cache hits as data sources.", 516 "SampleAfterValue": "50021", 517 "CounterHTOff": "0,1,2,3" 518 }, 519 { 520 "EventCode": "0xD1", 521 "UMask": "0x8", 522 "BriefDescription": "Retired load instructions missed L1 cache as data sources", 523 "Data_LA": "1", 524 "PEBS": "1", 525 "Counter": "0,1,2,3", 526 "EventName": "MEM_LOAD_RETIRED.L1_MISS", 527 "PublicDescription": "Counts retired load instructions with at least one uop that missed in the L1 cache.", 528 "SampleAfterValue": "100003", 529 "CounterHTOff": "0,1,2,3" 530 }, 531 { 532 "EventCode": "0xD1", 533 "UMask": "0x10", 534 "BriefDescription": "Retired load instructions missed L2 cache as data sources", 535 "Data_LA": "1", 536 "PEBS": "1", 537 "Counter": "0,1,2,3", 538 "EventName": "MEM_LOAD_RETIRED.L2_MISS", 539 "PublicDescription": "Retired load instructions missed L2 cache as data sources.", 540 "SampleAfterValue": "50021", 541 "CounterHTOff": "0,1,2,3" 542 }, 543 { 544 "EventCode": "0xD1", 545 "UMask": "0x20", 546 "BriefDescription": "Retired load instructions missed L3 cache as data sources", 547 "Data_LA": "1", 548 "PEBS": "1", 549 "Counter": "0,1,2,3", 550 "EventName": "MEM_LOAD_RETIRED.L3_MISS", 551 "PublicDescription": "Retired load instructions missed L3 cache as data sources.", 552 "SampleAfterValue": "100007", 553 "CounterHTOff": "0,1,2,3" 554 }, 555 { 556 "EventCode": "0xD1", 557 "UMask": "0x40", 558 "BriefDescription": "Retired load instructions which data sources were load missed L1 but hit FB due to preceding miss to the same cache line with data not ready", 559 "Data_LA": "1", 560 "PEBS": "1", 561 "Counter": "0,1,2,3", 562 "EventName": "MEM_LOAD_RETIRED.FB_HIT", 563 "PublicDescription": "Counts retired load instructions with at least one uop was load missed in L1 but hit FB (Fill Buffers) due to preceding miss to the same cache line with data not ready.", 564 "SampleAfterValue": "100007", 565 "CounterHTOff": "0,1,2,3" 566 }, 567 { 568 "EventCode": "0xD2", 569 "UMask": "0x1", 570 "BriefDescription": "Retired load instructions which data sources were L3 hit and cross-core snoop missed in on-pkg core cache.", 571 "Data_LA": "1", 572 "PEBS": "1", 573 "Counter": "0,1,2,3", 574 "EventName": "MEM_LOAD_L3_HIT_RETIRED.XSNP_MISS", 575 "SampleAfterValue": "20011", 576 "CounterHTOff": "0,1,2,3" 577 }, 578 { 579 "EventCode": "0xD2", 580 "UMask": "0x2", 581 "BriefDescription": "Retired load instructions which data sources were L3 and cross-core snoop hits in on-pkg core cache", 582 "Data_LA": "1", 583 "PEBS": "1", 584 "Counter": "0,1,2,3", 585 "EventName": "MEM_LOAD_L3_HIT_RETIRED.XSNP_HIT", 586 "PublicDescription": "Retired load instructions which data sources were L3 and cross-core snoop hits in on-pkg core cache.", 587 "SampleAfterValue": "20011", 588 "CounterHTOff": "0,1,2,3" 589 }, 590 { 591 "EventCode": "0xD2", 592 "UMask": "0x4", 593 "BriefDescription": "Retired load instructions which data sources were HitM responses from shared L3", 594 "Data_LA": "1", 595 "PEBS": "1", 596 "Counter": "0,1,2,3", 597 "EventName": "MEM_LOAD_L3_HIT_RETIRED.XSNP_HITM", 598 "PublicDescription": "Retired load instructions which data sources were HitM responses from shared L3.", 599 "SampleAfterValue": "20011", 600 "CounterHTOff": "0,1,2,3" 601 }, 602 { 603 "EventCode": "0xD2", 604 "UMask": "0x8", 605 "BriefDescription": "Retired load instructions which data sources were hits in L3 without snoops required", 606 "Data_LA": "1", 607 "PEBS": "1", 608 "Counter": "0,1,2,3", 609 "EventName": "MEM_LOAD_L3_HIT_RETIRED.XSNP_NONE", 610 "PublicDescription": "Retired load instructions which data sources were hits in L3 without snoops required.", 611 "SampleAfterValue": "100003", 612 "CounterHTOff": "0,1,2,3" 613 }, 614 { 615 "EventCode": "0xD3", 616 "UMask": "0x1", 617 "BriefDescription": "Retired load instructions which data sources missed L3 but serviced from local dram", 618 "Data_LA": "1", 619 "PEBS": "1", 620 "Counter": "0,1,2,3", 621 "EventName": "MEM_LOAD_L3_MISS_RETIRED.LOCAL_DRAM", 622 "SampleAfterValue": "100007", 623 "CounterHTOff": "0,1,2,3" 624 }, 625 { 626 "EventCode": "0xD3", 627 "UMask": "0x2", 628 "BriefDescription": "Retired load instructions which data sources missed L3 but serviced from remote dram", 629 "Data_LA": "1", 630 "PEBS": "1", 631 "Counter": "0,1,2,3", 632 "EventName": "MEM_LOAD_L3_MISS_RETIRED.REMOTE_DRAM", 633 "SampleAfterValue": "100007", 634 "CounterHTOff": "0,1,2,3" 635 }, 636 { 637 "EventCode": "0xD3", 638 "UMask": "0x4", 639 "BriefDescription": "Retired load instructions whose data sources was remote HITM", 640 "Data_LA": "1", 641 "PEBS": "1", 642 "Counter": "0,1,2,3", 643 "EventName": "MEM_LOAD_L3_MISS_RETIRED.REMOTE_HITM", 644 "SampleAfterValue": "100007", 645 "CounterHTOff": "0,1,2,3" 646 }, 647 { 648 "EventCode": "0xD3", 649 "UMask": "0x8", 650 "BriefDescription": "Retired load instructions whose data sources was forwarded from a remote cache", 651 "Data_LA": "1", 652 "PEBS": "1", 653 "Counter": "0,1,2,3", 654 "EventName": "MEM_LOAD_L3_MISS_RETIRED.REMOTE_FWD", 655 "SampleAfterValue": "100007", 656 "CounterHTOff": "0,1,2,3" 657 }, 658 { 659 "EventCode": "0xD4", 660 "UMask": "0x4", 661 "BriefDescription": "Retired instructions with at least 1 uncacheable load or lock.", 662 "Data_LA": "1", 663 "PEBS": "1", 664 "Counter": "0,1,2,3", 665 "EventName": "MEM_LOAD_MISC_RETIRED.UC", 666 "SampleAfterValue": "100007", 667 "CounterHTOff": "0,1,2,3" 668 }, 669 { 670 "EventCode": "0xF0", 671 "UMask": "0x40", 672 "BriefDescription": "L2 writebacks that access L2 cache", 673 "Counter": "0,1,2,3", 674 "EventName": "L2_TRANS.L2_WB", 675 "PublicDescription": "Counts L2 writebacks that access L2 cache.", 676 "SampleAfterValue": "200003", 677 "CounterHTOff": "0,1,2,3,4,5,6,7" 678 }, 679 { 680 "EventCode": "0xF1", 681 "UMask": "0x1f", 682 "BriefDescription": "L2 cache lines filling L2", 683 "Counter": "0,1,2,3", 684 "EventName": "L2_LINES_IN.ALL", 685 "PublicDescription": "Counts the number of L2 cache lines filling the L2. Counting does not cover rejects.", 686 "SampleAfterValue": "100003", 687 "CounterHTOff": "0,1,2,3,4,5,6,7" 688 }, 689 { 690 "EventCode": "0xF2", 691 "UMask": "0x1", 692 "BriefDescription": "Counts the number of lines that are silently dropped by L2 cache when triggered by an L2 cache fill. These lines are typically in Shared state. A non-threaded event.", 693 "Counter": "0,1,2,3", 694 "EventName": "L2_LINES_OUT.SILENT", 695 "PublicDescription": "Counts the number of lines that are silently dropped by L2 cache when triggered by an L2 cache fill. These lines are typically in Shared or Exclusive state. A non-threaded event.", 696 "SampleAfterValue": "200003", 697 "CounterHTOff": "0,1,2,3,4,5,6,7" 698 }, 699 { 700 "EventCode": "0xF2", 701 "UMask": "0x2", 702 "BriefDescription": "Counts the number of lines that are evicted by L2 cache when triggered by an L2 cache fill. Those lines can be either in modified state or clean state. Modified lines may either be written back to L3 or directly written to memory and not allocated in L3. Clean lines may either be allocated in L3 or dropped", 703 "Counter": "0,1,2,3", 704 "EventName": "L2_LINES_OUT.NON_SILENT", 705 "PublicDescription": "Counts the number of lines that are evicted by L2 cache when triggered by an L2 cache fill. Those lines are in Modified state. Modified lines are written back to L3", 706 "SampleAfterValue": "200003", 707 "CounterHTOff": "0,1,2,3,4,5,6,7" 708 }, 709 { 710 "EventCode": "0xF2", 711 "UMask": "0x4", 712 "BriefDescription": "This event is deprecated. Refer to new event L2_LINES_OUT.USELESS_HWPF", 713 "Deprecated": "1", 714 "Counter": "0,1,2,3", 715 "EventName": "L2_LINES_OUT.USELESS_PREF", 716 "PublicDescription": "This event is deprecated. Refer to new event L2_LINES_OUT.USELESS_HWPF", 717 "SampleAfterValue": "200003", 718 "CounterHTOff": "0,1,2,3,4,5,6,7" 719 }, 720 { 721 "EventCode": "0xF2", 722 "UMask": "0x4", 723 "BriefDescription": "Counts the number of lines that have been hardware prefetched but not used and now evicted by L2 cache", 724 "Counter": "0,1,2,3", 725 "EventName": "L2_LINES_OUT.USELESS_HWPF", 726 "SampleAfterValue": "200003", 727 "CounterHTOff": "0,1,2,3,4,5,6,7" 728 }, 729 { 730 "EventCode": "0xF4", 731 "UMask": "0x10", 732 "BriefDescription": "Number of cache line split locks sent to uncore.", 733 "Counter": "0,1,2,3", 734 "EventName": "SQ_MISC.SPLIT_LOCK", 735 "PublicDescription": "Counts the number of cache line split locks sent to the uncore.", 736 "SampleAfterValue": "100003", 737 "CounterHTOff": "0,1,2,3,4,5,6,7" 738 }, 739 { 740 "Offcore": "1", 741 "EventCode": "0xB7, 0xBB", 742 "UMask": "0x1", 743 "BriefDescription": "Counts demand data reads have any response type.", 744 "MSRValue": "0x0000010001", 745 "Counter": "0,1,2,3", 746 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_RESPONSE", 747 "MSRIndex": "0x1a6, 0x1a7", 748 "PublicDescription": "Counts demand data reads have any response type.", 749 "SampleAfterValue": "100003", 750 "CounterHTOff": "0,1,2,3" 751 }, 752 { 753 "Offcore": "1", 754 "EventCode": "0xB7, 0xBB", 755 "UMask": "0x1", 756 "BriefDescription": "Counts demand data reads TBD TBD", 757 "MSRValue": "0x01003C0001", 758 "Counter": "0,1,2,3", 759 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.NO_SNOOP_NEEDED", 760 "MSRIndex": "0x1a6, 0x1a7", 761 "PublicDescription": "Counts demand data reads TBD TBD", 762 "SampleAfterValue": "100003", 763 "CounterHTOff": "0,1,2,3" 764 }, 765 { 766 "Offcore": "1", 767 "EventCode": "0xB7, 0xBB", 768 "UMask": "0x1", 769 "BriefDescription": "Counts demand data reads TBD TBD", 770 "MSRValue": "0x04003C0001", 771 "Counter": "0,1,2,3", 772 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 773 "MSRIndex": "0x1a6, 0x1a7", 774 "PublicDescription": "Counts demand data reads TBD TBD", 775 "SampleAfterValue": "100003", 776 "CounterHTOff": "0,1,2,3" 777 }, 778 { 779 "Offcore": "1", 780 "EventCode": "0xB7, 0xBB", 781 "UMask": "0x1", 782 "BriefDescription": "Counts demand data reads TBD TBD", 783 "MSRValue": "0x10003C0001", 784 "Counter": "0,1,2,3", 785 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HITM_OTHER_CORE", 786 "MSRIndex": "0x1a6, 0x1a7", 787 "PublicDescription": "Counts demand data reads TBD TBD", 788 "SampleAfterValue": "100003", 789 "CounterHTOff": "0,1,2,3" 790 }, 791 { 792 "Offcore": "1", 793 "EventCode": "0xB7, 0xBB", 794 "UMask": "0x1", 795 "BriefDescription": "Counts demand data reads TBD TBD", 796 "MSRValue": "0x3F803C0001", 797 "Counter": "0,1,2,3", 798 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.ANY_SNOOP", 799 "MSRIndex": "0x1a6, 0x1a7", 800 "PublicDescription": "Counts demand data reads TBD TBD", 801 "SampleAfterValue": "100003", 802 "CounterHTOff": "0,1,2,3" 803 }, 804 { 805 "Offcore": "1", 806 "EventCode": "0xB7, 0xBB", 807 "UMask": "0x1", 808 "BriefDescription": "Counts all demand data writes (RFOs) have any response type.", 809 "MSRValue": "0x0000010002", 810 "Counter": "0,1,2,3", 811 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_RESPONSE", 812 "MSRIndex": "0x1a6, 0x1a7", 813 "PublicDescription": "Counts all demand data writes (RFOs) have any response type.", 814 "SampleAfterValue": "100003", 815 "CounterHTOff": "0,1,2,3" 816 }, 817 { 818 "Offcore": "1", 819 "EventCode": "0xB7, 0xBB", 820 "UMask": "0x1", 821 "BriefDescription": "Counts all demand data writes (RFOs) TBD TBD", 822 "MSRValue": "0x01003C0002", 823 "Counter": "0,1,2,3", 824 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.NO_SNOOP_NEEDED", 825 "MSRIndex": "0x1a6, 0x1a7", 826 "PublicDescription": "Counts all demand data writes (RFOs) TBD TBD", 827 "SampleAfterValue": "100003", 828 "CounterHTOff": "0,1,2,3" 829 }, 830 { 831 "Offcore": "1", 832 "EventCode": "0xB7, 0xBB", 833 "UMask": "0x1", 834 "BriefDescription": "Counts all demand data writes (RFOs) TBD TBD", 835 "MSRValue": "0x04003C0002", 836 "Counter": "0,1,2,3", 837 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", 838 "MSRIndex": "0x1a6, 0x1a7", 839 "PublicDescription": "Counts all demand data writes (RFOs) TBD TBD", 840 "SampleAfterValue": "100003", 841 "CounterHTOff": "0,1,2,3" 842 }, 843 { 844 "Offcore": "1", 845 "EventCode": "0xB7, 0xBB", 846 "UMask": "0x1", 847 "BriefDescription": "Counts all demand data writes (RFOs) TBD TBD", 848 "MSRValue": "0x10003C0002", 849 "Counter": "0,1,2,3", 850 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HITM_OTHER_CORE", 851 "MSRIndex": "0x1a6, 0x1a7", 852 "PublicDescription": "Counts all demand data writes (RFOs) TBD TBD", 853 "SampleAfterValue": "100003", 854 "CounterHTOff": "0,1,2,3" 855 }, 856 { 857 "Offcore": "1", 858 "EventCode": "0xB7, 0xBB", 859 "UMask": "0x1", 860 "BriefDescription": "Counts all demand data writes (RFOs) TBD TBD", 861 "MSRValue": "0x3F803C0002", 862 "Counter": "0,1,2,3", 863 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.ANY_SNOOP", 864 "MSRIndex": "0x1a6, 0x1a7", 865 "PublicDescription": "Counts all demand data writes (RFOs) TBD TBD", 866 "SampleAfterValue": "100003", 867 "CounterHTOff": "0,1,2,3" 868 }, 869 { 870 "Offcore": "1", 871 "EventCode": "0xB7, 0xBB", 872 "UMask": "0x1", 873 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any response type.", 874 "MSRValue": "0x0000010004", 875 "Counter": "0,1,2,3", 876 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.ANY_RESPONSE", 877 "MSRIndex": "0x1a6, 0x1a7", 878 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any response type.", 879 "SampleAfterValue": "100003", 880 "CounterHTOff": "0,1,2,3" 881 }, 882 { 883 "Offcore": "1", 884 "EventCode": "0xB7, 0xBB", 885 "UMask": "0x1", 886 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 887 "MSRValue": "0x01003C0004", 888 "Counter": "0,1,2,3", 889 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.NO_SNOOP_NEEDED", 890 "MSRIndex": "0x1a6, 0x1a7", 891 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 892 "SampleAfterValue": "100003", 893 "CounterHTOff": "0,1,2,3" 894 }, 895 { 896 "Offcore": "1", 897 "EventCode": "0xB7, 0xBB", 898 "UMask": "0x1", 899 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 900 "MSRValue": "0x04003C0004", 901 "Counter": "0,1,2,3", 902 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 903 "MSRIndex": "0x1a6, 0x1a7", 904 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 905 "SampleAfterValue": "100003", 906 "CounterHTOff": "0,1,2,3" 907 }, 908 { 909 "Offcore": "1", 910 "EventCode": "0xB7, 0xBB", 911 "UMask": "0x1", 912 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 913 "MSRValue": "0x10003C0004", 914 "Counter": "0,1,2,3", 915 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HITM_OTHER_CORE", 916 "MSRIndex": "0x1a6, 0x1a7", 917 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 918 "SampleAfterValue": "100003", 919 "CounterHTOff": "0,1,2,3" 920 }, 921 { 922 "Offcore": "1", 923 "EventCode": "0xB7, 0xBB", 924 "UMask": "0x1", 925 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 926 "MSRValue": "0x3F803C0004", 927 "Counter": "0,1,2,3", 928 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.ANY_SNOOP", 929 "MSRIndex": "0x1a6, 0x1a7", 930 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that TBD TBD", 931 "SampleAfterValue": "100003", 932 "CounterHTOff": "0,1,2,3" 933 }, 934 { 935 "Offcore": "1", 936 "EventCode": "0xB7, 0xBB", 937 "UMask": "0x1", 938 "BriefDescription": "Counts prefetch (that bring data to L2) data reads have any response type.", 939 "MSRValue": "0x0000010010", 940 "Counter": "0,1,2,3", 941 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.ANY_RESPONSE", 942 "MSRIndex": "0x1a6, 0x1a7", 943 "PublicDescription": "Counts prefetch (that bring data to L2) data reads have any response type.", 944 "SampleAfterValue": "100003", 945 "CounterHTOff": "0,1,2,3" 946 }, 947 { 948 "Offcore": "1", 949 "EventCode": "0xB7, 0xBB", 950 "UMask": "0x1", 951 "BriefDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 952 "MSRValue": "0x01003C0010", 953 "Counter": "0,1,2,3", 954 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.NO_SNOOP_NEEDED", 955 "MSRIndex": "0x1a6, 0x1a7", 956 "PublicDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 957 "SampleAfterValue": "100003", 958 "CounterHTOff": "0,1,2,3" 959 }, 960 { 961 "Offcore": "1", 962 "EventCode": "0xB7, 0xBB", 963 "UMask": "0x1", 964 "BriefDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 965 "MSRValue": "0x04003C0010", 966 "Counter": "0,1,2,3", 967 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 968 "MSRIndex": "0x1a6, 0x1a7", 969 "PublicDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 970 "SampleAfterValue": "100003", 971 "CounterHTOff": "0,1,2,3" 972 }, 973 { 974 "Offcore": "1", 975 "EventCode": "0xB7, 0xBB", 976 "UMask": "0x1", 977 "BriefDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 978 "MSRValue": "0x10003C0010", 979 "Counter": "0,1,2,3", 980 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.HITM_OTHER_CORE", 981 "MSRIndex": "0x1a6, 0x1a7", 982 "PublicDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 983 "SampleAfterValue": "100003", 984 "CounterHTOff": "0,1,2,3" 985 }, 986 { 987 "Offcore": "1", 988 "EventCode": "0xB7, 0xBB", 989 "UMask": "0x1", 990 "BriefDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 991 "MSRValue": "0x3F803C0010", 992 "Counter": "0,1,2,3", 993 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.ANY_SNOOP", 994 "MSRIndex": "0x1a6, 0x1a7", 995 "PublicDescription": "Counts prefetch (that bring data to L2) data reads TBD TBD", 996 "SampleAfterValue": "100003", 997 "CounterHTOff": "0,1,2,3" 998 }, 999 { 1000 "Offcore": "1", 1001 "EventCode": "0xB7, 0xBB", 1002 "UMask": "0x1", 1003 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs have any response type.", 1004 "MSRValue": "0x0000010020", 1005 "Counter": "0,1,2,3", 1006 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.ANY_RESPONSE", 1007 "MSRIndex": "0x1a6, 0x1a7", 1008 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs have any response type.", 1009 "SampleAfterValue": "100003", 1010 "CounterHTOff": "0,1,2,3" 1011 }, 1012 { 1013 "Offcore": "1", 1014 "EventCode": "0xB7, 0xBB", 1015 "UMask": "0x1", 1016 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1017 "MSRValue": "0x01003C0020", 1018 "Counter": "0,1,2,3", 1019 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.NO_SNOOP_NEEDED", 1020 "MSRIndex": "0x1a6, 0x1a7", 1021 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1022 "SampleAfterValue": "100003", 1023 "CounterHTOff": "0,1,2,3" 1024 }, 1025 { 1026 "Offcore": "1", 1027 "EventCode": "0xB7, 0xBB", 1028 "UMask": "0x1", 1029 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1030 "MSRValue": "0x04003C0020", 1031 "Counter": "0,1,2,3", 1032 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1033 "MSRIndex": "0x1a6, 0x1a7", 1034 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1035 "SampleAfterValue": "100003", 1036 "CounterHTOff": "0,1,2,3" 1037 }, 1038 { 1039 "Offcore": "1", 1040 "EventCode": "0xB7, 0xBB", 1041 "UMask": "0x1", 1042 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1043 "MSRValue": "0x10003C0020", 1044 "Counter": "0,1,2,3", 1045 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.HITM_OTHER_CORE", 1046 "MSRIndex": "0x1a6, 0x1a7", 1047 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1048 "SampleAfterValue": "100003", 1049 "CounterHTOff": "0,1,2,3" 1050 }, 1051 { 1052 "Offcore": "1", 1053 "EventCode": "0xB7, 0xBB", 1054 "UMask": "0x1", 1055 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1056 "MSRValue": "0x3F803C0020", 1057 "Counter": "0,1,2,3", 1058 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.ANY_SNOOP", 1059 "MSRIndex": "0x1a6, 0x1a7", 1060 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs TBD TBD", 1061 "SampleAfterValue": "100003", 1062 "CounterHTOff": "0,1,2,3" 1063 }, 1064 { 1065 "Offcore": "1", 1066 "EventCode": "0xB7, 0xBB", 1067 "UMask": "0x1", 1068 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads have any response type.", 1069 "MSRValue": "0x0000010080", 1070 "Counter": "0,1,2,3", 1071 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.ANY_RESPONSE", 1072 "MSRIndex": "0x1a6, 0x1a7", 1073 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads have any response type.", 1074 "SampleAfterValue": "100003", 1075 "CounterHTOff": "0,1,2,3" 1076 }, 1077 { 1078 "Offcore": "1", 1079 "EventCode": "0xB7, 0xBB", 1080 "UMask": "0x1", 1081 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1082 "MSRValue": "0x01003C0080", 1083 "Counter": "0,1,2,3", 1084 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.NO_SNOOP_NEEDED", 1085 "MSRIndex": "0x1a6, 0x1a7", 1086 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1087 "SampleAfterValue": "100003", 1088 "CounterHTOff": "0,1,2,3" 1089 }, 1090 { 1091 "Offcore": "1", 1092 "EventCode": "0xB7, 0xBB", 1093 "UMask": "0x1", 1094 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1095 "MSRValue": "0x04003C0080", 1096 "Counter": "0,1,2,3", 1097 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1098 "MSRIndex": "0x1a6, 0x1a7", 1099 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1100 "SampleAfterValue": "100003", 1101 "CounterHTOff": "0,1,2,3" 1102 }, 1103 { 1104 "Offcore": "1", 1105 "EventCode": "0xB7, 0xBB", 1106 "UMask": "0x1", 1107 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1108 "MSRValue": "0x10003C0080", 1109 "Counter": "0,1,2,3", 1110 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.HITM_OTHER_CORE", 1111 "MSRIndex": "0x1a6, 0x1a7", 1112 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1113 "SampleAfterValue": "100003", 1114 "CounterHTOff": "0,1,2,3" 1115 }, 1116 { 1117 "Offcore": "1", 1118 "EventCode": "0xB7, 0xBB", 1119 "UMask": "0x1", 1120 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1121 "MSRValue": "0x3F803C0080", 1122 "Counter": "0,1,2,3", 1123 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.ANY_SNOOP", 1124 "MSRIndex": "0x1a6, 0x1a7", 1125 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads TBD TBD", 1126 "SampleAfterValue": "100003", 1127 "CounterHTOff": "0,1,2,3" 1128 }, 1129 { 1130 "Offcore": "1", 1131 "EventCode": "0xB7, 0xBB", 1132 "UMask": "0x1", 1133 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs have any response type.", 1134 "MSRValue": "0x0000010100", 1135 "Counter": "0,1,2,3", 1136 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.ANY_RESPONSE", 1137 "MSRIndex": "0x1a6, 0x1a7", 1138 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs have any response type.", 1139 "SampleAfterValue": "100003", 1140 "CounterHTOff": "0,1,2,3" 1141 }, 1142 { 1143 "Offcore": "1", 1144 "EventCode": "0xB7, 0xBB", 1145 "UMask": "0x1", 1146 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1147 "MSRValue": "0x01003C0100", 1148 "Counter": "0,1,2,3", 1149 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.NO_SNOOP_NEEDED", 1150 "MSRIndex": "0x1a6, 0x1a7", 1151 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1152 "SampleAfterValue": "100003", 1153 "CounterHTOff": "0,1,2,3" 1154 }, 1155 { 1156 "Offcore": "1", 1157 "EventCode": "0xB7, 0xBB", 1158 "UMask": "0x1", 1159 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1160 "MSRValue": "0x04003C0100", 1161 "Counter": "0,1,2,3", 1162 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1163 "MSRIndex": "0x1a6, 0x1a7", 1164 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1165 "SampleAfterValue": "100003", 1166 "CounterHTOff": "0,1,2,3" 1167 }, 1168 { 1169 "Offcore": "1", 1170 "EventCode": "0xB7, 0xBB", 1171 "UMask": "0x1", 1172 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1173 "MSRValue": "0x10003C0100", 1174 "Counter": "0,1,2,3", 1175 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.HITM_OTHER_CORE", 1176 "MSRIndex": "0x1a6, 0x1a7", 1177 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1178 "SampleAfterValue": "100003", 1179 "CounterHTOff": "0,1,2,3" 1180 }, 1181 { 1182 "Offcore": "1", 1183 "EventCode": "0xB7, 0xBB", 1184 "UMask": "0x1", 1185 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1186 "MSRValue": "0x3F803C0100", 1187 "Counter": "0,1,2,3", 1188 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.ANY_SNOOP", 1189 "MSRIndex": "0x1a6, 0x1a7", 1190 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs TBD TBD", 1191 "SampleAfterValue": "100003", 1192 "CounterHTOff": "0,1,2,3" 1193 }, 1194 { 1195 "Offcore": "1", 1196 "EventCode": "0xB7, 0xBB", 1197 "UMask": "0x1", 1198 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests have any response type.", 1199 "MSRValue": "0x0000010400", 1200 "Counter": "0,1,2,3", 1201 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.ANY_RESPONSE", 1202 "MSRIndex": "0x1a6, 0x1a7", 1203 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests have any response type.", 1204 "SampleAfterValue": "100003", 1205 "CounterHTOff": "0,1,2,3" 1206 }, 1207 { 1208 "Offcore": "1", 1209 "EventCode": "0xB7, 0xBB", 1210 "UMask": "0x1", 1211 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1212 "MSRValue": "0x01003C0400", 1213 "Counter": "0,1,2,3", 1214 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.L3_HIT.NO_SNOOP_NEEDED", 1215 "MSRIndex": "0x1a6, 0x1a7", 1216 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1217 "SampleAfterValue": "100003", 1218 "CounterHTOff": "0,1,2,3" 1219 }, 1220 { 1221 "Offcore": "1", 1222 "EventCode": "0xB7, 0xBB", 1223 "UMask": "0x1", 1224 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1225 "MSRValue": "0x04003C0400", 1226 "Counter": "0,1,2,3", 1227 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1228 "MSRIndex": "0x1a6, 0x1a7", 1229 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1230 "SampleAfterValue": "100003", 1231 "CounterHTOff": "0,1,2,3" 1232 }, 1233 { 1234 "Offcore": "1", 1235 "EventCode": "0xB7, 0xBB", 1236 "UMask": "0x1", 1237 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1238 "MSRValue": "0x10003C0400", 1239 "Counter": "0,1,2,3", 1240 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.L3_HIT.HITM_OTHER_CORE", 1241 "MSRIndex": "0x1a6, 0x1a7", 1242 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1243 "SampleAfterValue": "100003", 1244 "CounterHTOff": "0,1,2,3" 1245 }, 1246 { 1247 "Offcore": "1", 1248 "EventCode": "0xB7, 0xBB", 1249 "UMask": "0x1", 1250 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1251 "MSRValue": "0x3F803C0400", 1252 "Counter": "0,1,2,3", 1253 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.L3_HIT.ANY_SNOOP", 1254 "MSRIndex": "0x1a6, 0x1a7", 1255 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests TBD TBD", 1256 "SampleAfterValue": "100003", 1257 "CounterHTOff": "0,1,2,3" 1258 }, 1259 { 1260 "Offcore": "1", 1261 "EventCode": "0xB7, 0xBB", 1262 "UMask": "0x1", 1263 "BriefDescription": "TBD have any response type.", 1264 "MSRValue": "0x0000010490", 1265 "Counter": "0,1,2,3", 1266 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.ANY_RESPONSE", 1267 "MSRIndex": "0x1a6, 0x1a7", 1268 "PublicDescription": "TBD have any response type.", 1269 "SampleAfterValue": "100003", 1270 "CounterHTOff": "0,1,2,3" 1271 }, 1272 { 1273 "Offcore": "1", 1274 "EventCode": "0xB7, 0xBB", 1275 "UMask": "0x1", 1276 "BriefDescription": "TBD TBD TBD", 1277 "MSRValue": "0x01003C0490", 1278 "Counter": "0,1,2,3", 1279 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.L3_HIT.NO_SNOOP_NEEDED", 1280 "MSRIndex": "0x1a6, 0x1a7", 1281 "PublicDescription": "TBD TBD TBD", 1282 "SampleAfterValue": "100003", 1283 "CounterHTOff": "0,1,2,3" 1284 }, 1285 { 1286 "Offcore": "1", 1287 "EventCode": "0xB7, 0xBB", 1288 "UMask": "0x1", 1289 "BriefDescription": "TBD TBD TBD", 1290 "MSRValue": "0x04003C0490", 1291 "Counter": "0,1,2,3", 1292 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1293 "MSRIndex": "0x1a6, 0x1a7", 1294 "PublicDescription": "TBD TBD TBD", 1295 "SampleAfterValue": "100003", 1296 "CounterHTOff": "0,1,2,3" 1297 }, 1298 { 1299 "Offcore": "1", 1300 "EventCode": "0xB7, 0xBB", 1301 "UMask": "0x1", 1302 "BriefDescription": "TBD TBD TBD", 1303 "MSRValue": "0x10003C0490", 1304 "Counter": "0,1,2,3", 1305 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.L3_HIT.HITM_OTHER_CORE", 1306 "MSRIndex": "0x1a6, 0x1a7", 1307 "PublicDescription": "TBD TBD TBD", 1308 "SampleAfterValue": "100003", 1309 "CounterHTOff": "0,1,2,3" 1310 }, 1311 { 1312 "Offcore": "1", 1313 "EventCode": "0xB7, 0xBB", 1314 "UMask": "0x1", 1315 "BriefDescription": "TBD TBD TBD", 1316 "MSRValue": "0x3F803C0490", 1317 "Counter": "0,1,2,3", 1318 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.L3_HIT.ANY_SNOOP", 1319 "MSRIndex": "0x1a6, 0x1a7", 1320 "PublicDescription": "TBD TBD TBD", 1321 "SampleAfterValue": "100003", 1322 "CounterHTOff": "0,1,2,3" 1323 }, 1324 { 1325 "Offcore": "1", 1326 "EventCode": "0xB7, 0xBB", 1327 "UMask": "0x1", 1328 "BriefDescription": "TBD have any response type.", 1329 "MSRValue": "0x0000010120", 1330 "Counter": "0,1,2,3", 1331 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.ANY_RESPONSE", 1332 "MSRIndex": "0x1a6, 0x1a7", 1333 "PublicDescription": "TBD have any response type.", 1334 "SampleAfterValue": "100003", 1335 "CounterHTOff": "0,1,2,3" 1336 }, 1337 { 1338 "Offcore": "1", 1339 "EventCode": "0xB7, 0xBB", 1340 "UMask": "0x1", 1341 "BriefDescription": "TBD TBD TBD", 1342 "MSRValue": "0x01003C0120", 1343 "Counter": "0,1,2,3", 1344 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.L3_HIT.NO_SNOOP_NEEDED", 1345 "MSRIndex": "0x1a6, 0x1a7", 1346 "PublicDescription": "TBD TBD TBD", 1347 "SampleAfterValue": "100003", 1348 "CounterHTOff": "0,1,2,3" 1349 }, 1350 { 1351 "Offcore": "1", 1352 "EventCode": "0xB7, 0xBB", 1353 "UMask": "0x1", 1354 "BriefDescription": "TBD TBD TBD", 1355 "MSRValue": "0x04003C0120", 1356 "Counter": "0,1,2,3", 1357 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1358 "MSRIndex": "0x1a6, 0x1a7", 1359 "PublicDescription": "TBD TBD TBD", 1360 "SampleAfterValue": "100003", 1361 "CounterHTOff": "0,1,2,3" 1362 }, 1363 { 1364 "Offcore": "1", 1365 "EventCode": "0xB7, 0xBB", 1366 "UMask": "0x1", 1367 "BriefDescription": "TBD TBD TBD", 1368 "MSRValue": "0x10003C0120", 1369 "Counter": "0,1,2,3", 1370 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.L3_HIT.HITM_OTHER_CORE", 1371 "MSRIndex": "0x1a6, 0x1a7", 1372 "PublicDescription": "TBD TBD TBD", 1373 "SampleAfterValue": "100003", 1374 "CounterHTOff": "0,1,2,3" 1375 }, 1376 { 1377 "Offcore": "1", 1378 "EventCode": "0xB7, 0xBB", 1379 "UMask": "0x1", 1380 "BriefDescription": "TBD TBD TBD", 1381 "MSRValue": "0x3F803C0120", 1382 "Counter": "0,1,2,3", 1383 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.L3_HIT.ANY_SNOOP", 1384 "MSRIndex": "0x1a6, 0x1a7", 1385 "PublicDescription": "TBD TBD TBD", 1386 "SampleAfterValue": "100003", 1387 "CounterHTOff": "0,1,2,3" 1388 }, 1389 { 1390 "Offcore": "1", 1391 "EventCode": "0xB7, 0xBB", 1392 "UMask": "0x1", 1393 "BriefDescription": "TBD have any response type.", 1394 "MSRValue": "0x0000010491", 1395 "Counter": "0,1,2,3", 1396 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.ANY_RESPONSE", 1397 "MSRIndex": "0x1a6, 0x1a7", 1398 "PublicDescription": "TBD have any response type.", 1399 "SampleAfterValue": "100003", 1400 "CounterHTOff": "0,1,2,3" 1401 }, 1402 { 1403 "Offcore": "1", 1404 "EventCode": "0xB7, 0xBB", 1405 "UMask": "0x1", 1406 "BriefDescription": "TBD TBD TBD", 1407 "MSRValue": "0x01003C0491", 1408 "Counter": "0,1,2,3", 1409 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.NO_SNOOP_NEEDED", 1410 "MSRIndex": "0x1a6, 0x1a7", 1411 "PublicDescription": "TBD TBD TBD", 1412 "SampleAfterValue": "100003", 1413 "CounterHTOff": "0,1,2,3" 1414 }, 1415 { 1416 "Offcore": "1", 1417 "EventCode": "0xB7, 0xBB", 1418 "UMask": "0x1", 1419 "BriefDescription": "TBD TBD TBD", 1420 "MSRValue": "0x04003C0491", 1421 "Counter": "0,1,2,3", 1422 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1423 "MSRIndex": "0x1a6, 0x1a7", 1424 "PublicDescription": "TBD TBD TBD", 1425 "SampleAfterValue": "100003", 1426 "CounterHTOff": "0,1,2,3" 1427 }, 1428 { 1429 "Offcore": "1", 1430 "EventCode": "0xB7, 0xBB", 1431 "UMask": "0x1", 1432 "BriefDescription": "TBD TBD TBD", 1433 "MSRValue": "0x10003C0491", 1434 "Counter": "0,1,2,3", 1435 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HITM_OTHER_CORE", 1436 "MSRIndex": "0x1a6, 0x1a7", 1437 "PublicDescription": "TBD TBD TBD", 1438 "SampleAfterValue": "100003", 1439 "CounterHTOff": "0,1,2,3" 1440 }, 1441 { 1442 "Offcore": "1", 1443 "EventCode": "0xB7, 0xBB", 1444 "UMask": "0x1", 1445 "BriefDescription": "TBD TBD TBD", 1446 "MSRValue": "0x3F803C0491", 1447 "Counter": "0,1,2,3", 1448 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.ANY_SNOOP", 1449 "MSRIndex": "0x1a6, 0x1a7", 1450 "PublicDescription": "TBD TBD TBD", 1451 "SampleAfterValue": "100003", 1452 "CounterHTOff": "0,1,2,3" 1453 }, 1454 { 1455 "Offcore": "1", 1456 "EventCode": "0xB7, 0xBB", 1457 "UMask": "0x1", 1458 "BriefDescription": "TBD have any response type.", 1459 "MSRValue": "0x0000010122", 1460 "Counter": "0,1,2,3", 1461 "EventName": "OFFCORE_RESPONSE.ALL_RFO.ANY_RESPONSE", 1462 "MSRIndex": "0x1a6, 0x1a7", 1463 "PublicDescription": "TBD have any response type.", 1464 "SampleAfterValue": "100003", 1465 "CounterHTOff": "0,1,2,3" 1466 }, 1467 { 1468 "Offcore": "1", 1469 "EventCode": "0xB7, 0xBB", 1470 "UMask": "0x1", 1471 "BriefDescription": "TBD TBD TBD", 1472 "MSRValue": "0x01003C0122", 1473 "Counter": "0,1,2,3", 1474 "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.NO_SNOOP_NEEDED", 1475 "MSRIndex": "0x1a6, 0x1a7", 1476 "PublicDescription": "TBD TBD TBD", 1477 "SampleAfterValue": "100003", 1478 "CounterHTOff": "0,1,2,3" 1479 }, 1480 { 1481 "Offcore": "1", 1482 "EventCode": "0xB7, 0xBB", 1483 "UMask": "0x1", 1484 "BriefDescription": "TBD TBD TBD", 1485 "MSRValue": "0x04003C0122", 1486 "Counter": "0,1,2,3", 1487 "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", 1488 "MSRIndex": "0x1a6, 0x1a7", 1489 "PublicDescription": "TBD TBD TBD", 1490 "SampleAfterValue": "100003", 1491 "CounterHTOff": "0,1,2,3" 1492 }, 1493 { 1494 "Offcore": "1", 1495 "EventCode": "0xB7, 0xBB", 1496 "UMask": "0x1", 1497 "BriefDescription": "TBD TBD TBD", 1498 "MSRValue": "0x10003C0122", 1499 "Counter": "0,1,2,3", 1500 "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HITM_OTHER_CORE", 1501 "MSRIndex": "0x1a6, 0x1a7", 1502 "PublicDescription": "TBD TBD TBD", 1503 "SampleAfterValue": "100003", 1504 "CounterHTOff": "0,1,2,3" 1505 }, 1506 { 1507 "Offcore": "1", 1508 "EventCode": "0xB7, 0xBB", 1509 "UMask": "0x1", 1510 "BriefDescription": "TBD TBD TBD", 1511 "MSRValue": "0x3F803C0122", 1512 "Counter": "0,1,2,3", 1513 "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.ANY_SNOOP", 1514 "MSRIndex": "0x1a6, 0x1a7", 1515 "PublicDescription": "TBD TBD TBD", 1516 "SampleAfterValue": "100003", 1517 "CounterHTOff": "0,1,2,3" 1518 }, 1519 { 1520 "Offcore": "1", 1521 "EventCode": "0xB7, 0xBB", 1522 "UMask": "0x1", 1523 "BriefDescription": "Counts demand data reads", 1524 "MSRValue": "0x08007C0001", 1525 "Counter": "0,1,2,3", 1526 "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1527 "PublicDescription": "Counts demand data reads", 1528 "SampleAfterValue": "100003", 1529 "CounterHTOff": "0,1,2,3" 1530 }, 1531 { 1532 "Offcore": "1", 1533 "EventCode": "0xB7, 0xBB", 1534 "UMask": "0x1", 1535 "BriefDescription": "Counts all demand data writes (RFOs)", 1536 "MSRValue": "0x08007C0002", 1537 "Counter": "0,1,2,3", 1538 "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.SNOOP_HIT_WITH_FWD", 1539 "PublicDescription": "Counts all demand data writes (RFOs)", 1540 "SampleAfterValue": "100003", 1541 "CounterHTOff": "0,1,2,3" 1542 }, 1543 { 1544 "Offcore": "1", 1545 "EventCode": "0xB7, 0xBB", 1546 "UMask": "0x1", 1547 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that", 1548 "MSRValue": "0x08007C0004", 1549 "Counter": "0,1,2,3", 1550 "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1551 "PublicDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that", 1552 "SampleAfterValue": "100003", 1553 "CounterHTOff": "0,1,2,3" 1554 }, 1555 { 1556 "Offcore": "1", 1557 "EventCode": "0xB7, 0xBB", 1558 "UMask": "0x1", 1559 "BriefDescription": "Counts prefetch (that bring data to L2) data reads", 1560 "MSRValue": "0x08007C0010", 1561 "Counter": "0,1,2,3", 1562 "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1563 "PublicDescription": "Counts prefetch (that bring data to L2) data reads", 1564 "SampleAfterValue": "100003", 1565 "CounterHTOff": "0,1,2,3" 1566 }, 1567 { 1568 "Offcore": "1", 1569 "EventCode": "0xB7, 0xBB", 1570 "UMask": "0x1", 1571 "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs", 1572 "MSRValue": "0x08007C0020", 1573 "Counter": "0,1,2,3", 1574 "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.SNOOP_HIT_WITH_FWD", 1575 "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs", 1576 "SampleAfterValue": "100003", 1577 "CounterHTOff": "0,1,2,3" 1578 }, 1579 { 1580 "Offcore": "1", 1581 "EventCode": "0xB7, 0xBB", 1582 "UMask": "0x1", 1583 "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads", 1584 "MSRValue": "0x08007C0080", 1585 "Counter": "0,1,2,3", 1586 "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1587 "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads", 1588 "SampleAfterValue": "100003", 1589 "CounterHTOff": "0,1,2,3" 1590 }, 1591 { 1592 "Offcore": "1", 1593 "EventCode": "0xB7, 0xBB", 1594 "UMask": "0x1", 1595 "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs", 1596 "MSRValue": "0x08007C0100", 1597 "Counter": "0,1,2,3", 1598 "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.SNOOP_HIT_WITH_FWD", 1599 "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs", 1600 "SampleAfterValue": "100003", 1601 "CounterHTOff": "0,1,2,3" 1602 }, 1603 { 1604 "Offcore": "1", 1605 "EventCode": "0xB7, 0xBB", 1606 "UMask": "0x1", 1607 "BriefDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests", 1608 "MSRValue": "0x08007C0400", 1609 "Counter": "0,1,2,3", 1610 "EventName": "OFFCORE_RESPONSE.PF_L1D_AND_SW.L3_HIT.SNOOP_HIT_WITH_FWD", 1611 "PublicDescription": "Counts L1 data cache hardware prefetch requests and software prefetch requests", 1612 "SampleAfterValue": "100003", 1613 "CounterHTOff": "0,1,2,3" 1614 }, 1615 { 1616 "Offcore": "1", 1617 "EventCode": "0xB7, 0xBB", 1618 "UMask": "0x1", 1619 "BriefDescription": "TBD", 1620 "MSRValue": "0x08007C0490", 1621 "Counter": "0,1,2,3", 1622 "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1623 "PublicDescription": "TBD", 1624 "SampleAfterValue": "100003", 1625 "CounterHTOff": "0,1,2,3" 1626 }, 1627 { 1628 "Offcore": "1", 1629 "EventCode": "0xB7, 0xBB", 1630 "UMask": "0x1", 1631 "BriefDescription": "TBD", 1632 "MSRValue": "0x08007C0120", 1633 "Counter": "0,1,2,3", 1634 "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.L3_HIT.SNOOP_HIT_WITH_FWD", 1635 "PublicDescription": "TBD", 1636 "SampleAfterValue": "100003", 1637 "CounterHTOff": "0,1,2,3" 1638 }, 1639 { 1640 "Offcore": "1", 1641 "EventCode": "0xB7, 0xBB", 1642 "UMask": "0x1", 1643 "BriefDescription": "TBD", 1644 "MSRValue": "0x08007C0491", 1645 "Counter": "0,1,2,3", 1646 "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.SNOOP_HIT_WITH_FWD", 1647 "PublicDescription": "TBD", 1648 "SampleAfterValue": "100003", 1649 "CounterHTOff": "0,1,2,3" 1650 }, 1651 { 1652 "Offcore": "1", 1653 "EventCode": "0xB7, 0xBB", 1654 "UMask": "0x1", 1655 "BriefDescription": "TBD", 1656 "MSRValue": "0x08007C0122", 1657 "Counter": "0,1,2,3", 1658 "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.SNOOP_HIT_WITH_FWD", 1659 "PublicDescription": "TBD", 1660 "SampleAfterValue": "100003", 1661 "CounterHTOff": "0,1,2,3" 1662 } 1663]