1[ 2 { 3 "BriefDescription": "Store misses in all DTLB levels that cause page walks", 4 "Counter": "0,1,2,3", 5 "CounterHTOff": "0,1,2,3,4,5,6,7", 6 "EventCode": "0x49", 7 "EventName": "DTLB_STORE_MISSES.MISS_CAUSES_A_WALK", 8 "PublicDescription": "Counts demand data stores that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.", 9 "SampleAfterValue": "100003", 10 "UMask": "0x1" 11 }, 12 { 13 "BriefDescription": "Page walk completed due to a demand data store to a 2M/4M page", 14 "Counter": "0,1,2,3", 15 "CounterHTOff": "0,1,2,3,4,5,6,7", 16 "EventCode": "0x49", 17 "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_2M_4M", 18 "PublicDescription": "Counts completed page walks (2M/4M sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 19 "SampleAfterValue": "100003", 20 "UMask": "0x4" 21 }, 22 { 23 "BriefDescription": "Counts 1 per cycle for each PMH that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake.", 24 "Counter": "0,1,2,3", 25 "CounterHTOff": "0,1,2,3,4,5,6,7", 26 "EventCode": "0x85", 27 "EventName": "ITLB_MISSES.WALK_PENDING", 28 "PublicDescription": "Counts 1 per cycle for each PMH (Page Miss Handler) that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake michroarchitecture.", 29 "SampleAfterValue": "100003", 30 "UMask": "0x10" 31 }, 32 { 33 "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (4K)", 34 "Counter": "0,1,2,3", 35 "CounterHTOff": "0,1,2,3,4,5,6,7", 36 "EventCode": "0x85", 37 "EventName": "ITLB_MISSES.WALK_COMPLETED_4K", 38 "PublicDescription": "Counts completed page walks (4K page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 39 "SampleAfterValue": "100003", 40 "UMask": "0x2" 41 }, 42 { 43 "BriefDescription": "Flushing of the Instruction TLB (ITLB) pages, includes 4k/2M/4M pages.", 44 "Counter": "0,1,2,3", 45 "CounterHTOff": "0,1,2,3,4,5,6,7", 46 "EventCode": "0xAE", 47 "EventName": "ITLB.ITLB_FLUSH", 48 "PublicDescription": "Counts the number of flushes of the big or small ITLB pages. Counting include both TLB Flush (covering all sets) and TLB Set Clear (set-specific).", 49 "SampleAfterValue": "100007", 50 "UMask": "0x1" 51 }, 52 { 53 "BriefDescription": "Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake.", 54 "Counter": "0,1,2,3", 55 "CounterHTOff": "0,1,2,3,4,5,6,7", 56 "CounterMask": "1", 57 "EventCode": "0x85", 58 "EventName": "ITLB_MISSES.WALK_ACTIVE", 59 "PublicDescription": "Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake microarchitecture.", 60 "SampleAfterValue": "100003", 61 "UMask": "0x10" 62 }, 63 { 64 "BriefDescription": "Loads that miss the DTLB and hit the STLB.", 65 "Counter": "0,1,2,3", 66 "CounterHTOff": "0,1,2,3,4,5,6,7", 67 "EventCode": "0x08", 68 "EventName": "DTLB_LOAD_MISSES.STLB_HIT", 69 "PublicDescription": "Counts loads that miss the DTLB (Data TLB) and hit the STLB (Second level TLB).", 70 "SampleAfterValue": "2000003", 71 "UMask": "0x20" 72 }, 73 { 74 "BriefDescription": "Counts 1 per cycle for each PMH that is busy with a page walk for a store. EPT page walk duration are excluded in Skylake.", 75 "Counter": "0,1,2,3", 76 "CounterHTOff": "0,1,2,3,4,5,6,7", 77 "EventCode": "0x49", 78 "EventName": "DTLB_STORE_MISSES.WALK_PENDING", 79 "PublicDescription": "Counts 1 per cycle for each PMH that is busy with a page walk for a store. EPT page walk duration are excluded in Skylake microarchitecture.", 80 "SampleAfterValue": "2000003", 81 "UMask": "0x10" 82 }, 83 { 84 "BriefDescription": "DTLB flush attempts of the thread-specific entries", 85 "Counter": "0,1,2,3", 86 "CounterHTOff": "0,1,2,3,4,5,6,7", 87 "EventCode": "0xBD", 88 "EventName": "TLB_FLUSH.DTLB_THREAD", 89 "PublicDescription": "Counts the number of DTLB flush attempts of the thread-specific entries.", 90 "SampleAfterValue": "100007", 91 "UMask": "0x1" 92 }, 93 { 94 "BriefDescription": "Counts 1 per cycle for each PMH that is busy with a page walk for a load. EPT page walk duration are excluded in Skylake.", 95 "Counter": "0,1,2,3", 96 "CounterHTOff": "0,1,2,3,4,5,6,7", 97 "EventCode": "0x08", 98 "EventName": "DTLB_LOAD_MISSES.WALK_PENDING", 99 "PublicDescription": "Counts 1 per cycle for each PMH that is busy with a page walk for a load. EPT page walk duration are excluded in Skylake microarchitecture.", 100 "SampleAfterValue": "2000003", 101 "UMask": "0x10" 102 }, 103 { 104 "BriefDescription": "Cycles when at least one PMH is busy with a page walk for a store. EPT page walk duration are excluded in Skylake.", 105 "Counter": "0,1,2,3", 106 "CounterHTOff": "0,1,2,3,4,5,6,7", 107 "CounterMask": "1", 108 "EventCode": "0x49", 109 "EventName": "DTLB_STORE_MISSES.WALK_ACTIVE", 110 "PublicDescription": "Counts cycles when at least one PMH (Page Miss Handler) is busy with a page walk for a store.", 111 "SampleAfterValue": "100003", 112 "UMask": "0x10" 113 }, 114 { 115 "BriefDescription": "Misses at all ITLB levels that cause page walks", 116 "Counter": "0,1,2,3", 117 "CounterHTOff": "0,1,2,3,4,5,6,7", 118 "EventCode": "0x85", 119 "EventName": "ITLB_MISSES.MISS_CAUSES_A_WALK", 120 "PublicDescription": "Counts page walks of any page size (4K/2M/4M/1G) caused by a code fetch. This implies it missed in the ITLB and further levels of TLB, but the walk need not have completed.", 121 "SampleAfterValue": "100003", 122 "UMask": "0x1" 123 }, 124 { 125 "BriefDescription": "Stores that miss the DTLB and hit the STLB.", 126 "Counter": "0,1,2,3", 127 "CounterHTOff": "0,1,2,3,4,5,6,7", 128 "EventCode": "0x49", 129 "EventName": "DTLB_STORE_MISSES.STLB_HIT", 130 "PublicDescription": "Stores that miss the DTLB (Data TLB) and hit the STLB (2nd Level TLB).", 131 "SampleAfterValue": "100003", 132 "UMask": "0x20" 133 }, 134 { 135 "BriefDescription": "Load miss in all TLB levels causes a page walk that completes. (All page sizes)", 136 "Counter": "0,1,2,3", 137 "CounterHTOff": "0,1,2,3,4,5,6,7", 138 "EventCode": "0x08", 139 "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED", 140 "PublicDescription": "Counts completed page walks (all page sizes) caused by demand data loads. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 141 "SampleAfterValue": "100003", 142 "UMask": "0xe" 143 }, 144 { 145 "BriefDescription": "Page walk completed due to a demand data store to a 4K page", 146 "Counter": "0,1,2,3", 147 "CounterHTOff": "0,1,2,3,4,5,6,7", 148 "EventCode": "0x49", 149 "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_4K", 150 "PublicDescription": "Counts completed page walks (4K sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 151 "SampleAfterValue": "100003", 152 "UMask": "0x2" 153 }, 154 { 155 "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (1G)", 156 "Counter": "0,1,2,3", 157 "CounterHTOff": "0,1,2,3,4,5,6,7", 158 "EventCode": "0x85", 159 "EventName": "ITLB_MISSES.WALK_COMPLETED_1G", 160 "PublicDescription": "Counts completed page walks (1G page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 161 "SampleAfterValue": "100003", 162 "UMask": "0x8" 163 }, 164 { 165 "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (All page sizes)", 166 "Counter": "0,1,2,3", 167 "CounterHTOff": "0,1,2,3,4,5,6,7", 168 "EventCode": "0x85", 169 "EventName": "ITLB_MISSES.WALK_COMPLETED", 170 "PublicDescription": "Counts completed page walks (all page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 171 "SampleAfterValue": "100003", 172 "UMask": "0xe" 173 }, 174 { 175 "BriefDescription": "Page walk completed due to a demand data load to a 4K page", 176 "Counter": "0,1,2,3", 177 "CounterHTOff": "0,1,2,3,4,5,6,7", 178 "EventCode": "0x08", 179 "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_4K", 180 "PublicDescription": "Counts completed page walks (4K sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 181 "SampleAfterValue": "2000003", 182 "UMask": "0x2" 183 }, 184 { 185 "BriefDescription": "Instruction fetch requests that miss the ITLB and hit the STLB.", 186 "Counter": "0,1,2,3", 187 "CounterHTOff": "0,1,2,3,4,5,6,7", 188 "EventCode": "0x85", 189 "EventName": "ITLB_MISSES.STLB_HIT", 190 "SampleAfterValue": "100003", 191 "UMask": "0x20" 192 }, 193 { 194 "BriefDescription": "Page walk completed due to a demand data load to a 2M/4M page", 195 "Counter": "0,1,2,3", 196 "CounterHTOff": "0,1,2,3,4,5,6,7", 197 "EventCode": "0x08", 198 "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_2M_4M", 199 "PublicDescription": "Counts completed page walks (2M/4M sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 200 "SampleAfterValue": "2000003", 201 "UMask": "0x4" 202 }, 203 { 204 "BriefDescription": "Load misses in all DTLB levels that cause page walks", 205 "Counter": "0,1,2,3", 206 "CounterHTOff": "0,1,2,3,4,5,6,7", 207 "EventCode": "0x08", 208 "EventName": "DTLB_LOAD_MISSES.MISS_CAUSES_A_WALK", 209 "PublicDescription": "Counts demand data loads that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.", 210 "SampleAfterValue": "100003", 211 "UMask": "0x1" 212 }, 213 { 214 "BriefDescription": "Counts 1 per cycle for each PMH that is busy with a EPT (Extended Page Table) walk for any request type.", 215 "Counter": "0,1,2,3", 216 "CounterHTOff": "0,1,2,3,4,5,6,7", 217 "EventCode": "0x4f", 218 "EventName": "EPT.WALK_PENDING", 219 "PublicDescription": "Counts cycles for each PMH (Page Miss Handler) that is busy with an EPT (Extended Page Table) walk for any request type.", 220 "SampleAfterValue": "2000003", 221 "UMask": "0x10" 222 }, 223 { 224 "BriefDescription": "STLB flush attempts", 225 "Counter": "0,1,2,3", 226 "CounterHTOff": "0,1,2,3,4,5,6,7", 227 "EventCode": "0xBD", 228 "EventName": "TLB_FLUSH.STLB_ANY", 229 "PublicDescription": "Counts the number of any STLB flush attempts (such as entire, VPID, PCID, InvPage, CR3 write, etc.).", 230 "SampleAfterValue": "100007", 231 "UMask": "0x20" 232 }, 233 { 234 "BriefDescription": "Page walk completed due to a demand data load to a 1G page", 235 "Counter": "0,1,2,3", 236 "CounterHTOff": "0,1,2,3,4,5,6,7", 237 "EventCode": "0x08", 238 "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_1G", 239 "PublicDescription": "Counts completed page walks (1G sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 240 "SampleAfterValue": "2000003", 241 "UMask": "0x8" 242 }, 243 { 244 "BriefDescription": "Cycles when at least one PMH is busy with a page walk for a load. EPT page walk duration are excluded in Skylake.", 245 "Counter": "0,1,2,3", 246 "CounterHTOff": "0,1,2,3,4,5,6,7", 247 "CounterMask": "1", 248 "EventCode": "0x08", 249 "EventName": "DTLB_LOAD_MISSES.WALK_ACTIVE", 250 "PublicDescription": "Counts cycles when at least one PMH (Page Miss Handler) is busy with a page walk for a load.", 251 "SampleAfterValue": "100003", 252 "UMask": "0x10" 253 }, 254 { 255 "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (2M/4M)", 256 "Counter": "0,1,2,3", 257 "CounterHTOff": "0,1,2,3,4,5,6,7", 258 "EventCode": "0x85", 259 "EventName": "ITLB_MISSES.WALK_COMPLETED_2M_4M", 260 "PublicDescription": "Counts completed page walks (2M/4M page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.", 261 "SampleAfterValue": "100003", 262 "UMask": "0x4" 263 }, 264 { 265 "BriefDescription": "Store misses in all TLB levels causes a page walk that completes. (All page sizes)", 266 "Counter": "0,1,2,3", 267 "CounterHTOff": "0,1,2,3,4,5,6,7", 268 "EventCode": "0x49", 269 "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED", 270 "PublicDescription": "Counts completed page walks (all page sizes) caused by demand data stores. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 271 "SampleAfterValue": "100003", 272 "UMask": "0xe" 273 }, 274 { 275 "BriefDescription": "Page walk completed due to a demand data store to a 1G page", 276 "Counter": "0,1,2,3", 277 "CounterHTOff": "0,1,2,3,4,5,6,7", 278 "EventCode": "0x49", 279 "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_1G", 280 "PublicDescription": "Counts completed page walks (1G sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.", 281 "SampleAfterValue": "100003", 282 "UMask": "0x8" 283 } 284]