112c6385eSIan Rogers[
212c6385eSIan Rogers    {
39061dffdSZhengjun Xing        "BriefDescription": "AMX_OPS_RETIRED.BF16",
412c6385eSIan Rogers        "EventCode": "0xce",
512c6385eSIan Rogers        "EventName": "AMX_OPS_RETIRED.BF16",
612c6385eSIan Rogers        "SampleAfterValue": "1000003",
712c6385eSIan Rogers        "UMask": "0x2"
812c6385eSIan Rogers    },
912c6385eSIan Rogers    {
109061dffdSZhengjun Xing        "BriefDescription": "AMX_OPS_RETIRED.INT8",
1112c6385eSIan Rogers        "EventCode": "0xce",
1212c6385eSIan Rogers        "EventName": "AMX_OPS_RETIRED.INT8",
1312c6385eSIan Rogers        "SampleAfterValue": "1000003",
1412c6385eSIan Rogers        "UMask": "0x1"
1512c6385eSIan Rogers    },
1612c6385eSIan Rogers    {
1712c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.DIV_ACTIVE",
1812c6385eSIan Rogers        "CollectPEBSRecord": "2",
1912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
2012c6385eSIan Rogers        "CounterMask": "1",
2112c6385eSIan Rogers        "EventCode": "0xb0",
2212c6385eSIan Rogers        "EventName": "ARITH.DIVIDER_ACTIVE",
2312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
2412c6385eSIan Rogers        "SampleAfterValue": "1000003",
256a92916dSZhengjun Xing        "Speculative": "1",
2612c6385eSIan Rogers        "UMask": "0x9"
2712c6385eSIan Rogers    },
2812c6385eSIan Rogers    {
2912c6385eSIan Rogers        "BriefDescription": "Cycles when divide unit is busy executing divide or square root operations.",
3012c6385eSIan Rogers        "CollectPEBSRecord": "2",
3112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
3212c6385eSIan Rogers        "CounterMask": "1",
3312c6385eSIan Rogers        "EventCode": "0xb0",
3412c6385eSIan Rogers        "EventName": "ARITH.DIV_ACTIVE",
3512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
3612c6385eSIan Rogers        "PublicDescription": "Counts cycles when divide unit is busy executing divide or square root operations. Accounts for integer and floating-point operations.",
3712c6385eSIan Rogers        "SampleAfterValue": "1000003",
386a92916dSZhengjun Xing        "Speculative": "1",
3912c6385eSIan Rogers        "UMask": "0x9"
4012c6385eSIan Rogers    },
4112c6385eSIan Rogers    {
4212c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.FPDIV_ACTIVE",
4312c6385eSIan Rogers        "CollectPEBSRecord": "2",
4412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
4512c6385eSIan Rogers        "CounterMask": "1",
4612c6385eSIan Rogers        "EventCode": "0xb0",
4712c6385eSIan Rogers        "EventName": "ARITH.FP_DIVIDER_ACTIVE",
4812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
4912c6385eSIan Rogers        "SampleAfterValue": "1000003",
506a92916dSZhengjun Xing        "Speculative": "1",
5112c6385eSIan Rogers        "UMask": "0x1"
5212c6385eSIan Rogers    },
5312c6385eSIan Rogers    {
5412c6385eSIan Rogers        "BriefDescription": "This event counts the cycles the integer divider is busy.",
5512c6385eSIan Rogers        "CollectPEBSRecord": "2",
5612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
5712c6385eSIan Rogers        "EventCode": "0xb0",
5812c6385eSIan Rogers        "EventName": "ARITH.IDIV_ACTIVE",
5912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
6012c6385eSIan Rogers        "SampleAfterValue": "1000003",
616a92916dSZhengjun Xing        "Speculative": "1",
6212c6385eSIan Rogers        "UMask": "0x8"
6312c6385eSIan Rogers    },
6412c6385eSIan Rogers    {
6512c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.IDIV_ACTIVE",
6612c6385eSIan Rogers        "CollectPEBSRecord": "2",
6712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
6812c6385eSIan Rogers        "CounterMask": "1",
6912c6385eSIan Rogers        "EventCode": "0xb0",
7012c6385eSIan Rogers        "EventName": "ARITH.INT_DIVIDER_ACTIVE",
7112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
7212c6385eSIan Rogers        "SampleAfterValue": "1000003",
736a92916dSZhengjun Xing        "Speculative": "1",
7412c6385eSIan Rogers        "UMask": "0x8"
7512c6385eSIan Rogers    },
7612c6385eSIan Rogers    {
7712c6385eSIan Rogers        "BriefDescription": "Number of occurrences where a microcode assist is invoked by hardware.",
7812c6385eSIan Rogers        "CollectPEBSRecord": "2",
7912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
8012c6385eSIan Rogers        "EventCode": "0xc1",
8112c6385eSIan Rogers        "EventName": "ASSISTS.ANY",
8212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
83*9a1b4aa4SIan Rogers        "PublicDescription": "Counts the number of occurrences where a microcode assist is invoked by hardware. Examples include AD (page Access Dirty), FP and AVX related assists.",
8412c6385eSIan Rogers        "SampleAfterValue": "100003",
856a92916dSZhengjun Xing        "Speculative": "1",
86*9a1b4aa4SIan Rogers        "UMask": "0x1b"
8712c6385eSIan Rogers    },
8812c6385eSIan Rogers    {
8912c6385eSIan Rogers        "BriefDescription": "All branch instructions retired.",
9012c6385eSIan Rogers        "CollectPEBSRecord": "2",
9112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
9212c6385eSIan Rogers        "EventCode": "0xc4",
9312c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.ALL_BRANCHES",
9412c6385eSIan Rogers        "PEBS": "1",
9512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
9612c6385eSIan Rogers        "PublicDescription": "Counts all branch instructions retired.",
9712c6385eSIan Rogers        "SampleAfterValue": "400009"
9812c6385eSIan Rogers    },
9912c6385eSIan Rogers    {
10012c6385eSIan Rogers        "BriefDescription": "Conditional branch instructions retired.",
10112c6385eSIan Rogers        "CollectPEBSRecord": "2",
10212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
10312c6385eSIan Rogers        "EventCode": "0xc4",
10412c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND",
10512c6385eSIan Rogers        "PEBS": "1",
10612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
10712c6385eSIan Rogers        "PublicDescription": "Counts conditional branch instructions retired.",
10812c6385eSIan Rogers        "SampleAfterValue": "400009",
10912c6385eSIan Rogers        "UMask": "0x11"
11012c6385eSIan Rogers    },
11112c6385eSIan Rogers    {
11212c6385eSIan Rogers        "BriefDescription": "Not taken branch instructions retired.",
11312c6385eSIan Rogers        "CollectPEBSRecord": "2",
11412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
11512c6385eSIan Rogers        "EventCode": "0xc4",
11612c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND_NTAKEN",
11712c6385eSIan Rogers        "PEBS": "1",
11812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
11912c6385eSIan Rogers        "PublicDescription": "Counts not taken branch instructions retired.",
12012c6385eSIan Rogers        "SampleAfterValue": "400009",
12112c6385eSIan Rogers        "UMask": "0x10"
12212c6385eSIan Rogers    },
12312c6385eSIan Rogers    {
12412c6385eSIan Rogers        "BriefDescription": "Taken conditional branch instructions retired.",
12512c6385eSIan Rogers        "CollectPEBSRecord": "2",
12612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
12712c6385eSIan Rogers        "EventCode": "0xc4",
12812c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND_TAKEN",
12912c6385eSIan Rogers        "PEBS": "1",
13012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
13112c6385eSIan Rogers        "PublicDescription": "Counts taken conditional branch instructions retired.",
13212c6385eSIan Rogers        "SampleAfterValue": "400009",
13312c6385eSIan Rogers        "UMask": "0x1"
13412c6385eSIan Rogers    },
13512c6385eSIan Rogers    {
13612c6385eSIan Rogers        "BriefDescription": "Far branch instructions retired.",
13712c6385eSIan Rogers        "CollectPEBSRecord": "2",
13812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
13912c6385eSIan Rogers        "EventCode": "0xc4",
14012c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.FAR_BRANCH",
14112c6385eSIan Rogers        "PEBS": "1",
14212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
14312c6385eSIan Rogers        "PublicDescription": "Counts far branch instructions retired.",
14412c6385eSIan Rogers        "SampleAfterValue": "100007",
14512c6385eSIan Rogers        "UMask": "0x40"
14612c6385eSIan Rogers    },
14712c6385eSIan Rogers    {
14812c6385eSIan Rogers        "BriefDescription": "Indirect near branch instructions retired (excluding returns)",
14912c6385eSIan Rogers        "CollectPEBSRecord": "2",
15012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
15112c6385eSIan Rogers        "EventCode": "0xc4",
15212c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.INDIRECT",
15312c6385eSIan Rogers        "PEBS": "1",
15412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
15512c6385eSIan Rogers        "PublicDescription": "Counts near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
15612c6385eSIan Rogers        "SampleAfterValue": "100003",
15712c6385eSIan Rogers        "UMask": "0x80"
15812c6385eSIan Rogers    },
15912c6385eSIan Rogers    {
16012c6385eSIan Rogers        "BriefDescription": "Direct and indirect near call instructions retired.",
16112c6385eSIan Rogers        "CollectPEBSRecord": "2",
16212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
16312c6385eSIan Rogers        "EventCode": "0xc4",
16412c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_CALL",
16512c6385eSIan Rogers        "PEBS": "1",
16612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
16712c6385eSIan Rogers        "PublicDescription": "Counts both direct and indirect near call instructions retired.",
16812c6385eSIan Rogers        "SampleAfterValue": "100007",
16912c6385eSIan Rogers        "UMask": "0x2"
17012c6385eSIan Rogers    },
17112c6385eSIan Rogers    {
17212c6385eSIan Rogers        "BriefDescription": "Return instructions retired.",
17312c6385eSIan Rogers        "CollectPEBSRecord": "2",
17412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
17512c6385eSIan Rogers        "EventCode": "0xc4",
17612c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_RETURN",
17712c6385eSIan Rogers        "PEBS": "1",
17812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
17912c6385eSIan Rogers        "PublicDescription": "Counts return instructions retired.",
18012c6385eSIan Rogers        "SampleAfterValue": "100007",
18112c6385eSIan Rogers        "UMask": "0x8"
18212c6385eSIan Rogers    },
18312c6385eSIan Rogers    {
18412c6385eSIan Rogers        "BriefDescription": "Taken branch instructions retired.",
18512c6385eSIan Rogers        "CollectPEBSRecord": "2",
18612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
18712c6385eSIan Rogers        "EventCode": "0xc4",
18812c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_TAKEN",
18912c6385eSIan Rogers        "PEBS": "1",
19012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
19112c6385eSIan Rogers        "PublicDescription": "Counts taken branch instructions retired.",
19212c6385eSIan Rogers        "SampleAfterValue": "400009",
19312c6385eSIan Rogers        "UMask": "0x20"
19412c6385eSIan Rogers    },
19512c6385eSIan Rogers    {
19612c6385eSIan Rogers        "BriefDescription": "All mispredicted branch instructions retired.",
19712c6385eSIan Rogers        "CollectPEBSRecord": "2",
19812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
19912c6385eSIan Rogers        "EventCode": "0xc5",
20012c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.ALL_BRANCHES",
20112c6385eSIan Rogers        "PEBS": "1",
20212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
20312c6385eSIan Rogers        "PublicDescription": "Counts all the retired branch instructions that were mispredicted by the processor. A branch misprediction occurs when the processor incorrectly predicts the destination of the branch.  When the misprediction is discovered at execution, all the instructions executed in the wrong (speculative) path must be discarded, and the processor must start fetching from the correct path.",
20412c6385eSIan Rogers        "SampleAfterValue": "400009"
20512c6385eSIan Rogers    },
20612c6385eSIan Rogers    {
20712c6385eSIan Rogers        "BriefDescription": "Mispredicted conditional branch instructions retired.",
20812c6385eSIan Rogers        "CollectPEBSRecord": "2",
20912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
21012c6385eSIan Rogers        "EventCode": "0xc5",
21112c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND",
21212c6385eSIan Rogers        "PEBS": "1",
21312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
21412c6385eSIan Rogers        "PublicDescription": "Counts mispredicted conditional branch instructions retired.",
21512c6385eSIan Rogers        "SampleAfterValue": "400009",
21612c6385eSIan Rogers        "UMask": "0x11"
21712c6385eSIan Rogers    },
21812c6385eSIan Rogers    {
21912c6385eSIan Rogers        "BriefDescription": "Mispredicted non-taken conditional branch instructions retired.",
22012c6385eSIan Rogers        "CollectPEBSRecord": "2",
22112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
22212c6385eSIan Rogers        "EventCode": "0xc5",
22312c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND_NTAKEN",
22412c6385eSIan Rogers        "PEBS": "1",
22512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
22612c6385eSIan Rogers        "PublicDescription": "Counts the number of conditional branch instructions retired that were mispredicted and the branch direction was not taken.",
22712c6385eSIan Rogers        "SampleAfterValue": "400009",
22812c6385eSIan Rogers        "UMask": "0x10"
22912c6385eSIan Rogers    },
23012c6385eSIan Rogers    {
23134122105SIan Rogers        "BriefDescription": "number of branch instructions retired that were mispredicted and taken.",
23212c6385eSIan Rogers        "CollectPEBSRecord": "2",
23312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
23412c6385eSIan Rogers        "EventCode": "0xc5",
23512c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND_TAKEN",
23612c6385eSIan Rogers        "PEBS": "1",
23712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
23812c6385eSIan Rogers        "PublicDescription": "Counts taken conditional mispredicted branch instructions retired.",
23912c6385eSIan Rogers        "SampleAfterValue": "400009",
24012c6385eSIan Rogers        "UMask": "0x1"
24112c6385eSIan Rogers    },
24212c6385eSIan Rogers    {
24312c6385eSIan Rogers        "BriefDescription": "Miss-predicted near indirect branch instructions retired (excluding returns)",
24412c6385eSIan Rogers        "CollectPEBSRecord": "2",
24512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
24612c6385eSIan Rogers        "EventCode": "0xc5",
24712c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.INDIRECT",
24812c6385eSIan Rogers        "PEBS": "1",
24912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
25012c6385eSIan Rogers        "PublicDescription": "Counts miss-predicted near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
25112c6385eSIan Rogers        "SampleAfterValue": "100003",
25212c6385eSIan Rogers        "UMask": "0x80"
25312c6385eSIan Rogers    },
25412c6385eSIan Rogers    {
25512c6385eSIan Rogers        "BriefDescription": "Mispredicted indirect CALL retired.",
25612c6385eSIan Rogers        "CollectPEBSRecord": "2",
25712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
25812c6385eSIan Rogers        "EventCode": "0xc5",
25912c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.INDIRECT_CALL",
26012c6385eSIan Rogers        "PEBS": "1",
26112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
26212c6385eSIan Rogers        "PublicDescription": "Counts retired mispredicted indirect (near taken) CALL instructions, including both register and memory indirect.",
26312c6385eSIan Rogers        "SampleAfterValue": "400009",
26412c6385eSIan Rogers        "UMask": "0x2"
26512c6385eSIan Rogers    },
26612c6385eSIan Rogers    {
26712c6385eSIan Rogers        "BriefDescription": "Number of near branch instructions retired that were mispredicted and taken.",
26812c6385eSIan Rogers        "CollectPEBSRecord": "2",
26912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
27012c6385eSIan Rogers        "EventCode": "0xc5",
27112c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.NEAR_TAKEN",
27212c6385eSIan Rogers        "PEBS": "1",
27312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
27412c6385eSIan Rogers        "PublicDescription": "Counts number of near branch instructions retired that were mispredicted and taken.",
27512c6385eSIan Rogers        "SampleAfterValue": "400009",
27612c6385eSIan Rogers        "UMask": "0x20"
27712c6385eSIan Rogers    },
27812c6385eSIan Rogers    {
27912c6385eSIan Rogers        "BriefDescription": "This event counts the number of mispredicted ret instructions retired. Non PEBS",
28012c6385eSIan Rogers        "CollectPEBSRecord": "2",
28112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
28212c6385eSIan Rogers        "EventCode": "0xc5",
28312c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.RET",
28412c6385eSIan Rogers        "PEBS": "1",
28512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
28612c6385eSIan Rogers        "PublicDescription": "This is a non-precise version (that is, does not use PEBS) of the event that counts mispredicted return instructions retired.",
28712c6385eSIan Rogers        "SampleAfterValue": "100007",
28812c6385eSIan Rogers        "UMask": "0x8"
28912c6385eSIan Rogers    },
29012c6385eSIan Rogers    {
29112c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.",
29212c6385eSIan Rogers        "CollectPEBSRecord": "2",
29312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
29412c6385eSIan Rogers        "EventCode": "0xec",
29512c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C01",
29612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
29712c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
29812c6385eSIan Rogers        "SampleAfterValue": "2000003",
2996a92916dSZhengjun Xing        "Speculative": "1",
30012c6385eSIan Rogers        "UMask": "0x10"
30112c6385eSIan Rogers    },
30212c6385eSIan Rogers    {
30312c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.",
30412c6385eSIan Rogers        "CollectPEBSRecord": "2",
30512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
30612c6385eSIan Rogers        "EventCode": "0xec",
30712c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C02",
30812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
30912c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
31012c6385eSIan Rogers        "SampleAfterValue": "2000003",
3116a92916dSZhengjun Xing        "Speculative": "1",
31212c6385eSIan Rogers        "UMask": "0x20"
31312c6385eSIan Rogers    },
31412c6385eSIan Rogers    {
31512c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.1 or C0.2 or running a PAUSE in C0 ACPI state.",
31612c6385eSIan Rogers        "CollectPEBSRecord": "2",
31712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
31812c6385eSIan Rogers        "EventCode": "0xec",
31912c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C0_WAIT",
32012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
32112c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.1 or C0.2 power saving optimized states (TPAUSE or UMWAIT instructions) or running the PAUSE instruction.",
32212c6385eSIan Rogers        "SampleAfterValue": "2000003",
3236a92916dSZhengjun Xing        "Speculative": "1",
32412c6385eSIan Rogers        "UMask": "0x70"
32512c6385eSIan Rogers    },
32612c6385eSIan Rogers    {
32712c6385eSIan Rogers        "BriefDescription": "Cycle counts are evenly distributed between active threads in the Core.",
32812c6385eSIan Rogers        "CollectPEBSRecord": "2",
32912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
33012c6385eSIan Rogers        "EventCode": "0xec",
33112c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.DISTRIBUTED",
33212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
33312c6385eSIan Rogers        "PublicDescription": "This event distributes cycle counts between active hyperthreads, i.e., those in C0.  A hyperthread becomes inactive when it executes the HLT or MWAIT instructions.  If all other hyperthreads are inactive (or disabled or do not exist), all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
33412c6385eSIan Rogers        "SampleAfterValue": "2000003",
3356a92916dSZhengjun Xing        "Speculative": "1",
33612c6385eSIan Rogers        "UMask": "0x2"
33712c6385eSIan Rogers    },
33812c6385eSIan Rogers    {
33912c6385eSIan Rogers        "BriefDescription": "Core crystal clock cycles when this thread is unhalted and the other thread is halted.",
34012c6385eSIan Rogers        "CollectPEBSRecord": "2",
34112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
34212c6385eSIan Rogers        "EventCode": "0x3c",
34312c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE",
34412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
34512c6385eSIan Rogers        "PublicDescription": "Counts Core crystal clock cycles when current thread is unhalted and the other thread is halted.",
34612c6385eSIan Rogers        "SampleAfterValue": "25003",
3476a92916dSZhengjun Xing        "Speculative": "1",
34812c6385eSIan Rogers        "UMask": "0x2"
34912c6385eSIan Rogers    },
35012c6385eSIan Rogers    {
3519061dffdSZhengjun Xing        "BriefDescription": "CPU_CLK_UNHALTED.PAUSE",
35212c6385eSIan Rogers        "CollectPEBSRecord": "2",
35312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
35412c6385eSIan Rogers        "EventCode": "0xec",
35512c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.PAUSE",
35612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
35712c6385eSIan Rogers        "SampleAfterValue": "2000003",
3586a92916dSZhengjun Xing        "Speculative": "1",
35912c6385eSIan Rogers        "UMask": "0x40"
36012c6385eSIan Rogers    },
36112c6385eSIan Rogers    {
3629061dffdSZhengjun Xing        "BriefDescription": "CPU_CLK_UNHALTED.PAUSE_INST",
36312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
36412c6385eSIan Rogers        "CounterMask": "1",
36512c6385eSIan Rogers        "EdgeDetect": "1",
36612c6385eSIan Rogers        "EventCode": "0xec",
36712c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.PAUSE_INST",
36812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
36912c6385eSIan Rogers        "SampleAfterValue": "2000003",
3706a92916dSZhengjun Xing        "Speculative": "1",
37112c6385eSIan Rogers        "UMask": "0x40"
37212c6385eSIan Rogers    },
37312c6385eSIan Rogers    {
37412c6385eSIan Rogers        "BriefDescription": "Core crystal clock cycles. Cycle counts are evenly distributed between active threads in the Core.",
37512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
37612c6385eSIan Rogers        "EventCode": "0x3c",
37712c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.REF_DISTRIBUTED",
37812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
37912c6385eSIan Rogers        "PublicDescription": "This event distributes Core crystal clock cycle counts between active hyperthreads, i.e., those in C0 sleep-state. A hyperthread becomes inactive when it executes the HLT or MWAIT instructions. If one thread is active in a core, all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
38012c6385eSIan Rogers        "SampleAfterValue": "2000003",
3816a92916dSZhengjun Xing        "Speculative": "1",
38212c6385eSIan Rogers        "UMask": "0x8"
38312c6385eSIan Rogers    },
38412c6385eSIan Rogers    {
38512c6385eSIan Rogers        "BriefDescription": "Reference cycles when the core is not in halt state.",
38612c6385eSIan Rogers        "CollectPEBSRecord": "2",
38712c6385eSIan Rogers        "Counter": "Fixed counter 2",
38812c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.REF_TSC",
38912c6385eSIan Rogers        "PEBScounters": "34",
39012c6385eSIan Rogers        "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'.  The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'.  After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.",
39112c6385eSIan Rogers        "SampleAfterValue": "2000003",
3926a92916dSZhengjun Xing        "Speculative": "1",
39312c6385eSIan Rogers        "UMask": "0x3"
39412c6385eSIan Rogers    },
39512c6385eSIan Rogers    {
39634122105SIan Rogers        "BriefDescription": "Reference cycles when the core is not in halt state.",
39734122105SIan Rogers        "CollectPEBSRecord": "2",
39834122105SIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
39934122105SIan Rogers        "EventCode": "0x3c",
40034122105SIan Rogers        "EventName": "CPU_CLK_UNHALTED.REF_TSC_P",
40134122105SIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
40234122105SIan Rogers        "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. It is counted on a dedicated fixed counter, leaving the four (eight when Hyperthreading is disabled) programmable counters available for other events. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'.  The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'.  After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.",
40334122105SIan Rogers        "SampleAfterValue": "2000003",
40434122105SIan Rogers        "Speculative": "1",
40534122105SIan Rogers        "UMask": "0x1"
40634122105SIan Rogers    },
40734122105SIan Rogers    {
40812c6385eSIan Rogers        "BriefDescription": "Core cycles when the thread is not in halt state",
40912c6385eSIan Rogers        "CollectPEBSRecord": "2",
41012c6385eSIan Rogers        "Counter": "Fixed counter 1",
41112c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.THREAD",
41212c6385eSIan Rogers        "PEBScounters": "33",
41312c6385eSIan Rogers        "PublicDescription": "Counts the number of core cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events.",
41412c6385eSIan Rogers        "SampleAfterValue": "2000003",
4156a92916dSZhengjun Xing        "Speculative": "1",
41612c6385eSIan Rogers        "UMask": "0x2"
41712c6385eSIan Rogers    },
41812c6385eSIan Rogers    {
41912c6385eSIan Rogers        "BriefDescription": "Thread cycles when thread is not in halt state",
42012c6385eSIan Rogers        "CollectPEBSRecord": "2",
42112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
42212c6385eSIan Rogers        "EventCode": "0x3c",
42312c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.THREAD_P",
42412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
42512c6385eSIan Rogers        "PublicDescription": "This is an architectural event that counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling. For this reason, this event may have a changing ratio with regards to wall clock time.",
4266a92916dSZhengjun Xing        "SampleAfterValue": "2000003",
4276a92916dSZhengjun Xing        "Speculative": "1"
42812c6385eSIan Rogers    },
42912c6385eSIan Rogers    {
43012c6385eSIan Rogers        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
43112c6385eSIan Rogers        "CollectPEBSRecord": "2",
43212c6385eSIan Rogers        "Counter": "0,1,2,3",
43312c6385eSIan Rogers        "CounterMask": "8",
43412c6385eSIan Rogers        "EventCode": "0xa3",
43512c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_L1D_MISS",
43612c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
43712c6385eSIan Rogers        "SampleAfterValue": "1000003",
4386a92916dSZhengjun Xing        "Speculative": "1",
43912c6385eSIan Rogers        "UMask": "0x8"
44012c6385eSIan Rogers    },
44112c6385eSIan Rogers    {
44212c6385eSIan Rogers        "BriefDescription": "Cycles while L2 cache miss demand load is outstanding.",
44312c6385eSIan Rogers        "CollectPEBSRecord": "2",
44412c6385eSIan Rogers        "Counter": "0,1,2,3",
44512c6385eSIan Rogers        "CounterMask": "1",
44612c6385eSIan Rogers        "EventCode": "0xa3",
44712c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_L2_MISS",
44812c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
44912c6385eSIan Rogers        "SampleAfterValue": "1000003",
4506a92916dSZhengjun Xing        "Speculative": "1",
45112c6385eSIan Rogers        "UMask": "0x1"
45212c6385eSIan Rogers    },
45312c6385eSIan Rogers    {
45412c6385eSIan Rogers        "BriefDescription": "Cycles while memory subsystem has an outstanding load.",
45512c6385eSIan Rogers        "CollectPEBSRecord": "2",
45612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
45712c6385eSIan Rogers        "CounterMask": "16",
45812c6385eSIan Rogers        "EventCode": "0xa3",
45912c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_MEM_ANY",
46012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
46112c6385eSIan Rogers        "SampleAfterValue": "1000003",
4626a92916dSZhengjun Xing        "Speculative": "1",
46312c6385eSIan Rogers        "UMask": "0x10"
46412c6385eSIan Rogers    },
46512c6385eSIan Rogers    {
46612c6385eSIan Rogers        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
46712c6385eSIan Rogers        "CollectPEBSRecord": "2",
46812c6385eSIan Rogers        "Counter": "0,1,2,3",
46912c6385eSIan Rogers        "CounterMask": "12",
47012c6385eSIan Rogers        "EventCode": "0xa3",
47112c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L1D_MISS",
47212c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
47312c6385eSIan Rogers        "SampleAfterValue": "1000003",
4746a92916dSZhengjun Xing        "Speculative": "1",
47512c6385eSIan Rogers        "UMask": "0xc"
47612c6385eSIan Rogers    },
47712c6385eSIan Rogers    {
47812c6385eSIan Rogers        "BriefDescription": "Execution stalls while L2 cache miss demand load is outstanding.",
47912c6385eSIan Rogers        "CollectPEBSRecord": "2",
48012c6385eSIan Rogers        "Counter": "0,1,2,3",
48112c6385eSIan Rogers        "CounterMask": "5",
48212c6385eSIan Rogers        "EventCode": "0xa3",
48312c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L2_MISS",
48412c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
48512c6385eSIan Rogers        "SampleAfterValue": "1000003",
4866a92916dSZhengjun Xing        "Speculative": "1",
48712c6385eSIan Rogers        "UMask": "0x5"
48812c6385eSIan Rogers    },
48912c6385eSIan Rogers    {
49012c6385eSIan Rogers        "BriefDescription": "Total execution stalls.",
49112c6385eSIan Rogers        "CollectPEBSRecord": "2",
49212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
49312c6385eSIan Rogers        "CounterMask": "4",
49412c6385eSIan Rogers        "EventCode": "0xa3",
49512c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_TOTAL",
49612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
49712c6385eSIan Rogers        "SampleAfterValue": "1000003",
4986a92916dSZhengjun Xing        "Speculative": "1",
49912c6385eSIan Rogers        "UMask": "0x4"
50012c6385eSIan Rogers    },
50112c6385eSIan Rogers    {
50212c6385eSIan Rogers        "BriefDescription": "Cycles total of 1 uop is executed on all ports and Reservation Station was not empty.",
50312c6385eSIan Rogers        "CollectPEBSRecord": "2",
50412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
50512c6385eSIan Rogers        "EventCode": "0xa6",
50612c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.1_PORTS_UTIL",
50712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
50812c6385eSIan Rogers        "PublicDescription": "Counts cycles during which a total of 1 uop was executed on all ports and Reservation Station (RS) was not empty.",
50912c6385eSIan Rogers        "SampleAfterValue": "2000003",
5106a92916dSZhengjun Xing        "Speculative": "1",
51112c6385eSIan Rogers        "UMask": "0x2"
51212c6385eSIan Rogers    },
51312c6385eSIan Rogers    {
51412c6385eSIan Rogers        "BriefDescription": "Cycles total of 2 uops are executed on all ports and Reservation Station was not empty.",
51512c6385eSIan Rogers        "CollectPEBSRecord": "2",
51612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
51712c6385eSIan Rogers        "EventCode": "0xa6",
51812c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.2_PORTS_UTIL",
51912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
52012c6385eSIan Rogers        "PublicDescription": "Counts cycles during which a total of 2 uops were executed on all ports and Reservation Station (RS) was not empty.",
52112c6385eSIan Rogers        "SampleAfterValue": "2000003",
5226a92916dSZhengjun Xing        "Speculative": "1",
52312c6385eSIan Rogers        "UMask": "0x4"
52412c6385eSIan Rogers    },
52512c6385eSIan Rogers    {
52612c6385eSIan Rogers        "BriefDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station was not empty.",
52712c6385eSIan Rogers        "CollectPEBSRecord": "2",
52812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
52912c6385eSIan Rogers        "EventCode": "0xa6",
53012c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.3_PORTS_UTIL",
53112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
53212c6385eSIan Rogers        "PublicDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station (RS) was not empty.",
53312c6385eSIan Rogers        "SampleAfterValue": "2000003",
5346a92916dSZhengjun Xing        "Speculative": "1",
53512c6385eSIan Rogers        "UMask": "0x8"
53612c6385eSIan Rogers    },
53712c6385eSIan Rogers    {
53812c6385eSIan Rogers        "BriefDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station was not empty.",
53912c6385eSIan Rogers        "CollectPEBSRecord": "2",
54012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
54112c6385eSIan Rogers        "EventCode": "0xa6",
54212c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.4_PORTS_UTIL",
54312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
54412c6385eSIan Rogers        "PublicDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station (RS) was not empty.",
54512c6385eSIan Rogers        "SampleAfterValue": "2000003",
5466a92916dSZhengjun Xing        "Speculative": "1",
54712c6385eSIan Rogers        "UMask": "0x10"
54812c6385eSIan Rogers    },
54912c6385eSIan Rogers    {
55012c6385eSIan Rogers        "BriefDescription": "Execution stalls while memory subsystem has an outstanding load.",
55112c6385eSIan Rogers        "CollectPEBSRecord": "2",
55212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
55312c6385eSIan Rogers        "CounterMask": "5",
55412c6385eSIan Rogers        "EventCode": "0xa6",
55512c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.BOUND_ON_LOADS",
55612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
55712c6385eSIan Rogers        "SampleAfterValue": "2000003",
5586a92916dSZhengjun Xing        "Speculative": "1",
55912c6385eSIan Rogers        "UMask": "0x21"
56012c6385eSIan Rogers    },
56112c6385eSIan Rogers    {
56212c6385eSIan Rogers        "BriefDescription": "Cycles where the Store Buffer was full and no loads caused an execution stall.",
56312c6385eSIan Rogers        "CollectPEBSRecord": "2",
56412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
56512c6385eSIan Rogers        "CounterMask": "2",
56612c6385eSIan Rogers        "EventCode": "0xa6",
56712c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.BOUND_ON_STORES",
56812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
56912c6385eSIan Rogers        "PublicDescription": "Counts cycles where the Store Buffer was full and no loads caused an execution stall.",
57012c6385eSIan Rogers        "SampleAfterValue": "1000003",
5716a92916dSZhengjun Xing        "Speculative": "1",
57212c6385eSIan Rogers        "UMask": "0x40"
57312c6385eSIan Rogers    },
57412c6385eSIan Rogers    {
5759061dffdSZhengjun Xing        "BriefDescription": "Cycles no uop executed while RS was not empty, the SB was not full and there was no outstanding load.",
5769061dffdSZhengjun Xing        "CollectPEBSRecord": "2",
5779061dffdSZhengjun Xing        "Counter": "0,1,2,3,4,5,6,7",
5789061dffdSZhengjun Xing        "EventCode": "0xa6",
5799061dffdSZhengjun Xing        "EventName": "EXE_ACTIVITY.EXE_BOUND_0_PORTS",
5809061dffdSZhengjun Xing        "PEBScounters": "0,1,2,3,4,5,6,7",
5819061dffdSZhengjun Xing        "PublicDescription": "Number of cycles total of 0 uops executed on all ports, Reservation Station (RS) was not empty, the Store Buffer (SB) was not full and there was no outstanding load.",
5829061dffdSZhengjun Xing        "SampleAfterValue": "1000003",
5836a92916dSZhengjun Xing        "Speculative": "1",
5849061dffdSZhengjun Xing        "UMask": "0x80"
5859061dffdSZhengjun Xing    },
5869061dffdSZhengjun Xing    {
58712c6385eSIan Rogers        "BriefDescription": "Instruction decoders utilized in a cycle",
58812c6385eSIan Rogers        "CollectPEBSRecord": "2",
58912c6385eSIan Rogers        "Counter": "0,1,2,3",
59012c6385eSIan Rogers        "EventCode": "0x75",
59112c6385eSIan Rogers        "EventName": "INST_DECODED.DECODERS",
59212c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
59312c6385eSIan Rogers        "PublicDescription": "Number of decoders utilized in a cycle when the MITE (legacy decode pipeline) fetches instructions.",
59412c6385eSIan Rogers        "SampleAfterValue": "2000003",
5956a92916dSZhengjun Xing        "Speculative": "1",
59612c6385eSIan Rogers        "UMask": "0x1"
59712c6385eSIan Rogers    },
59812c6385eSIan Rogers    {
59912c6385eSIan Rogers        "BriefDescription": "Number of instructions retired. Fixed Counter - architectural event",
60012c6385eSIan Rogers        "CollectPEBSRecord": "2",
60112c6385eSIan Rogers        "Counter": "Fixed counter 0",
60212c6385eSIan Rogers        "EventName": "INST_RETIRED.ANY",
60312c6385eSIan Rogers        "PEBS": "1",
60412c6385eSIan Rogers        "PEBScounters": "32",
60512c6385eSIan Rogers        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
60612c6385eSIan Rogers        "SampleAfterValue": "2000003",
60712c6385eSIan Rogers        "UMask": "0x1"
60812c6385eSIan Rogers    },
60912c6385eSIan Rogers    {
61012c6385eSIan Rogers        "BriefDescription": "Number of instructions retired. General Counter - architectural event",
61112c6385eSIan Rogers        "CollectPEBSRecord": "2",
61212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
61312c6385eSIan Rogers        "EventCode": "0xc0",
61412c6385eSIan Rogers        "EventName": "INST_RETIRED.ANY_P",
61512c6385eSIan Rogers        "PEBS": "1",
61612c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
61712c6385eSIan Rogers        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
61812c6385eSIan Rogers        "SampleAfterValue": "2000003"
61912c6385eSIan Rogers    },
62012c6385eSIan Rogers    {
6219061dffdSZhengjun Xing        "BriefDescription": "INST_RETIRED.MACRO_FUSED",
62212c6385eSIan Rogers        "CollectPEBSRecord": "2",
62312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
62412c6385eSIan Rogers        "EventCode": "0xc0",
62512c6385eSIan Rogers        "EventName": "INST_RETIRED.MACRO_FUSED",
62612c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
62712c6385eSIan Rogers        "SampleAfterValue": "2000003",
62812c6385eSIan Rogers        "UMask": "0x10"
62912c6385eSIan Rogers    },
63012c6385eSIan Rogers    {
63134122105SIan Rogers        "BriefDescription": "Retired NOP instructions.",
63212c6385eSIan Rogers        "CollectPEBSRecord": "2",
63312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
63412c6385eSIan Rogers        "EventCode": "0xc0",
63512c6385eSIan Rogers        "EventName": "INST_RETIRED.NOP",
63612c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
63734122105SIan Rogers        "PublicDescription": "Counts all retired NOP or ENDBR32/64 instructions",
63812c6385eSIan Rogers        "SampleAfterValue": "2000003",
63912c6385eSIan Rogers        "UMask": "0x2"
64012c6385eSIan Rogers    },
64112c6385eSIan Rogers    {
64212c6385eSIan Rogers        "BriefDescription": "Precise instruction retired with PEBS precise-distribution",
64312c6385eSIan Rogers        "CollectPEBSRecord": "2",
64412c6385eSIan Rogers        "Counter": "Fixed counter 0",
64512c6385eSIan Rogers        "EventName": "INST_RETIRED.PREC_DIST",
64612c6385eSIan Rogers        "PEBS": "1",
64712c6385eSIan Rogers        "PEBScounters": "32",
64812c6385eSIan Rogers        "PublicDescription": "A version of INST_RETIRED that allows for a precise distribution of samples across instructions retired. It utilizes the Precise Distribution of Instructions Retired (PDIR++) feature to fix bias in how retired instructions get sampled. Use on Fixed Counter 0.",
64912c6385eSIan Rogers        "SampleAfterValue": "2000003",
65012c6385eSIan Rogers        "UMask": "0x1"
65112c6385eSIan Rogers    },
65212c6385eSIan Rogers    {
6539061dffdSZhengjun Xing        "BriefDescription": "INST_RETIRED.REP_ITERATION",
65412c6385eSIan Rogers        "CollectPEBSRecord": "2",
65512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
65612c6385eSIan Rogers        "EventCode": "0xc0",
65712c6385eSIan Rogers        "EventName": "INST_RETIRED.REP_ITERATION",
65812c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
65912c6385eSIan Rogers        "SampleAfterValue": "2000003",
66012c6385eSIan Rogers        "UMask": "0x8"
66112c6385eSIan Rogers    },
66212c6385eSIan Rogers    {
66312c6385eSIan Rogers        "BriefDescription": "Counts cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
66412c6385eSIan Rogers        "CollectPEBSRecord": "2",
66512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
66612c6385eSIan Rogers        "EventCode": "0xad",
66712c6385eSIan Rogers        "EventName": "INT_MISC.CLEAR_RESTEER_CYCLES",
66812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
66912c6385eSIan Rogers        "PublicDescription": "Cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
67012c6385eSIan Rogers        "SampleAfterValue": "500009",
6716a92916dSZhengjun Xing        "Speculative": "1",
67212c6385eSIan Rogers        "UMask": "0x80"
67312c6385eSIan Rogers    },
67412c6385eSIan Rogers    {
6759061dffdSZhengjun Xing        "BriefDescription": "INT_MISC.MBA_STALLS",
67612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
67712c6385eSIan Rogers        "EventCode": "0xad",
67812c6385eSIan Rogers        "EventName": "INT_MISC.MBA_STALLS",
67912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
68012c6385eSIan Rogers        "SampleAfterValue": "1000003",
6816a92916dSZhengjun Xing        "Speculative": "1",
68212c6385eSIan Rogers        "UMask": "0x20"
68312c6385eSIan Rogers    },
68412c6385eSIan Rogers    {
68512c6385eSIan Rogers        "BriefDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for this thread",
68612c6385eSIan Rogers        "CollectPEBSRecord": "2",
68712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
68812c6385eSIan Rogers        "EventCode": "0xad",
68912c6385eSIan Rogers        "EventName": "INT_MISC.RECOVERY_CYCLES",
69012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
69112c6385eSIan Rogers        "PublicDescription": "Counts core cycles when the Resource allocator was stalled due to recovery from an earlier branch misprediction or machine clear event.",
69212c6385eSIan Rogers        "SampleAfterValue": "500009",
6936a92916dSZhengjun Xing        "Speculative": "1",
69412c6385eSIan Rogers        "UMask": "0x1"
69512c6385eSIan Rogers    },
69612c6385eSIan Rogers    {
6979061dffdSZhengjun Xing        "BriefDescription": "INT_MISC.UNKNOWN_BRANCH_CYCLES",
69812c6385eSIan Rogers        "CollectPEBSRecord": "2",
69912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
70012c6385eSIan Rogers        "EventCode": "0xad",
70112c6385eSIan Rogers        "EventName": "INT_MISC.UNKNOWN_BRANCH_CYCLES",
70212c6385eSIan Rogers        "MSRIndex": "0x3F7",
70312c6385eSIan Rogers        "MSRValue": "0x7",
70412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
70512c6385eSIan Rogers        "SampleAfterValue": "1000003",
7066a92916dSZhengjun Xing        "Speculative": "1",
70712c6385eSIan Rogers        "TakenAlone": "1",
70812c6385eSIan Rogers        "UMask": "0x40"
70912c6385eSIan Rogers    },
71012c6385eSIan Rogers    {
71112c6385eSIan Rogers        "BriefDescription": "TMA slots where uops got dropped",
71212c6385eSIan Rogers        "CollectPEBSRecord": "2",
71312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
71412c6385eSIan Rogers        "EventCode": "0xad",
71512c6385eSIan Rogers        "EventName": "INT_MISC.UOP_DROPPING",
71612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
71712c6385eSIan Rogers        "PublicDescription": "Estimated number of Top-down Microarchitecture Analysis slots that got dropped due to non front-end reasons",
71812c6385eSIan Rogers        "SampleAfterValue": "1000003",
7196a92916dSZhengjun Xing        "Speculative": "1",
72012c6385eSIan Rogers        "UMask": "0x10"
72112c6385eSIan Rogers    },
72212c6385eSIan Rogers    {
7239061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.128BIT",
72412c6385eSIan Rogers        "CollectPEBSRecord": "2",
72512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
72612c6385eSIan Rogers        "EventCode": "0xe7",
72712c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.128BIT",
72812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
72912c6385eSIan Rogers        "SampleAfterValue": "1000003",
73012c6385eSIan Rogers        "UMask": "0x13"
73112c6385eSIan Rogers    },
73212c6385eSIan Rogers    {
7339061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.256BIT",
73412c6385eSIan Rogers        "CollectPEBSRecord": "2",
73512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
73612c6385eSIan Rogers        "EventCode": "0xe7",
73712c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.256BIT",
73812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
73912c6385eSIan Rogers        "SampleAfterValue": "1000003",
74012c6385eSIan Rogers        "UMask": "0xac"
74112c6385eSIan Rogers    },
74212c6385eSIan Rogers    {
74312c6385eSIan Rogers        "BriefDescription": "integer ADD, SUB, SAD 128-bit vector instructions.",
74412c6385eSIan Rogers        "CollectPEBSRecord": "2",
74512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
74612c6385eSIan Rogers        "EventCode": "0xe7",
74712c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.ADD_128",
74812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
74912c6385eSIan Rogers        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 128-bit vector instructions.",
75012c6385eSIan Rogers        "SampleAfterValue": "1000003",
75112c6385eSIan Rogers        "UMask": "0x3"
75212c6385eSIan Rogers    },
75312c6385eSIan Rogers    {
75412c6385eSIan Rogers        "BriefDescription": "integer ADD, SUB, SAD 256-bit vector instructions.",
75512c6385eSIan Rogers        "CollectPEBSRecord": "2",
75612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
75712c6385eSIan Rogers        "EventCode": "0xe7",
75812c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.ADD_256",
75912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
76012c6385eSIan Rogers        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 256-bit vector instructions.",
76112c6385eSIan Rogers        "SampleAfterValue": "1000003",
76212c6385eSIan Rogers        "UMask": "0xc"
76312c6385eSIan Rogers    },
76412c6385eSIan Rogers    {
7659061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.MUL_256",
76612c6385eSIan Rogers        "CollectPEBSRecord": "2",
76712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
76812c6385eSIan Rogers        "EventCode": "0xe7",
76912c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.MUL_256",
77012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
77112c6385eSIan Rogers        "SampleAfterValue": "1000003",
77212c6385eSIan Rogers        "UMask": "0x80"
77312c6385eSIan Rogers    },
77412c6385eSIan Rogers    {
7759061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.SHUFFLES",
77612c6385eSIan Rogers        "CollectPEBSRecord": "2",
77712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
77812c6385eSIan Rogers        "EventCode": "0xe7",
77912c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.SHUFFLES",
78012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
78112c6385eSIan Rogers        "SampleAfterValue": "1000003",
78212c6385eSIan Rogers        "UMask": "0x40"
78312c6385eSIan Rogers    },
78412c6385eSIan Rogers    {
7859061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.VNNI_128",
78612c6385eSIan Rogers        "CollectPEBSRecord": "2",
78712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
78812c6385eSIan Rogers        "EventCode": "0xe7",
78912c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.VNNI_128",
79012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
79112c6385eSIan Rogers        "SampleAfterValue": "1000003",
79212c6385eSIan Rogers        "UMask": "0x10"
79312c6385eSIan Rogers    },
79412c6385eSIan Rogers    {
7959061dffdSZhengjun Xing        "BriefDescription": "INT_VEC_RETIRED.VNNI_256",
79612c6385eSIan Rogers        "CollectPEBSRecord": "2",
79712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
79812c6385eSIan Rogers        "EventCode": "0xe7",
79912c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.VNNI_256",
80012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
80112c6385eSIan Rogers        "SampleAfterValue": "1000003",
80212c6385eSIan Rogers        "UMask": "0x20"
80312c6385eSIan Rogers    },
80412c6385eSIan Rogers    {
80512c6385eSIan Rogers        "BriefDescription": "False dependencies in MOB due to partial compare on address.",
80612c6385eSIan Rogers        "CollectPEBSRecord": "2",
80712c6385eSIan Rogers        "Counter": "0,1,2,3",
80812c6385eSIan Rogers        "EventCode": "0x03",
80912c6385eSIan Rogers        "EventName": "LD_BLOCKS.ADDRESS_ALIAS",
81012c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
81112c6385eSIan Rogers        "PublicDescription": "Counts the number of times a load got blocked due to false dependencies in MOB due to partial compare on address.",
81212c6385eSIan Rogers        "SampleAfterValue": "100003",
8136a92916dSZhengjun Xing        "Speculative": "1",
81412c6385eSIan Rogers        "UMask": "0x4"
81512c6385eSIan Rogers    },
81612c6385eSIan Rogers    {
81712c6385eSIan Rogers        "BriefDescription": "The number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
81812c6385eSIan Rogers        "CollectPEBSRecord": "2",
81912c6385eSIan Rogers        "Counter": "0,1,2,3",
82012c6385eSIan Rogers        "EventCode": "0x03",
82112c6385eSIan Rogers        "EventName": "LD_BLOCKS.NO_SR",
82212c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
82312c6385eSIan Rogers        "PublicDescription": "Counts the number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
82412c6385eSIan Rogers        "SampleAfterValue": "100003",
8256a92916dSZhengjun Xing        "Speculative": "1",
82612c6385eSIan Rogers        "UMask": "0x88"
82712c6385eSIan Rogers    },
82812c6385eSIan Rogers    {
82912c6385eSIan Rogers        "BriefDescription": "Loads blocked due to overlapping with a preceding store that cannot be forwarded.",
83012c6385eSIan Rogers        "CollectPEBSRecord": "2",
83112c6385eSIan Rogers        "Counter": "0,1,2,3",
83212c6385eSIan Rogers        "EventCode": "0x03",
83312c6385eSIan Rogers        "EventName": "LD_BLOCKS.STORE_FORWARD",
83412c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
83512c6385eSIan Rogers        "PublicDescription": "Counts the number of times where store forwarding was prevented for a load operation. The most common case is a load blocked due to the address of memory access (partially) overlapping with a preceding uncompleted store. Note: See the table of not supported store forwards in the Optimization Guide.",
83612c6385eSIan Rogers        "SampleAfterValue": "100003",
8376a92916dSZhengjun Xing        "Speculative": "1",
83812c6385eSIan Rogers        "UMask": "0x82"
83912c6385eSIan Rogers    },
84012c6385eSIan Rogers    {
84112c6385eSIan Rogers        "BriefDescription": "Counts the number of demand load dispatches that hit L1D fill buffer (FB) allocated for software prefetch.",
84212c6385eSIan Rogers        "CollectPEBSRecord": "2",
84312c6385eSIan Rogers        "Counter": "0,1,2,3",
84412c6385eSIan Rogers        "EventCode": "0x4c",
84512c6385eSIan Rogers        "EventName": "LOAD_HIT_PREFETCH.SWPF",
84612c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
84712c6385eSIan Rogers        "PublicDescription": "Counts all not software-prefetch load dispatches that hit the fill buffer (FB) allocated for the software prefetch. It can also be incremented by some lock instructions. So it should only be used with profiling so that the locks can be excluded by ASM (Assembly File) inspection of the nearby instructions.",
84812c6385eSIan Rogers        "SampleAfterValue": "100003",
8496a92916dSZhengjun Xing        "Speculative": "1",
85012c6385eSIan Rogers        "UMask": "0x1"
85112c6385eSIan Rogers    },
85212c6385eSIan Rogers    {
85312c6385eSIan Rogers        "BriefDescription": "Cycles Uops delivered by the LSD, but didn't come from the decoder.",
85412c6385eSIan Rogers        "CollectPEBSRecord": "2",
85512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
85612c6385eSIan Rogers        "CounterMask": "1",
85712c6385eSIan Rogers        "EventCode": "0xa8",
85812c6385eSIan Rogers        "EventName": "LSD.CYCLES_ACTIVE",
85912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
86012c6385eSIan Rogers        "PublicDescription": "Counts the cycles when at least one uop is delivered by the LSD (Loop-stream detector).",
86112c6385eSIan Rogers        "SampleAfterValue": "2000003",
8626a92916dSZhengjun Xing        "Speculative": "1",
86312c6385eSIan Rogers        "UMask": "0x1"
86412c6385eSIan Rogers    },
86512c6385eSIan Rogers    {
86612c6385eSIan Rogers        "BriefDescription": "Cycles optimal number of Uops delivered by the LSD, but did not come from the decoder.",
86712c6385eSIan Rogers        "CollectPEBSRecord": "2",
86812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
86912c6385eSIan Rogers        "CounterMask": "6",
87012c6385eSIan Rogers        "EventCode": "0xa8",
87112c6385eSIan Rogers        "EventName": "LSD.CYCLES_OK",
87212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
87312c6385eSIan Rogers        "PublicDescription": "Counts the cycles when optimal number of uops is delivered by the LSD (Loop-stream detector).",
87412c6385eSIan Rogers        "SampleAfterValue": "2000003",
8756a92916dSZhengjun Xing        "Speculative": "1",
87612c6385eSIan Rogers        "UMask": "0x1"
87712c6385eSIan Rogers    },
87812c6385eSIan Rogers    {
87912c6385eSIan Rogers        "BriefDescription": "Number of Uops delivered by the LSD.",
88012c6385eSIan Rogers        "CollectPEBSRecord": "2",
88112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
88212c6385eSIan Rogers        "EventCode": "0xa8",
88312c6385eSIan Rogers        "EventName": "LSD.UOPS",
88412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
88512c6385eSIan Rogers        "PublicDescription": "Counts the number of uops delivered to the back-end by the LSD(Loop Stream Detector).",
88612c6385eSIan Rogers        "SampleAfterValue": "2000003",
8876a92916dSZhengjun Xing        "Speculative": "1",
88812c6385eSIan Rogers        "UMask": "0x1"
88912c6385eSIan Rogers    },
89012c6385eSIan Rogers    {
89112c6385eSIan Rogers        "BriefDescription": "Number of machine clears (nukes) of any type.",
89212c6385eSIan Rogers        "CollectPEBSRecord": "2",
89312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
89412c6385eSIan Rogers        "CounterMask": "1",
89512c6385eSIan Rogers        "EdgeDetect": "1",
89612c6385eSIan Rogers        "EventCode": "0xc3",
89712c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.COUNT",
89812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
89912c6385eSIan Rogers        "PublicDescription": "Counts the number of machine clears (nukes) of any type.",
90012c6385eSIan Rogers        "SampleAfterValue": "100003",
9016a92916dSZhengjun Xing        "Speculative": "1",
90212c6385eSIan Rogers        "UMask": "0x1"
90312c6385eSIan Rogers    },
90412c6385eSIan Rogers    {
90512c6385eSIan Rogers        "BriefDescription": "Self-modifying code (SMC) detected.",
90612c6385eSIan Rogers        "CollectPEBSRecord": "2",
90712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
90812c6385eSIan Rogers        "EventCode": "0xc3",
90912c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.SMC",
91012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
91112c6385eSIan Rogers        "PublicDescription": "Counts self-modifying code (SMC) detected, which causes a machine clear.",
91212c6385eSIan Rogers        "SampleAfterValue": "100003",
9136a92916dSZhengjun Xing        "Speculative": "1",
91412c6385eSIan Rogers        "UMask": "0x4"
91512c6385eSIan Rogers    },
91612c6385eSIan Rogers    {
9179061dffdSZhengjun Xing        "BriefDescription": "MISC2_RETIRED.LFENCE",
91812c6385eSIan Rogers        "CollectPEBSRecord": "2",
91912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
92012c6385eSIan Rogers        "EventCode": "0xe0",
92112c6385eSIan Rogers        "EventName": "MISC2_RETIRED.LFENCE",
92212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
92312c6385eSIan Rogers        "SampleAfterValue": "400009",
9246a92916dSZhengjun Xing        "Speculative": "1",
92512c6385eSIan Rogers        "UMask": "0x20"
92612c6385eSIan Rogers    },
92712c6385eSIan Rogers    {
92812c6385eSIan Rogers        "BriefDescription": "Increments whenever there is an update to the LBR array.",
92912c6385eSIan Rogers        "CollectPEBSRecord": "2",
93012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
93112c6385eSIan Rogers        "EventCode": "0xcc",
93212c6385eSIan Rogers        "EventName": "MISC_RETIRED.LBR_INSERTS",
93312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
93412c6385eSIan Rogers        "PublicDescription": "Increments when an entry is added to the Last Branch Record (LBR) array (or removed from the array in case of RETURNs in call stack mode). The event requires LBR enable via IA32_DEBUGCTL MSR and branch type selection via MSR_LBR_SELECT.",
93512c6385eSIan Rogers        "SampleAfterValue": "100003",
93612c6385eSIan Rogers        "UMask": "0x20"
93712c6385eSIan Rogers    },
93812c6385eSIan Rogers    {
93912c6385eSIan Rogers        "BriefDescription": "Cycles stalled due to no store buffers available. (not including draining form sync).",
94012c6385eSIan Rogers        "CollectPEBSRecord": "2",
94112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
94212c6385eSIan Rogers        "EventCode": "0xa2",
94312c6385eSIan Rogers        "EventName": "RESOURCE_STALLS.SB",
94412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
94512c6385eSIan Rogers        "PublicDescription": "Counts allocation stall cycles caused by the store buffer (SB) being full. This counts cycles that the pipeline back-end blocked uop delivery from the front-end.",
94612c6385eSIan Rogers        "SampleAfterValue": "100003",
9476a92916dSZhengjun Xing        "Speculative": "1",
94812c6385eSIan Rogers        "UMask": "0x8"
94912c6385eSIan Rogers    },
95012c6385eSIan Rogers    {
95112c6385eSIan Rogers        "BriefDescription": "Counts cycles where the pipeline is stalled due to serializing operations.",
95212c6385eSIan Rogers        "CollectPEBSRecord": "2",
95312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
95412c6385eSIan Rogers        "EventCode": "0xa2",
95512c6385eSIan Rogers        "EventName": "RESOURCE_STALLS.SCOREBOARD",
95612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
95712c6385eSIan Rogers        "SampleAfterValue": "100003",
9586a92916dSZhengjun Xing        "Speculative": "1",
95912c6385eSIan Rogers        "UMask": "0x2"
96012c6385eSIan Rogers    },
96112c6385eSIan Rogers    {
96212c6385eSIan Rogers        "BriefDescription": "TMA slots where no uops were being issued due to lack of back-end resources.",
96312c6385eSIan Rogers        "CollectPEBSRecord": "2",
96412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
96512c6385eSIan Rogers        "EventCode": "0xa4",
96612c6385eSIan Rogers        "EventName": "TOPDOWN.BACKEND_BOUND_SLOTS",
96712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
96812c6385eSIan Rogers        "PublicDescription": "Number of slots in TMA method where no micro-operations were being issued from front-end to back-end of the machine due to lack of back-end resources.",
96912c6385eSIan Rogers        "SampleAfterValue": "10000003",
9706a92916dSZhengjun Xing        "Speculative": "1",
97112c6385eSIan Rogers        "UMask": "0x2"
97212c6385eSIan Rogers    },
97312c6385eSIan Rogers    {
97412c6385eSIan Rogers        "BriefDescription": "TMA slots wasted due to incorrect speculations.",
97512c6385eSIan Rogers        "CollectPEBSRecord": "2",
97612c6385eSIan Rogers        "EventCode": "0xa4",
97712c6385eSIan Rogers        "EventName": "TOPDOWN.BAD_SPEC_SLOTS",
97812c6385eSIan Rogers        "PublicDescription": "Number of slots of TMA method that were wasted due to incorrect speculation. It covers all types of control-flow or data-related mis-speculations.",
97912c6385eSIan Rogers        "SampleAfterValue": "10000003",
9806a92916dSZhengjun Xing        "Speculative": "1",
98112c6385eSIan Rogers        "UMask": "0x4"
98212c6385eSIan Rogers    },
98312c6385eSIan Rogers    {
98412c6385eSIan Rogers        "BriefDescription": "TMA slots wasted due to incorrect speculation by branch mispredictions",
98512c6385eSIan Rogers        "CollectPEBSRecord": "2",
98612c6385eSIan Rogers        "EventCode": "0xa4",
98712c6385eSIan Rogers        "EventName": "TOPDOWN.BR_MISPREDICT_SLOTS",
98812c6385eSIan Rogers        "PublicDescription": "Number of TMA slots that were wasted due to incorrect speculation by (any type of) branch mispredictions. This event estimates number of specualtive operations that were issued but not retired as well as the out-of-order engine recovery past a branch misprediction.",
98912c6385eSIan Rogers        "SampleAfterValue": "10000003",
9906a92916dSZhengjun Xing        "Speculative": "1",
99112c6385eSIan Rogers        "UMask": "0x8"
99212c6385eSIan Rogers    },
99312c6385eSIan Rogers    {
9949061dffdSZhengjun Xing        "BriefDescription": "TOPDOWN.MEMORY_BOUND_SLOTS",
99512c6385eSIan Rogers        "CollectPEBSRecord": "2",
99612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
99712c6385eSIan Rogers        "EventCode": "0xa4",
99812c6385eSIan Rogers        "EventName": "TOPDOWN.MEMORY_BOUND_SLOTS",
99912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
100012c6385eSIan Rogers        "SampleAfterValue": "10000003",
10016a92916dSZhengjun Xing        "Speculative": "1",
100212c6385eSIan Rogers        "UMask": "0x10"
100312c6385eSIan Rogers    },
100412c6385eSIan Rogers    {
100512c6385eSIan Rogers        "BriefDescription": "TMA slots available for an unhalted logical processor. Fixed counter - architectural event",
100612c6385eSIan Rogers        "CollectPEBSRecord": "2",
100712c6385eSIan Rogers        "Counter": "Fixed counter 3",
100812c6385eSIan Rogers        "EventName": "TOPDOWN.SLOTS",
100912c6385eSIan Rogers        "PEBScounters": "35",
101012c6385eSIan Rogers        "PublicDescription": "Number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method (TMA). The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core. Software can use this event as the denominator for the top-level metrics of the TMA method. This architectural event is counted on a designated fixed counter (Fixed Counter 3).",
101112c6385eSIan Rogers        "SampleAfterValue": "10000003",
10126a92916dSZhengjun Xing        "Speculative": "1",
101312c6385eSIan Rogers        "UMask": "0x4"
101412c6385eSIan Rogers    },
101512c6385eSIan Rogers    {
101612c6385eSIan Rogers        "BriefDescription": "TMA slots available for an unhalted logical processor. General counter - architectural event",
101712c6385eSIan Rogers        "CollectPEBSRecord": "2",
101812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
101912c6385eSIan Rogers        "EventCode": "0xa4",
102012c6385eSIan Rogers        "EventName": "TOPDOWN.SLOTS_P",
102112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
102212c6385eSIan Rogers        "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core.",
102312c6385eSIan Rogers        "SampleAfterValue": "10000003",
10246a92916dSZhengjun Xing        "Speculative": "1",
102512c6385eSIan Rogers        "UMask": "0x1"
102612c6385eSIan Rogers    },
102712c6385eSIan Rogers    {
10289061dffdSZhengjun Xing        "BriefDescription": "UOPS_DECODED.DEC0_UOPS",
102912c6385eSIan Rogers        "CollectPEBSRecord": "2",
103012c6385eSIan Rogers        "Counter": "0,1,2,3",
103112c6385eSIan Rogers        "EventCode": "0x76",
103212c6385eSIan Rogers        "EventName": "UOPS_DECODED.DEC0_UOPS",
103312c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
103412c6385eSIan Rogers        "SampleAfterValue": "1000003",
10356a92916dSZhengjun Xing        "Speculative": "1",
103612c6385eSIan Rogers        "UMask": "0x1"
103712c6385eSIan Rogers    },
103812c6385eSIan Rogers    {
103912c6385eSIan Rogers        "BriefDescription": "Uops executed on port 0",
104012c6385eSIan Rogers        "CollectPEBSRecord": "2",
104112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
104212c6385eSIan Rogers        "EventCode": "0xb2",
104312c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_0",
104412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
104512c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 0.",
104612c6385eSIan Rogers        "SampleAfterValue": "2000003",
10476a92916dSZhengjun Xing        "Speculative": "1",
104812c6385eSIan Rogers        "UMask": "0x1"
104912c6385eSIan Rogers    },
105012c6385eSIan Rogers    {
105112c6385eSIan Rogers        "BriefDescription": "Uops executed on port 1",
105212c6385eSIan Rogers        "CollectPEBSRecord": "2",
105312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
105412c6385eSIan Rogers        "EventCode": "0xb2",
105512c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_1",
105612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
105712c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 1.",
105812c6385eSIan Rogers        "SampleAfterValue": "2000003",
10596a92916dSZhengjun Xing        "Speculative": "1",
106012c6385eSIan Rogers        "UMask": "0x2"
106112c6385eSIan Rogers    },
106212c6385eSIan Rogers    {
106312c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 2, 3 and 10",
106412c6385eSIan Rogers        "CollectPEBSRecord": "2",
106512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
106612c6385eSIan Rogers        "EventCode": "0xb2",
106712c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_2_3_10",
106812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
106912c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 2, 3 and 10",
107012c6385eSIan Rogers        "SampleAfterValue": "2000003",
10716a92916dSZhengjun Xing        "Speculative": "1",
107212c6385eSIan Rogers        "UMask": "0x4"
107312c6385eSIan Rogers    },
107412c6385eSIan Rogers    {
107512c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 4 and 9",
107612c6385eSIan Rogers        "CollectPEBSRecord": "2",
107712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
107812c6385eSIan Rogers        "EventCode": "0xb2",
107912c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_4_9",
108012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
108112c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 4 and 9",
108212c6385eSIan Rogers        "SampleAfterValue": "2000003",
10836a92916dSZhengjun Xing        "Speculative": "1",
108412c6385eSIan Rogers        "UMask": "0x10"
108512c6385eSIan Rogers    },
108612c6385eSIan Rogers    {
108712c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 5 and 11",
108812c6385eSIan Rogers        "CollectPEBSRecord": "2",
108912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
109012c6385eSIan Rogers        "EventCode": "0xb2",
109112c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_5_11",
109212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
109312c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 5 and 11",
109412c6385eSIan Rogers        "SampleAfterValue": "2000003",
10956a92916dSZhengjun Xing        "Speculative": "1",
109612c6385eSIan Rogers        "UMask": "0x20"
109712c6385eSIan Rogers    },
109812c6385eSIan Rogers    {
109912c6385eSIan Rogers        "BriefDescription": "Uops executed on port 6",
110012c6385eSIan Rogers        "CollectPEBSRecord": "2",
110112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
110212c6385eSIan Rogers        "EventCode": "0xb2",
110312c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_6",
110412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
110512c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 6.",
110612c6385eSIan Rogers        "SampleAfterValue": "2000003",
11076a92916dSZhengjun Xing        "Speculative": "1",
110812c6385eSIan Rogers        "UMask": "0x40"
110912c6385eSIan Rogers    },
111012c6385eSIan Rogers    {
111112c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 7 and 8",
111212c6385eSIan Rogers        "CollectPEBSRecord": "2",
111312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
111412c6385eSIan Rogers        "EventCode": "0xb2",
111512c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_7_8",
111612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
111712c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  ports 7 and 8.",
111812c6385eSIan Rogers        "SampleAfterValue": "2000003",
11196a92916dSZhengjun Xing        "Speculative": "1",
112012c6385eSIan Rogers        "UMask": "0x80"
112112c6385eSIan Rogers    },
112212c6385eSIan Rogers    {
112312c6385eSIan Rogers        "BriefDescription": "Number of uops executed on the core.",
112412c6385eSIan Rogers        "CollectPEBSRecord": "2",
112512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
112612c6385eSIan Rogers        "EventCode": "0xb1",
112712c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE",
112812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
112912c6385eSIan Rogers        "PublicDescription": "Counts the number of uops executed from any thread.",
113012c6385eSIan Rogers        "SampleAfterValue": "2000003",
11316a92916dSZhengjun Xing        "Speculative": "1",
113212c6385eSIan Rogers        "UMask": "0x2"
113312c6385eSIan Rogers    },
113412c6385eSIan Rogers    {
113512c6385eSIan Rogers        "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.",
113612c6385eSIan Rogers        "CollectPEBSRecord": "2",
113712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
113812c6385eSIan Rogers        "CounterMask": "1",
113912c6385eSIan Rogers        "EventCode": "0xb1",
114012c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_1",
114112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
114212c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 1 micro-op is executed from any thread on physical core.",
114312c6385eSIan Rogers        "SampleAfterValue": "2000003",
11446a92916dSZhengjun Xing        "Speculative": "1",
114512c6385eSIan Rogers        "UMask": "0x2"
114612c6385eSIan Rogers    },
114712c6385eSIan Rogers    {
114812c6385eSIan Rogers        "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.",
114912c6385eSIan Rogers        "CollectPEBSRecord": "2",
115012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
115112c6385eSIan Rogers        "CounterMask": "2",
115212c6385eSIan Rogers        "EventCode": "0xb1",
115312c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_2",
115412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
115512c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 2 micro-ops are executed from any thread on physical core.",
115612c6385eSIan Rogers        "SampleAfterValue": "2000003",
11576a92916dSZhengjun Xing        "Speculative": "1",
115812c6385eSIan Rogers        "UMask": "0x2"
115912c6385eSIan Rogers    },
116012c6385eSIan Rogers    {
116112c6385eSIan Rogers        "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.",
116212c6385eSIan Rogers        "CollectPEBSRecord": "2",
116312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
116412c6385eSIan Rogers        "CounterMask": "3",
116512c6385eSIan Rogers        "EventCode": "0xb1",
116612c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_3",
116712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
116812c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 3 micro-ops are executed from any thread on physical core.",
116912c6385eSIan Rogers        "SampleAfterValue": "2000003",
11706a92916dSZhengjun Xing        "Speculative": "1",
117112c6385eSIan Rogers        "UMask": "0x2"
117212c6385eSIan Rogers    },
117312c6385eSIan Rogers    {
117412c6385eSIan Rogers        "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.",
117512c6385eSIan Rogers        "CollectPEBSRecord": "2",
117612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
117712c6385eSIan Rogers        "CounterMask": "4",
117812c6385eSIan Rogers        "EventCode": "0xb1",
117912c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_4",
118012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
118112c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 4 micro-ops are executed from any thread on physical core.",
118212c6385eSIan Rogers        "SampleAfterValue": "2000003",
11836a92916dSZhengjun Xing        "Speculative": "1",
118412c6385eSIan Rogers        "UMask": "0x2"
118512c6385eSIan Rogers    },
118612c6385eSIan Rogers    {
118712c6385eSIan Rogers        "BriefDescription": "Cycles where at least 1 uop was executed per-thread",
118812c6385eSIan Rogers        "CollectPEBSRecord": "2",
118912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
119012c6385eSIan Rogers        "CounterMask": "1",
119112c6385eSIan Rogers        "EventCode": "0xb1",
119212c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_1",
119312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
119412c6385eSIan Rogers        "PublicDescription": "Cycles where at least 1 uop was executed per-thread.",
119512c6385eSIan Rogers        "SampleAfterValue": "2000003",
11966a92916dSZhengjun Xing        "Speculative": "1",
119712c6385eSIan Rogers        "UMask": "0x1"
119812c6385eSIan Rogers    },
119912c6385eSIan Rogers    {
120012c6385eSIan Rogers        "BriefDescription": "Cycles where at least 2 uops were executed per-thread",
120112c6385eSIan Rogers        "CollectPEBSRecord": "2",
120212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
120312c6385eSIan Rogers        "CounterMask": "2",
120412c6385eSIan Rogers        "EventCode": "0xb1",
120512c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_2",
120612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
120712c6385eSIan Rogers        "PublicDescription": "Cycles where at least 2 uops were executed per-thread.",
120812c6385eSIan Rogers        "SampleAfterValue": "2000003",
12096a92916dSZhengjun Xing        "Speculative": "1",
121012c6385eSIan Rogers        "UMask": "0x1"
121112c6385eSIan Rogers    },
121212c6385eSIan Rogers    {
121312c6385eSIan Rogers        "BriefDescription": "Cycles where at least 3 uops were executed per-thread",
121412c6385eSIan Rogers        "CollectPEBSRecord": "2",
121512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
121612c6385eSIan Rogers        "CounterMask": "3",
121712c6385eSIan Rogers        "EventCode": "0xb1",
121812c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_3",
121912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
122012c6385eSIan Rogers        "PublicDescription": "Cycles where at least 3 uops were executed per-thread.",
122112c6385eSIan Rogers        "SampleAfterValue": "2000003",
12226a92916dSZhengjun Xing        "Speculative": "1",
122312c6385eSIan Rogers        "UMask": "0x1"
122412c6385eSIan Rogers    },
122512c6385eSIan Rogers    {
122612c6385eSIan Rogers        "BriefDescription": "Cycles where at least 4 uops were executed per-thread",
122712c6385eSIan Rogers        "CollectPEBSRecord": "2",
122812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
122912c6385eSIan Rogers        "CounterMask": "4",
123012c6385eSIan Rogers        "EventCode": "0xb1",
123112c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_4",
123212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
123312c6385eSIan Rogers        "PublicDescription": "Cycles where at least 4 uops were executed per-thread.",
123412c6385eSIan Rogers        "SampleAfterValue": "2000003",
12356a92916dSZhengjun Xing        "Speculative": "1",
123612c6385eSIan Rogers        "UMask": "0x1"
123712c6385eSIan Rogers    },
123812c6385eSIan Rogers    {
123912c6385eSIan Rogers        "BriefDescription": "Counts number of cycles no uops were dispatched to be executed on this thread.",
124012c6385eSIan Rogers        "CollectPEBSRecord": "2",
124112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
124212c6385eSIan Rogers        "CounterMask": "1",
124312c6385eSIan Rogers        "EventCode": "0xb1",
124412c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.STALLS",
124512c6385eSIan Rogers        "Invert": "1",
124612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
124712c6385eSIan Rogers        "PublicDescription": "Counts cycles during which no uops were dispatched from the Reservation Station (RS) per thread.",
124812c6385eSIan Rogers        "SampleAfterValue": "2000003",
12496a92916dSZhengjun Xing        "Speculative": "1",
125012c6385eSIan Rogers        "UMask": "0x1"
125112c6385eSIan Rogers    },
125212c6385eSIan Rogers    {
125312c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event UOPS_EXECUTED.STALLS",
125412c6385eSIan Rogers        "CollectPEBSRecord": "2",
125512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
125612c6385eSIan Rogers        "CounterMask": "1",
125712c6385eSIan Rogers        "EventCode": "0xb1",
125812c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.STALL_CYCLES",
125912c6385eSIan Rogers        "Invert": "1",
126012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
126112c6385eSIan Rogers        "SampleAfterValue": "2000003",
12626a92916dSZhengjun Xing        "Speculative": "1",
126312c6385eSIan Rogers        "UMask": "0x1"
126412c6385eSIan Rogers    },
126512c6385eSIan Rogers    {
126612c6385eSIan Rogers        "BriefDescription": "Counts the number of uops to be executed per-thread each cycle.",
126712c6385eSIan Rogers        "CollectPEBSRecord": "2",
126812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
126912c6385eSIan Rogers        "EventCode": "0xb1",
127012c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.THREAD",
127112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
127212c6385eSIan Rogers        "SampleAfterValue": "2000003",
12736a92916dSZhengjun Xing        "Speculative": "1",
127412c6385eSIan Rogers        "UMask": "0x1"
127512c6385eSIan Rogers    },
127612c6385eSIan Rogers    {
127712c6385eSIan Rogers        "BriefDescription": "Counts the number of x87 uops dispatched.",
127812c6385eSIan Rogers        "CollectPEBSRecord": "2",
127912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
128012c6385eSIan Rogers        "EventCode": "0xb1",
128112c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.X87",
128212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
128312c6385eSIan Rogers        "PublicDescription": "Counts the number of x87 uops executed.",
128412c6385eSIan Rogers        "SampleAfterValue": "2000003",
12856a92916dSZhengjun Xing        "Speculative": "1",
128612c6385eSIan Rogers        "UMask": "0x10"
128712c6385eSIan Rogers    },
128812c6385eSIan Rogers    {
128912c6385eSIan Rogers        "BriefDescription": "Uops that RAT issues to RS",
129012c6385eSIan Rogers        "CollectPEBSRecord": "2",
129112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
129212c6385eSIan Rogers        "EventCode": "0xae",
129312c6385eSIan Rogers        "EventName": "UOPS_ISSUED.ANY",
129412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
129512c6385eSIan Rogers        "PublicDescription": "Counts the number of uops that the Resource Allocation Table (RAT) issues to the Reservation Station (RS).",
129612c6385eSIan Rogers        "SampleAfterValue": "2000003",
12976a92916dSZhengjun Xing        "Speculative": "1",
129812c6385eSIan Rogers        "UMask": "0x1"
129912c6385eSIan Rogers    },
130012c6385eSIan Rogers    {
130112c6385eSIan Rogers        "BriefDescription": "Cycles with retired uop(s).",
130212c6385eSIan Rogers        "CollectPEBSRecord": "2",
130312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
130412c6385eSIan Rogers        "CounterMask": "1",
130512c6385eSIan Rogers        "EventCode": "0xc2",
130612c6385eSIan Rogers        "EventName": "UOPS_RETIRED.CYCLES",
130712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
130812c6385eSIan Rogers        "PublicDescription": "Counts cycles where at least one uop has retired.",
130912c6385eSIan Rogers        "SampleAfterValue": "1000003",
131012c6385eSIan Rogers        "UMask": "0x2"
131112c6385eSIan Rogers    },
131212c6385eSIan Rogers    {
13136a92916dSZhengjun Xing        "BriefDescription": "Retired uops except the last uop of each instruction.",
131412c6385eSIan Rogers        "CollectPEBSRecord": "2",
131512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
131612c6385eSIan Rogers        "EventCode": "0xc2",
131712c6385eSIan Rogers        "EventName": "UOPS_RETIRED.HEAVY",
131812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
13196a92916dSZhengjun Xing        "PublicDescription": "Counts the number of retired micro-operations (uops) except the last uop of each instruction. An instruction that is decoded into less than two uops does not contribute to the count.",
132012c6385eSIan Rogers        "SampleAfterValue": "2000003",
132112c6385eSIan Rogers        "UMask": "0x1"
132212c6385eSIan Rogers    },
132312c6385eSIan Rogers    {
13249061dffdSZhengjun Xing        "BriefDescription": "UOPS_RETIRED.MS",
132512c6385eSIan Rogers        "CollectPEBSRecord": "2",
132612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
132712c6385eSIan Rogers        "EventCode": "0xc2",
132812c6385eSIan Rogers        "EventName": "UOPS_RETIRED.MS",
132912c6385eSIan Rogers        "MSRIndex": "0x3F7",
133012c6385eSIan Rogers        "MSRValue": "0x8",
133112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
133212c6385eSIan Rogers        "SampleAfterValue": "2000003",
133312c6385eSIan Rogers        "TakenAlone": "1",
133412c6385eSIan Rogers        "UMask": "0x4"
133512c6385eSIan Rogers    },
133612c6385eSIan Rogers    {
133712c6385eSIan Rogers        "BriefDescription": "Retirement slots used.",
133812c6385eSIan Rogers        "CollectPEBSRecord": "2",
133912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
134012c6385eSIan Rogers        "EventCode": "0xc2",
134112c6385eSIan Rogers        "EventName": "UOPS_RETIRED.SLOTS",
134212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
134312c6385eSIan Rogers        "PublicDescription": "Counts the retirement slots used each cycle.",
134412c6385eSIan Rogers        "SampleAfterValue": "2000003",
134512c6385eSIan Rogers        "UMask": "0x2"
134612c6385eSIan Rogers    },
134712c6385eSIan Rogers    {
134812c6385eSIan Rogers        "BriefDescription": "Cycles without actually retired uops.",
134912c6385eSIan Rogers        "CollectPEBSRecord": "2",
135012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
135112c6385eSIan Rogers        "CounterMask": "1",
135212c6385eSIan Rogers        "EventCode": "0xc2",
135312c6385eSIan Rogers        "EventName": "UOPS_RETIRED.STALLS",
135412c6385eSIan Rogers        "Invert": "1",
135512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
135612c6385eSIan Rogers        "PublicDescription": "This event counts cycles without actually retired uops.",
135712c6385eSIan Rogers        "SampleAfterValue": "1000003",
135812c6385eSIan Rogers        "UMask": "0x2"
135912c6385eSIan Rogers    },
136012c6385eSIan Rogers    {
136112c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event UOPS_RETIRED.STALLS",
136212c6385eSIan Rogers        "CollectPEBSRecord": "2",
136312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
136412c6385eSIan Rogers        "CounterMask": "1",
136512c6385eSIan Rogers        "EventCode": "0xc2",
136612c6385eSIan Rogers        "EventName": "UOPS_RETIRED.STALL_CYCLES",
136712c6385eSIan Rogers        "Invert": "1",
136812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
136912c6385eSIan Rogers        "SampleAfterValue": "1000003",
137012c6385eSIan Rogers        "UMask": "0x2"
137112c6385eSIan Rogers    }
137212c6385eSIan Rogers]
1373