1*12c6385eSIan Rogers[
2*12c6385eSIan Rogers    {
3*12c6385eSIan Rogers        "BriefDescription": "TBD",
4*12c6385eSIan Rogers        "EventCode": "0xce",
5*12c6385eSIan Rogers        "EventName": "AMX_OPS_RETIRED.BF16",
6*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
7*12c6385eSIan Rogers        "UMask": "0x2"
8*12c6385eSIan Rogers    },
9*12c6385eSIan Rogers    {
10*12c6385eSIan Rogers        "BriefDescription": "TBD",
11*12c6385eSIan Rogers        "EventCode": "0xce",
12*12c6385eSIan Rogers        "EventName": "AMX_OPS_RETIRED.INT8",
13*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
14*12c6385eSIan Rogers        "UMask": "0x1"
15*12c6385eSIan Rogers    },
16*12c6385eSIan Rogers    {
17*12c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.DIV_ACTIVE",
18*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
19*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
20*12c6385eSIan Rogers        "CounterMask": "1",
21*12c6385eSIan Rogers        "EventCode": "0xb0",
22*12c6385eSIan Rogers        "EventName": "ARITH.DIVIDER_ACTIVE",
23*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
24*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
25*12c6385eSIan Rogers        "UMask": "0x9"
26*12c6385eSIan Rogers    },
27*12c6385eSIan Rogers    {
28*12c6385eSIan Rogers        "BriefDescription": "Cycles when divide unit is busy executing divide or square root operations.",
29*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
30*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
31*12c6385eSIan Rogers        "CounterMask": "1",
32*12c6385eSIan Rogers        "EventCode": "0xb0",
33*12c6385eSIan Rogers        "EventName": "ARITH.DIV_ACTIVE",
34*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
35*12c6385eSIan Rogers        "PublicDescription": "Counts cycles when divide unit is busy executing divide or square root operations. Accounts for integer and floating-point operations.",
36*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
37*12c6385eSIan Rogers        "UMask": "0x9"
38*12c6385eSIan Rogers    },
39*12c6385eSIan Rogers    {
40*12c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.FPDIV_ACTIVE",
41*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
42*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
43*12c6385eSIan Rogers        "CounterMask": "1",
44*12c6385eSIan Rogers        "EventCode": "0xb0",
45*12c6385eSIan Rogers        "EventName": "ARITH.FP_DIVIDER_ACTIVE",
46*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
47*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
48*12c6385eSIan Rogers        "UMask": "0x1"
49*12c6385eSIan Rogers    },
50*12c6385eSIan Rogers    {
51*12c6385eSIan Rogers        "BriefDescription": "This event counts the cycles the integer divider is busy.",
52*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
53*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
54*12c6385eSIan Rogers        "EventCode": "0xb0",
55*12c6385eSIan Rogers        "EventName": "ARITH.IDIV_ACTIVE",
56*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
57*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
58*12c6385eSIan Rogers        "UMask": "0x8"
59*12c6385eSIan Rogers    },
60*12c6385eSIan Rogers    {
61*12c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event ARITH.IDIV_ACTIVE",
62*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
63*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
64*12c6385eSIan Rogers        "CounterMask": "1",
65*12c6385eSIan Rogers        "EventCode": "0xb0",
66*12c6385eSIan Rogers        "EventName": "ARITH.INT_DIVIDER_ACTIVE",
67*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
68*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
69*12c6385eSIan Rogers        "UMask": "0x8"
70*12c6385eSIan Rogers    },
71*12c6385eSIan Rogers    {
72*12c6385eSIan Rogers        "BriefDescription": "Number of occurrences where a microcode assist is invoked by hardware.",
73*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
74*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
75*12c6385eSIan Rogers        "EventCode": "0xc1",
76*12c6385eSIan Rogers        "EventName": "ASSISTS.ANY",
77*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
78*12c6385eSIan Rogers        "PublicDescription": "Counts the number of occurrences where a microcode assist is invoked by hardware Examples include AD (page Access Dirty), FP and AVX related assists.",
79*12c6385eSIan Rogers        "SampleAfterValue": "100003",
80*12c6385eSIan Rogers        "UMask": "0x1f"
81*12c6385eSIan Rogers    },
82*12c6385eSIan Rogers    {
83*12c6385eSIan Rogers        "BriefDescription": "All branch instructions retired.",
84*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
85*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
86*12c6385eSIan Rogers        "EventCode": "0xc4",
87*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.ALL_BRANCHES",
88*12c6385eSIan Rogers        "PEBS": "1",
89*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
90*12c6385eSIan Rogers        "PublicDescription": "Counts all branch instructions retired.",
91*12c6385eSIan Rogers        "SampleAfterValue": "400009"
92*12c6385eSIan Rogers    },
93*12c6385eSIan Rogers    {
94*12c6385eSIan Rogers        "BriefDescription": "Conditional branch instructions retired.",
95*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
96*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
97*12c6385eSIan Rogers        "EventCode": "0xc4",
98*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND",
99*12c6385eSIan Rogers        "PEBS": "1",
100*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
101*12c6385eSIan Rogers        "PublicDescription": "Counts conditional branch instructions retired.",
102*12c6385eSIan Rogers        "SampleAfterValue": "400009",
103*12c6385eSIan Rogers        "UMask": "0x11"
104*12c6385eSIan Rogers    },
105*12c6385eSIan Rogers    {
106*12c6385eSIan Rogers        "BriefDescription": "Not taken branch instructions retired.",
107*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
108*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
109*12c6385eSIan Rogers        "EventCode": "0xc4",
110*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND_NTAKEN",
111*12c6385eSIan Rogers        "PEBS": "1",
112*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
113*12c6385eSIan Rogers        "PublicDescription": "Counts not taken branch instructions retired.",
114*12c6385eSIan Rogers        "SampleAfterValue": "400009",
115*12c6385eSIan Rogers        "UMask": "0x10"
116*12c6385eSIan Rogers    },
117*12c6385eSIan Rogers    {
118*12c6385eSIan Rogers        "BriefDescription": "Taken conditional branch instructions retired.",
119*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
120*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
121*12c6385eSIan Rogers        "EventCode": "0xc4",
122*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.COND_TAKEN",
123*12c6385eSIan Rogers        "PEBS": "1",
124*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
125*12c6385eSIan Rogers        "PublicDescription": "Counts taken conditional branch instructions retired.",
126*12c6385eSIan Rogers        "SampleAfterValue": "400009",
127*12c6385eSIan Rogers        "UMask": "0x1"
128*12c6385eSIan Rogers    },
129*12c6385eSIan Rogers    {
130*12c6385eSIan Rogers        "BriefDescription": "Far branch instructions retired.",
131*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
132*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
133*12c6385eSIan Rogers        "EventCode": "0xc4",
134*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.FAR_BRANCH",
135*12c6385eSIan Rogers        "PEBS": "1",
136*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
137*12c6385eSIan Rogers        "PublicDescription": "Counts far branch instructions retired.",
138*12c6385eSIan Rogers        "SampleAfterValue": "100007",
139*12c6385eSIan Rogers        "UMask": "0x40"
140*12c6385eSIan Rogers    },
141*12c6385eSIan Rogers    {
142*12c6385eSIan Rogers        "BriefDescription": "Indirect near branch instructions retired (excluding returns)",
143*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
144*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
145*12c6385eSIan Rogers        "EventCode": "0xc4",
146*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.INDIRECT",
147*12c6385eSIan Rogers        "PEBS": "1",
148*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
149*12c6385eSIan Rogers        "PublicDescription": "Counts near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
150*12c6385eSIan Rogers        "SampleAfterValue": "100003",
151*12c6385eSIan Rogers        "UMask": "0x80"
152*12c6385eSIan Rogers    },
153*12c6385eSIan Rogers    {
154*12c6385eSIan Rogers        "BriefDescription": "Direct and indirect near call instructions retired.",
155*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
156*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
157*12c6385eSIan Rogers        "EventCode": "0xc4",
158*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_CALL",
159*12c6385eSIan Rogers        "PEBS": "1",
160*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
161*12c6385eSIan Rogers        "PublicDescription": "Counts both direct and indirect near call instructions retired.",
162*12c6385eSIan Rogers        "SampleAfterValue": "100007",
163*12c6385eSIan Rogers        "UMask": "0x2"
164*12c6385eSIan Rogers    },
165*12c6385eSIan Rogers    {
166*12c6385eSIan Rogers        "BriefDescription": "Return instructions retired.",
167*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
168*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
169*12c6385eSIan Rogers        "EventCode": "0xc4",
170*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_RETURN",
171*12c6385eSIan Rogers        "PEBS": "1",
172*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
173*12c6385eSIan Rogers        "PublicDescription": "Counts return instructions retired.",
174*12c6385eSIan Rogers        "SampleAfterValue": "100007",
175*12c6385eSIan Rogers        "UMask": "0x8"
176*12c6385eSIan Rogers    },
177*12c6385eSIan Rogers    {
178*12c6385eSIan Rogers        "BriefDescription": "Taken branch instructions retired.",
179*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
180*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
181*12c6385eSIan Rogers        "EventCode": "0xc4",
182*12c6385eSIan Rogers        "EventName": "BR_INST_RETIRED.NEAR_TAKEN",
183*12c6385eSIan Rogers        "PEBS": "1",
184*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
185*12c6385eSIan Rogers        "PublicDescription": "Counts taken branch instructions retired.",
186*12c6385eSIan Rogers        "SampleAfterValue": "400009",
187*12c6385eSIan Rogers        "UMask": "0x20"
188*12c6385eSIan Rogers    },
189*12c6385eSIan Rogers    {
190*12c6385eSIan Rogers        "BriefDescription": "All mispredicted branch instructions retired.",
191*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
192*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
193*12c6385eSIan Rogers        "EventCode": "0xc5",
194*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.ALL_BRANCHES",
195*12c6385eSIan Rogers        "PEBS": "1",
196*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
197*12c6385eSIan Rogers        "PublicDescription": "Counts all the retired branch instructions that were mispredicted by the processor. A branch misprediction occurs when the processor incorrectly predicts the destination of the branch.  When the misprediction is discovered at execution, all the instructions executed in the wrong (speculative) path must be discarded, and the processor must start fetching from the correct path.",
198*12c6385eSIan Rogers        "SampleAfterValue": "400009"
199*12c6385eSIan Rogers    },
200*12c6385eSIan Rogers    {
201*12c6385eSIan Rogers        "BriefDescription": "Mispredicted conditional branch instructions retired.",
202*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
203*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
204*12c6385eSIan Rogers        "EventCode": "0xc5",
205*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND",
206*12c6385eSIan Rogers        "PEBS": "1",
207*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
208*12c6385eSIan Rogers        "PublicDescription": "Counts mispredicted conditional branch instructions retired.",
209*12c6385eSIan Rogers        "SampleAfterValue": "400009",
210*12c6385eSIan Rogers        "UMask": "0x11"
211*12c6385eSIan Rogers    },
212*12c6385eSIan Rogers    {
213*12c6385eSIan Rogers        "BriefDescription": "Mispredicted non-taken conditional branch instructions retired.",
214*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
215*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
216*12c6385eSIan Rogers        "EventCode": "0xc5",
217*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND_NTAKEN",
218*12c6385eSIan Rogers        "PEBS": "1",
219*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
220*12c6385eSIan Rogers        "PublicDescription": "Counts the number of conditional branch instructions retired that were mispredicted and the branch direction was not taken.",
221*12c6385eSIan Rogers        "SampleAfterValue": "400009",
222*12c6385eSIan Rogers        "UMask": "0x10"
223*12c6385eSIan Rogers    },
224*12c6385eSIan Rogers    {
225*12c6385eSIan Rogers        "BriefDescription": "number of branch instructions retired that were mispredicted and taken. Non PEBS",
226*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
227*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
228*12c6385eSIan Rogers        "EventCode": "0xc5",
229*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.COND_TAKEN",
230*12c6385eSIan Rogers        "PEBS": "1",
231*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
232*12c6385eSIan Rogers        "PublicDescription": "Counts taken conditional mispredicted branch instructions retired.",
233*12c6385eSIan Rogers        "SampleAfterValue": "400009",
234*12c6385eSIan Rogers        "UMask": "0x1"
235*12c6385eSIan Rogers    },
236*12c6385eSIan Rogers    {
237*12c6385eSIan Rogers        "BriefDescription": "Miss-predicted near indirect branch instructions retired (excluding returns)",
238*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
239*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
240*12c6385eSIan Rogers        "EventCode": "0xc5",
241*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.INDIRECT",
242*12c6385eSIan Rogers        "PEBS": "1",
243*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
244*12c6385eSIan Rogers        "PublicDescription": "Counts miss-predicted near indirect branch instructions retired excluding returns. TSX abort is an indirect branch.",
245*12c6385eSIan Rogers        "SampleAfterValue": "100003",
246*12c6385eSIan Rogers        "UMask": "0x80"
247*12c6385eSIan Rogers    },
248*12c6385eSIan Rogers    {
249*12c6385eSIan Rogers        "BriefDescription": "Mispredicted indirect CALL retired.",
250*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
251*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
252*12c6385eSIan Rogers        "EventCode": "0xc5",
253*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.INDIRECT_CALL",
254*12c6385eSIan Rogers        "PEBS": "1",
255*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
256*12c6385eSIan Rogers        "PublicDescription": "Counts retired mispredicted indirect (near taken) CALL instructions, including both register and memory indirect.",
257*12c6385eSIan Rogers        "SampleAfterValue": "400009",
258*12c6385eSIan Rogers        "UMask": "0x2"
259*12c6385eSIan Rogers    },
260*12c6385eSIan Rogers    {
261*12c6385eSIan Rogers        "BriefDescription": "Number of near branch instructions retired that were mispredicted and taken.",
262*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
263*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
264*12c6385eSIan Rogers        "EventCode": "0xc5",
265*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.NEAR_TAKEN",
266*12c6385eSIan Rogers        "PEBS": "1",
267*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
268*12c6385eSIan Rogers        "PublicDescription": "Counts number of near branch instructions retired that were mispredicted and taken.",
269*12c6385eSIan Rogers        "SampleAfterValue": "400009",
270*12c6385eSIan Rogers        "UMask": "0x20"
271*12c6385eSIan Rogers    },
272*12c6385eSIan Rogers    {
273*12c6385eSIan Rogers        "BriefDescription": "This event counts the number of mispredicted ret instructions retired. Non PEBS",
274*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
275*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
276*12c6385eSIan Rogers        "EventCode": "0xc5",
277*12c6385eSIan Rogers        "EventName": "BR_MISP_RETIRED.RET",
278*12c6385eSIan Rogers        "PEBS": "1",
279*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
280*12c6385eSIan Rogers        "PublicDescription": "This is a non-precise version (that is, does not use PEBS) of the event that counts mispredicted return instructions retired.",
281*12c6385eSIan Rogers        "SampleAfterValue": "100007",
282*12c6385eSIan Rogers        "UMask": "0x8"
283*12c6385eSIan Rogers    },
284*12c6385eSIan Rogers    {
285*12c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.",
286*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
287*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
288*12c6385eSIan Rogers        "EventCode": "0xec",
289*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C01",
290*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
291*12c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.1 light-weight slower wakeup time but more power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
292*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
293*12c6385eSIan Rogers        "UMask": "0x10"
294*12c6385eSIan Rogers    },
295*12c6385eSIan Rogers    {
296*12c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.",
297*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
298*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
299*12c6385eSIan Rogers        "EventCode": "0xec",
300*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C02",
301*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
302*12c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.2 light-weight faster wakeup time but less power saving optimized state.  This state can be entered via the TPAUSE or UMWAIT instructions.",
303*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
304*12c6385eSIan Rogers        "UMask": "0x20"
305*12c6385eSIan Rogers    },
306*12c6385eSIan Rogers    {
307*12c6385eSIan Rogers        "BriefDescription": "Core clocks when the thread is in the C0.1 or C0.2 or running a PAUSE in C0 ACPI state.",
308*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
309*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
310*12c6385eSIan Rogers        "EventCode": "0xec",
311*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.C0_WAIT",
312*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
313*12c6385eSIan Rogers        "PublicDescription": "Counts core clocks when the thread is in the C0.1 or C0.2 power saving optimized states (TPAUSE or UMWAIT instructions) or running the PAUSE instruction.",
314*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
315*12c6385eSIan Rogers        "UMask": "0x70"
316*12c6385eSIan Rogers    },
317*12c6385eSIan Rogers    {
318*12c6385eSIan Rogers        "BriefDescription": "Cycle counts are evenly distributed between active threads in the Core.",
319*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
320*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
321*12c6385eSIan Rogers        "EventCode": "0xec",
322*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.DISTRIBUTED",
323*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
324*12c6385eSIan Rogers        "PublicDescription": "This event distributes cycle counts between active hyperthreads, i.e., those in C0.  A hyperthread becomes inactive when it executes the HLT or MWAIT instructions.  If all other hyperthreads are inactive (or disabled or do not exist), all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
325*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
326*12c6385eSIan Rogers        "UMask": "0x2"
327*12c6385eSIan Rogers    },
328*12c6385eSIan Rogers    {
329*12c6385eSIan Rogers        "BriefDescription": "Core crystal clock cycles when this thread is unhalted and the other thread is halted.",
330*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
331*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
332*12c6385eSIan Rogers        "EventCode": "0x3c",
333*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE",
334*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
335*12c6385eSIan Rogers        "PublicDescription": "Counts Core crystal clock cycles when current thread is unhalted and the other thread is halted.",
336*12c6385eSIan Rogers        "SampleAfterValue": "25003",
337*12c6385eSIan Rogers        "UMask": "0x2"
338*12c6385eSIan Rogers    },
339*12c6385eSIan Rogers    {
340*12c6385eSIan Rogers        "BriefDescription": "TBD",
341*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
342*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
343*12c6385eSIan Rogers        "EventCode": "0xec",
344*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.PAUSE",
345*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
346*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
347*12c6385eSIan Rogers        "UMask": "0x40"
348*12c6385eSIan Rogers    },
349*12c6385eSIan Rogers    {
350*12c6385eSIan Rogers        "BriefDescription": "TBD",
351*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
352*12c6385eSIan Rogers        "CounterMask": "1",
353*12c6385eSIan Rogers        "EdgeDetect": "1",
354*12c6385eSIan Rogers        "EventCode": "0xec",
355*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.PAUSE_INST",
356*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
357*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
358*12c6385eSIan Rogers        "UMask": "0x40"
359*12c6385eSIan Rogers    },
360*12c6385eSIan Rogers    {
361*12c6385eSIan Rogers        "BriefDescription": "Core crystal clock cycles. Cycle counts are evenly distributed between active threads in the Core.",
362*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
363*12c6385eSIan Rogers        "EventCode": "0x3c",
364*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.REF_DISTRIBUTED",
365*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
366*12c6385eSIan Rogers        "PublicDescription": "This event distributes Core crystal clock cycle counts between active hyperthreads, i.e., those in C0 sleep-state. A hyperthread becomes inactive when it executes the HLT or MWAIT instructions. If one thread is active in a core, all counts are attributed to this hyperthread. To obtain the full count when the Core is active, sum the counts from each hyperthread.",
367*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
368*12c6385eSIan Rogers        "UMask": "0x8"
369*12c6385eSIan Rogers    },
370*12c6385eSIan Rogers    {
371*12c6385eSIan Rogers        "BriefDescription": "Reference cycles when the core is not in halt state.",
372*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
373*12c6385eSIan Rogers        "Counter": "Fixed counter 2",
374*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.REF_TSC",
375*12c6385eSIan Rogers        "PEBScounters": "34",
376*12c6385eSIan Rogers        "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'.  The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'.  After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.",
377*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
378*12c6385eSIan Rogers        "UMask": "0x3"
379*12c6385eSIan Rogers    },
380*12c6385eSIan Rogers    {
381*12c6385eSIan Rogers        "BriefDescription": "Core cycles when the thread is not in halt state",
382*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
383*12c6385eSIan Rogers        "Counter": "Fixed counter 1",
384*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.THREAD",
385*12c6385eSIan Rogers        "PEBScounters": "33",
386*12c6385eSIan Rogers        "PublicDescription": "Counts the number of core cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the eight programmable counters available for other events.",
387*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
388*12c6385eSIan Rogers        "UMask": "0x2"
389*12c6385eSIan Rogers    },
390*12c6385eSIan Rogers    {
391*12c6385eSIan Rogers        "BriefDescription": "Thread cycles when thread is not in halt state",
392*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
393*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
394*12c6385eSIan Rogers        "EventCode": "0x3c",
395*12c6385eSIan Rogers        "EventName": "CPU_CLK_UNHALTED.THREAD_P",
396*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
397*12c6385eSIan Rogers        "PublicDescription": "This is an architectural event that counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling. For this reason, this event may have a changing ratio with regards to wall clock time.",
398*12c6385eSIan Rogers        "SampleAfterValue": "2000003"
399*12c6385eSIan Rogers    },
400*12c6385eSIan Rogers    {
401*12c6385eSIan Rogers        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
402*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
403*12c6385eSIan Rogers        "Counter": "0,1,2,3",
404*12c6385eSIan Rogers        "CounterMask": "8",
405*12c6385eSIan Rogers        "EventCode": "0xa3",
406*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_L1D_MISS",
407*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
408*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
409*12c6385eSIan Rogers        "UMask": "0x8"
410*12c6385eSIan Rogers    },
411*12c6385eSIan Rogers    {
412*12c6385eSIan Rogers        "BriefDescription": "Cycles while L2 cache miss demand load is outstanding.",
413*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
414*12c6385eSIan Rogers        "Counter": "0,1,2,3",
415*12c6385eSIan Rogers        "CounterMask": "1",
416*12c6385eSIan Rogers        "EventCode": "0xa3",
417*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_L2_MISS",
418*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
419*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
420*12c6385eSIan Rogers        "UMask": "0x1"
421*12c6385eSIan Rogers    },
422*12c6385eSIan Rogers    {
423*12c6385eSIan Rogers        "BriefDescription": "Cycles while memory subsystem has an outstanding load.",
424*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
425*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
426*12c6385eSIan Rogers        "CounterMask": "16",
427*12c6385eSIan Rogers        "EventCode": "0xa3",
428*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.CYCLES_MEM_ANY",
429*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
430*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
431*12c6385eSIan Rogers        "UMask": "0x10"
432*12c6385eSIan Rogers    },
433*12c6385eSIan Rogers    {
434*12c6385eSIan Rogers        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
435*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
436*12c6385eSIan Rogers        "Counter": "0,1,2,3",
437*12c6385eSIan Rogers        "CounterMask": "12",
438*12c6385eSIan Rogers        "EventCode": "0xa3",
439*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L1D_MISS",
440*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
441*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
442*12c6385eSIan Rogers        "UMask": "0xc"
443*12c6385eSIan Rogers    },
444*12c6385eSIan Rogers    {
445*12c6385eSIan Rogers        "BriefDescription": "Execution stalls while L2 cache miss demand load is outstanding.",
446*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
447*12c6385eSIan Rogers        "Counter": "0,1,2,3",
448*12c6385eSIan Rogers        "CounterMask": "5",
449*12c6385eSIan Rogers        "EventCode": "0xa3",
450*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L2_MISS",
451*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
452*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
453*12c6385eSIan Rogers        "UMask": "0x5"
454*12c6385eSIan Rogers    },
455*12c6385eSIan Rogers    {
456*12c6385eSIan Rogers        "BriefDescription": "Total execution stalls.",
457*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
458*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
459*12c6385eSIan Rogers        "CounterMask": "4",
460*12c6385eSIan Rogers        "EventCode": "0xa3",
461*12c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_TOTAL",
462*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
463*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
464*12c6385eSIan Rogers        "UMask": "0x4"
465*12c6385eSIan Rogers    },
466*12c6385eSIan Rogers    {
467*12c6385eSIan Rogers        "BriefDescription": "Cycles total of 1 uop is executed on all ports and Reservation Station was not empty.",
468*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
469*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
470*12c6385eSIan Rogers        "EventCode": "0xa6",
471*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.1_PORTS_UTIL",
472*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
473*12c6385eSIan Rogers        "PublicDescription": "Counts cycles during which a total of 1 uop was executed on all ports and Reservation Station (RS) was not empty.",
474*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
475*12c6385eSIan Rogers        "UMask": "0x2"
476*12c6385eSIan Rogers    },
477*12c6385eSIan Rogers    {
478*12c6385eSIan Rogers        "BriefDescription": "Cycles total of 2 uops are executed on all ports and Reservation Station was not empty.",
479*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
480*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
481*12c6385eSIan Rogers        "EventCode": "0xa6",
482*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.2_PORTS_UTIL",
483*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
484*12c6385eSIan Rogers        "PublicDescription": "Counts cycles during which a total of 2 uops were executed on all ports and Reservation Station (RS) was not empty.",
485*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
486*12c6385eSIan Rogers        "UMask": "0x4"
487*12c6385eSIan Rogers    },
488*12c6385eSIan Rogers    {
489*12c6385eSIan Rogers        "BriefDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station was not empty.",
490*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
491*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
492*12c6385eSIan Rogers        "EventCode": "0xa6",
493*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.3_PORTS_UTIL",
494*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
495*12c6385eSIan Rogers        "PublicDescription": "Cycles total of 3 uops are executed on all ports and Reservation Station (RS) was not empty.",
496*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
497*12c6385eSIan Rogers        "UMask": "0x8"
498*12c6385eSIan Rogers    },
499*12c6385eSIan Rogers    {
500*12c6385eSIan Rogers        "BriefDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station was not empty.",
501*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
502*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
503*12c6385eSIan Rogers        "EventCode": "0xa6",
504*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.4_PORTS_UTIL",
505*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
506*12c6385eSIan Rogers        "PublicDescription": "Cycles total of 4 uops are executed on all ports and Reservation Station (RS) was not empty.",
507*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
508*12c6385eSIan Rogers        "UMask": "0x10"
509*12c6385eSIan Rogers    },
510*12c6385eSIan Rogers    {
511*12c6385eSIan Rogers        "BriefDescription": "Execution stalls while memory subsystem has an outstanding load.",
512*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
513*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
514*12c6385eSIan Rogers        "CounterMask": "5",
515*12c6385eSIan Rogers        "EventCode": "0xa6",
516*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.BOUND_ON_LOADS",
517*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
518*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
519*12c6385eSIan Rogers        "UMask": "0x21"
520*12c6385eSIan Rogers    },
521*12c6385eSIan Rogers    {
522*12c6385eSIan Rogers        "BriefDescription": "Cycles where the Store Buffer was full and no loads caused an execution stall.",
523*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
524*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
525*12c6385eSIan Rogers        "CounterMask": "2",
526*12c6385eSIan Rogers        "EventCode": "0xa6",
527*12c6385eSIan Rogers        "EventName": "EXE_ACTIVITY.BOUND_ON_STORES",
528*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
529*12c6385eSIan Rogers        "PublicDescription": "Counts cycles where the Store Buffer was full and no loads caused an execution stall.",
530*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
531*12c6385eSIan Rogers        "UMask": "0x40"
532*12c6385eSIan Rogers    },
533*12c6385eSIan Rogers    {
534*12c6385eSIan Rogers        "BriefDescription": "Instruction decoders utilized in a cycle",
535*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
536*12c6385eSIan Rogers        "Counter": "0,1,2,3",
537*12c6385eSIan Rogers        "EventCode": "0x75",
538*12c6385eSIan Rogers        "EventName": "INST_DECODED.DECODERS",
539*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
540*12c6385eSIan Rogers        "PublicDescription": "Number of decoders utilized in a cycle when the MITE (legacy decode pipeline) fetches instructions.",
541*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
542*12c6385eSIan Rogers        "UMask": "0x1"
543*12c6385eSIan Rogers    },
544*12c6385eSIan Rogers    {
545*12c6385eSIan Rogers        "BriefDescription": "Number of instructions retired. Fixed Counter - architectural event",
546*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
547*12c6385eSIan Rogers        "Counter": "Fixed counter 0",
548*12c6385eSIan Rogers        "EventName": "INST_RETIRED.ANY",
549*12c6385eSIan Rogers        "PEBS": "1",
550*12c6385eSIan Rogers        "PEBScounters": "32",
551*12c6385eSIan Rogers        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
552*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
553*12c6385eSIan Rogers        "UMask": "0x1"
554*12c6385eSIan Rogers    },
555*12c6385eSIan Rogers    {
556*12c6385eSIan Rogers        "BriefDescription": "Number of instructions retired. General Counter - architectural event",
557*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
558*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
559*12c6385eSIan Rogers        "EventCode": "0xc0",
560*12c6385eSIan Rogers        "EventName": "INST_RETIRED.ANY_P",
561*12c6385eSIan Rogers        "PEBS": "1",
562*12c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
563*12c6385eSIan Rogers        "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter.",
564*12c6385eSIan Rogers        "SampleAfterValue": "2000003"
565*12c6385eSIan Rogers    },
566*12c6385eSIan Rogers    {
567*12c6385eSIan Rogers        "BriefDescription": "TBD",
568*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
569*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
570*12c6385eSIan Rogers        "EventCode": "0xc0",
571*12c6385eSIan Rogers        "EventName": "INST_RETIRED.MACRO_FUSED",
572*12c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
573*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
574*12c6385eSIan Rogers        "UMask": "0x10"
575*12c6385eSIan Rogers    },
576*12c6385eSIan Rogers    {
577*12c6385eSIan Rogers        "BriefDescription": "Number of all retired NOP instructions.",
578*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
579*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
580*12c6385eSIan Rogers        "EventCode": "0xc0",
581*12c6385eSIan Rogers        "EventName": "INST_RETIRED.NOP",
582*12c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
583*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
584*12c6385eSIan Rogers        "UMask": "0x2"
585*12c6385eSIan Rogers    },
586*12c6385eSIan Rogers    {
587*12c6385eSIan Rogers        "BriefDescription": "Precise instruction retired with PEBS precise-distribution",
588*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
589*12c6385eSIan Rogers        "Counter": "Fixed counter 0",
590*12c6385eSIan Rogers        "EventName": "INST_RETIRED.PREC_DIST",
591*12c6385eSIan Rogers        "PEBS": "1",
592*12c6385eSIan Rogers        "PEBScounters": "32",
593*12c6385eSIan Rogers        "PublicDescription": "A version of INST_RETIRED that allows for a precise distribution of samples across instructions retired. It utilizes the Precise Distribution of Instructions Retired (PDIR++) feature to fix bias in how retired instructions get sampled. Use on Fixed Counter 0.",
594*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
595*12c6385eSIan Rogers        "UMask": "0x1"
596*12c6385eSIan Rogers    },
597*12c6385eSIan Rogers    {
598*12c6385eSIan Rogers        "BriefDescription": "TBD",
599*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
600*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
601*12c6385eSIan Rogers        "EventCode": "0xc0",
602*12c6385eSIan Rogers        "EventName": "INST_RETIRED.REP_ITERATION",
603*12c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
604*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
605*12c6385eSIan Rogers        "UMask": "0x8"
606*12c6385eSIan Rogers    },
607*12c6385eSIan Rogers    {
608*12c6385eSIan Rogers        "BriefDescription": "Counts cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
609*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
610*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
611*12c6385eSIan Rogers        "EventCode": "0xad",
612*12c6385eSIan Rogers        "EventName": "INT_MISC.CLEAR_RESTEER_CYCLES",
613*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
614*12c6385eSIan Rogers        "PublicDescription": "Cycles after recovery from a branch misprediction or machine clear till the first uop is issued from the resteered path.",
615*12c6385eSIan Rogers        "SampleAfterValue": "500009",
616*12c6385eSIan Rogers        "UMask": "0x80"
617*12c6385eSIan Rogers    },
618*12c6385eSIan Rogers    {
619*12c6385eSIan Rogers        "BriefDescription": "TBD",
620*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
621*12c6385eSIan Rogers        "EventCode": "0xad",
622*12c6385eSIan Rogers        "EventName": "INT_MISC.MBA_STALLS",
623*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
624*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
625*12c6385eSIan Rogers        "UMask": "0x20"
626*12c6385eSIan Rogers    },
627*12c6385eSIan Rogers    {
628*12c6385eSIan Rogers        "BriefDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for this thread",
629*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
630*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
631*12c6385eSIan Rogers        "EventCode": "0xad",
632*12c6385eSIan Rogers        "EventName": "INT_MISC.RECOVERY_CYCLES",
633*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
634*12c6385eSIan Rogers        "PublicDescription": "Counts core cycles when the Resource allocator was stalled due to recovery from an earlier branch misprediction or machine clear event.",
635*12c6385eSIan Rogers        "SampleAfterValue": "500009",
636*12c6385eSIan Rogers        "UMask": "0x1"
637*12c6385eSIan Rogers    },
638*12c6385eSIan Rogers    {
639*12c6385eSIan Rogers        "BriefDescription": "TBD",
640*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
641*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
642*12c6385eSIan Rogers        "EventCode": "0xad",
643*12c6385eSIan Rogers        "EventName": "INT_MISC.UNKNOWN_BRANCH_CYCLES",
644*12c6385eSIan Rogers        "MSRIndex": "0x3F7",
645*12c6385eSIan Rogers        "MSRValue": "0x7",
646*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
647*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
648*12c6385eSIan Rogers        "TakenAlone": "1",
649*12c6385eSIan Rogers        "UMask": "0x40"
650*12c6385eSIan Rogers    },
651*12c6385eSIan Rogers    {
652*12c6385eSIan Rogers        "BriefDescription": "TMA slots where uops got dropped",
653*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
654*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
655*12c6385eSIan Rogers        "EventCode": "0xad",
656*12c6385eSIan Rogers        "EventName": "INT_MISC.UOP_DROPPING",
657*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
658*12c6385eSIan Rogers        "PublicDescription": "Estimated number of Top-down Microarchitecture Analysis slots that got dropped due to non front-end reasons",
659*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
660*12c6385eSIan Rogers        "UMask": "0x10"
661*12c6385eSIan Rogers    },
662*12c6385eSIan Rogers    {
663*12c6385eSIan Rogers        "BriefDescription": "TBD",
664*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
665*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
666*12c6385eSIan Rogers        "EventCode": "0xe7",
667*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.128BIT",
668*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
669*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
670*12c6385eSIan Rogers        "UMask": "0x13"
671*12c6385eSIan Rogers    },
672*12c6385eSIan Rogers    {
673*12c6385eSIan Rogers        "BriefDescription": "TBD",
674*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
675*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
676*12c6385eSIan Rogers        "EventCode": "0xe7",
677*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.256BIT",
678*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
679*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
680*12c6385eSIan Rogers        "UMask": "0xac"
681*12c6385eSIan Rogers    },
682*12c6385eSIan Rogers    {
683*12c6385eSIan Rogers        "BriefDescription": "integer ADD, SUB, SAD 128-bit vector instructions.",
684*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
685*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
686*12c6385eSIan Rogers        "EventCode": "0xe7",
687*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.ADD_128",
688*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
689*12c6385eSIan Rogers        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 128-bit vector instructions.",
690*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
691*12c6385eSIan Rogers        "UMask": "0x3"
692*12c6385eSIan Rogers    },
693*12c6385eSIan Rogers    {
694*12c6385eSIan Rogers        "BriefDescription": "integer ADD, SUB, SAD 256-bit vector instructions.",
695*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
696*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
697*12c6385eSIan Rogers        "EventCode": "0xe7",
698*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.ADD_256",
699*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
700*12c6385eSIan Rogers        "PublicDescription": "Number of retired integer ADD/SUB (regular or horizontal), SAD 256-bit vector instructions.",
701*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
702*12c6385eSIan Rogers        "UMask": "0xc"
703*12c6385eSIan Rogers    },
704*12c6385eSIan Rogers    {
705*12c6385eSIan Rogers        "BriefDescription": "TBD",
706*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
707*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
708*12c6385eSIan Rogers        "EventCode": "0xe7",
709*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.MUL_256",
710*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
711*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
712*12c6385eSIan Rogers        "UMask": "0x80"
713*12c6385eSIan Rogers    },
714*12c6385eSIan Rogers    {
715*12c6385eSIan Rogers        "BriefDescription": "TBD",
716*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
717*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
718*12c6385eSIan Rogers        "EventCode": "0xe7",
719*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.SHUFFLES",
720*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
721*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
722*12c6385eSIan Rogers        "UMask": "0x40"
723*12c6385eSIan Rogers    },
724*12c6385eSIan Rogers    {
725*12c6385eSIan Rogers        "BriefDescription": "TBD",
726*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
727*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
728*12c6385eSIan Rogers        "EventCode": "0xe7",
729*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.VNNI_128",
730*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
731*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
732*12c6385eSIan Rogers        "UMask": "0x10"
733*12c6385eSIan Rogers    },
734*12c6385eSIan Rogers    {
735*12c6385eSIan Rogers        "BriefDescription": "TBD",
736*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
737*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
738*12c6385eSIan Rogers        "EventCode": "0xe7",
739*12c6385eSIan Rogers        "EventName": "INT_VEC_RETIRED.VNNI_256",
740*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
741*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
742*12c6385eSIan Rogers        "UMask": "0x20"
743*12c6385eSIan Rogers    },
744*12c6385eSIan Rogers    {
745*12c6385eSIan Rogers        "BriefDescription": "False dependencies in MOB due to partial compare on address.",
746*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
747*12c6385eSIan Rogers        "Counter": "0,1,2,3",
748*12c6385eSIan Rogers        "EventCode": "0x03",
749*12c6385eSIan Rogers        "EventName": "LD_BLOCKS.ADDRESS_ALIAS",
750*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
751*12c6385eSIan Rogers        "PublicDescription": "Counts the number of times a load got blocked due to false dependencies in MOB due to partial compare on address.",
752*12c6385eSIan Rogers        "SampleAfterValue": "100003",
753*12c6385eSIan Rogers        "UMask": "0x4"
754*12c6385eSIan Rogers    },
755*12c6385eSIan Rogers    {
756*12c6385eSIan Rogers        "BriefDescription": "The number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
757*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
758*12c6385eSIan Rogers        "Counter": "0,1,2,3",
759*12c6385eSIan Rogers        "EventCode": "0x03",
760*12c6385eSIan Rogers        "EventName": "LD_BLOCKS.NO_SR",
761*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
762*12c6385eSIan Rogers        "PublicDescription": "Counts the number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.",
763*12c6385eSIan Rogers        "SampleAfterValue": "100003",
764*12c6385eSIan Rogers        "UMask": "0x88"
765*12c6385eSIan Rogers    },
766*12c6385eSIan Rogers    {
767*12c6385eSIan Rogers        "BriefDescription": "Loads blocked due to overlapping with a preceding store that cannot be forwarded.",
768*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
769*12c6385eSIan Rogers        "Counter": "0,1,2,3",
770*12c6385eSIan Rogers        "EventCode": "0x03",
771*12c6385eSIan Rogers        "EventName": "LD_BLOCKS.STORE_FORWARD",
772*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
773*12c6385eSIan Rogers        "PublicDescription": "Counts the number of times where store forwarding was prevented for a load operation. The most common case is a load blocked due to the address of memory access (partially) overlapping with a preceding uncompleted store. Note: See the table of not supported store forwards in the Optimization Guide.",
774*12c6385eSIan Rogers        "SampleAfterValue": "100003",
775*12c6385eSIan Rogers        "UMask": "0x82"
776*12c6385eSIan Rogers    },
777*12c6385eSIan Rogers    {
778*12c6385eSIan Rogers        "BriefDescription": "Counts the number of demand load dispatches that hit L1D fill buffer (FB) allocated for software prefetch.",
779*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
780*12c6385eSIan Rogers        "Counter": "0,1,2,3",
781*12c6385eSIan Rogers        "EventCode": "0x4c",
782*12c6385eSIan Rogers        "EventName": "LOAD_HIT_PREFETCH.SWPF",
783*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
784*12c6385eSIan Rogers        "PublicDescription": "Counts all not software-prefetch load dispatches that hit the fill buffer (FB) allocated for the software prefetch. It can also be incremented by some lock instructions. So it should only be used with profiling so that the locks can be excluded by ASM (Assembly File) inspection of the nearby instructions.",
785*12c6385eSIan Rogers        "SampleAfterValue": "100003",
786*12c6385eSIan Rogers        "UMask": "0x1"
787*12c6385eSIan Rogers    },
788*12c6385eSIan Rogers    {
789*12c6385eSIan Rogers        "BriefDescription": "Cycles Uops delivered by the LSD, but didn't come from the decoder.",
790*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
791*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
792*12c6385eSIan Rogers        "CounterMask": "1",
793*12c6385eSIan Rogers        "EventCode": "0xa8",
794*12c6385eSIan Rogers        "EventName": "LSD.CYCLES_ACTIVE",
795*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
796*12c6385eSIan Rogers        "PublicDescription": "Counts the cycles when at least one uop is delivered by the LSD (Loop-stream detector).",
797*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
798*12c6385eSIan Rogers        "UMask": "0x1"
799*12c6385eSIan Rogers    },
800*12c6385eSIan Rogers    {
801*12c6385eSIan Rogers        "BriefDescription": "Cycles optimal number of Uops delivered by the LSD, but did not come from the decoder.",
802*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
803*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
804*12c6385eSIan Rogers        "CounterMask": "6",
805*12c6385eSIan Rogers        "EventCode": "0xa8",
806*12c6385eSIan Rogers        "EventName": "LSD.CYCLES_OK",
807*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
808*12c6385eSIan Rogers        "PublicDescription": "Counts the cycles when optimal number of uops is delivered by the LSD (Loop-stream detector).",
809*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
810*12c6385eSIan Rogers        "UMask": "0x1"
811*12c6385eSIan Rogers    },
812*12c6385eSIan Rogers    {
813*12c6385eSIan Rogers        "BriefDescription": "Number of Uops delivered by the LSD.",
814*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
815*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
816*12c6385eSIan Rogers        "EventCode": "0xa8",
817*12c6385eSIan Rogers        "EventName": "LSD.UOPS",
818*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
819*12c6385eSIan Rogers        "PublicDescription": "Counts the number of uops delivered to the back-end by the LSD(Loop Stream Detector).",
820*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
821*12c6385eSIan Rogers        "UMask": "0x1"
822*12c6385eSIan Rogers    },
823*12c6385eSIan Rogers    {
824*12c6385eSIan Rogers        "BriefDescription": "Number of machine clears (nukes) of any type.",
825*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
826*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
827*12c6385eSIan Rogers        "CounterMask": "1",
828*12c6385eSIan Rogers        "EdgeDetect": "1",
829*12c6385eSIan Rogers        "EventCode": "0xc3",
830*12c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.COUNT",
831*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
832*12c6385eSIan Rogers        "PublicDescription": "Counts the number of machine clears (nukes) of any type.",
833*12c6385eSIan Rogers        "SampleAfterValue": "100003",
834*12c6385eSIan Rogers        "UMask": "0x1"
835*12c6385eSIan Rogers    },
836*12c6385eSIan Rogers    {
837*12c6385eSIan Rogers        "BriefDescription": "Self-modifying code (SMC) detected.",
838*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
839*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
840*12c6385eSIan Rogers        "EventCode": "0xc3",
841*12c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.SMC",
842*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
843*12c6385eSIan Rogers        "PublicDescription": "Counts self-modifying code (SMC) detected, which causes a machine clear.",
844*12c6385eSIan Rogers        "SampleAfterValue": "100003",
845*12c6385eSIan Rogers        "UMask": "0x4"
846*12c6385eSIan Rogers    },
847*12c6385eSIan Rogers    {
848*12c6385eSIan Rogers        "BriefDescription": "TBD",
849*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
850*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
851*12c6385eSIan Rogers        "EventCode": "0xe0",
852*12c6385eSIan Rogers        "EventName": "MISC2_RETIRED.LFENCE",
853*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
854*12c6385eSIan Rogers        "SampleAfterValue": "400009",
855*12c6385eSIan Rogers        "UMask": "0x20"
856*12c6385eSIan Rogers    },
857*12c6385eSIan Rogers    {
858*12c6385eSIan Rogers        "BriefDescription": "Increments whenever there is an update to the LBR array.",
859*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
860*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
861*12c6385eSIan Rogers        "EventCode": "0xcc",
862*12c6385eSIan Rogers        "EventName": "MISC_RETIRED.LBR_INSERTS",
863*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
864*12c6385eSIan Rogers        "PublicDescription": "Increments when an entry is added to the Last Branch Record (LBR) array (or removed from the array in case of RETURNs in call stack mode). The event requires LBR enable via IA32_DEBUGCTL MSR and branch type selection via MSR_LBR_SELECT.",
865*12c6385eSIan Rogers        "SampleAfterValue": "100003",
866*12c6385eSIan Rogers        "UMask": "0x20"
867*12c6385eSIan Rogers    },
868*12c6385eSIan Rogers    {
869*12c6385eSIan Rogers        "BriefDescription": "Cycles stalled due to no store buffers available. (not including draining form sync).",
870*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
871*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
872*12c6385eSIan Rogers        "EventCode": "0xa2",
873*12c6385eSIan Rogers        "EventName": "RESOURCE_STALLS.SB",
874*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
875*12c6385eSIan Rogers        "PublicDescription": "Counts allocation stall cycles caused by the store buffer (SB) being full. This counts cycles that the pipeline back-end blocked uop delivery from the front-end.",
876*12c6385eSIan Rogers        "SampleAfterValue": "100003",
877*12c6385eSIan Rogers        "UMask": "0x8"
878*12c6385eSIan Rogers    },
879*12c6385eSIan Rogers    {
880*12c6385eSIan Rogers        "BriefDescription": "Counts cycles where the pipeline is stalled due to serializing operations.",
881*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
882*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
883*12c6385eSIan Rogers        "EventCode": "0xa2",
884*12c6385eSIan Rogers        "EventName": "RESOURCE_STALLS.SCOREBOARD",
885*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
886*12c6385eSIan Rogers        "SampleAfterValue": "100003",
887*12c6385eSIan Rogers        "UMask": "0x2"
888*12c6385eSIan Rogers    },
889*12c6385eSIan Rogers    {
890*12c6385eSIan Rogers        "BriefDescription": "TMA slots where no uops were being issued due to lack of back-end resources.",
891*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
892*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
893*12c6385eSIan Rogers        "EventCode": "0xa4",
894*12c6385eSIan Rogers        "EventName": "TOPDOWN.BACKEND_BOUND_SLOTS",
895*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
896*12c6385eSIan Rogers        "PublicDescription": "Number of slots in TMA method where no micro-operations were being issued from front-end to back-end of the machine due to lack of back-end resources.",
897*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
898*12c6385eSIan Rogers        "UMask": "0x2"
899*12c6385eSIan Rogers    },
900*12c6385eSIan Rogers    {
901*12c6385eSIan Rogers        "BriefDescription": "TMA slots wasted due to incorrect speculations.",
902*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
903*12c6385eSIan Rogers        "EventCode": "0xa4",
904*12c6385eSIan Rogers        "EventName": "TOPDOWN.BAD_SPEC_SLOTS",
905*12c6385eSIan Rogers        "PublicDescription": "Number of slots of TMA method that were wasted due to incorrect speculation. It covers all types of control-flow or data-related mis-speculations.",
906*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
907*12c6385eSIan Rogers        "UMask": "0x4"
908*12c6385eSIan Rogers    },
909*12c6385eSIan Rogers    {
910*12c6385eSIan Rogers        "BriefDescription": "TMA slots wasted due to incorrect speculation by branch mispredictions",
911*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
912*12c6385eSIan Rogers        "EventCode": "0xa4",
913*12c6385eSIan Rogers        "EventName": "TOPDOWN.BR_MISPREDICT_SLOTS",
914*12c6385eSIan Rogers        "PublicDescription": "Number of TMA slots that were wasted due to incorrect speculation by (any type of) branch mispredictions. This event estimates number of specualtive operations that were issued but not retired as well as the out-of-order engine recovery past a branch misprediction.",
915*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
916*12c6385eSIan Rogers        "UMask": "0x8"
917*12c6385eSIan Rogers    },
918*12c6385eSIan Rogers    {
919*12c6385eSIan Rogers        "BriefDescription": "TBD",
920*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
921*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
922*12c6385eSIan Rogers        "EventCode": "0xa4",
923*12c6385eSIan Rogers        "EventName": "TOPDOWN.MEMORY_BOUND_SLOTS",
924*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
925*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
926*12c6385eSIan Rogers        "UMask": "0x10"
927*12c6385eSIan Rogers    },
928*12c6385eSIan Rogers    {
929*12c6385eSIan Rogers        "BriefDescription": "TMA slots available for an unhalted logical processor. Fixed counter - architectural event",
930*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
931*12c6385eSIan Rogers        "Counter": "Fixed counter 3",
932*12c6385eSIan Rogers        "EventName": "TOPDOWN.SLOTS",
933*12c6385eSIan Rogers        "PEBScounters": "35",
934*12c6385eSIan Rogers        "PublicDescription": "Number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method (TMA). The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core. Software can use this event as the denominator for the top-level metrics of the TMA method. This architectural event is counted on a designated fixed counter (Fixed Counter 3).",
935*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
936*12c6385eSIan Rogers        "UMask": "0x4"
937*12c6385eSIan Rogers    },
938*12c6385eSIan Rogers    {
939*12c6385eSIan Rogers        "BriefDescription": "TMA slots available for an unhalted logical processor. General counter - architectural event",
940*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
941*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
942*12c6385eSIan Rogers        "EventCode": "0xa4",
943*12c6385eSIan Rogers        "EventName": "TOPDOWN.SLOTS_P",
944*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
945*12c6385eSIan Rogers        "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method. The count is distributed among unhalted logical processors (hyper-threads) who share the same physical core.",
946*12c6385eSIan Rogers        "SampleAfterValue": "10000003",
947*12c6385eSIan Rogers        "UMask": "0x1"
948*12c6385eSIan Rogers    },
949*12c6385eSIan Rogers    {
950*12c6385eSIan Rogers        "BriefDescription": "TBD",
951*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
952*12c6385eSIan Rogers        "Counter": "0,1,2,3",
953*12c6385eSIan Rogers        "EventCode": "0x76",
954*12c6385eSIan Rogers        "EventName": "UOPS_DECODED.DEC0_UOPS",
955*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
956*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
957*12c6385eSIan Rogers        "UMask": "0x1"
958*12c6385eSIan Rogers    },
959*12c6385eSIan Rogers    {
960*12c6385eSIan Rogers        "BriefDescription": "Uops executed on port 0",
961*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
962*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
963*12c6385eSIan Rogers        "EventCode": "0xb2",
964*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_0",
965*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
966*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 0.",
967*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
968*12c6385eSIan Rogers        "UMask": "0x1"
969*12c6385eSIan Rogers    },
970*12c6385eSIan Rogers    {
971*12c6385eSIan Rogers        "BriefDescription": "Uops executed on port 1",
972*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
973*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
974*12c6385eSIan Rogers        "EventCode": "0xb2",
975*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_1",
976*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
977*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 1.",
978*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
979*12c6385eSIan Rogers        "UMask": "0x2"
980*12c6385eSIan Rogers    },
981*12c6385eSIan Rogers    {
982*12c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 2, 3 and 10",
983*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
984*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
985*12c6385eSIan Rogers        "EventCode": "0xb2",
986*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_2_3_10",
987*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
988*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 2, 3 and 10",
989*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
990*12c6385eSIan Rogers        "UMask": "0x4"
991*12c6385eSIan Rogers    },
992*12c6385eSIan Rogers    {
993*12c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 4 and 9",
994*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
995*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
996*12c6385eSIan Rogers        "EventCode": "0xb2",
997*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_4_9",
998*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
999*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 4 and 9",
1000*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1001*12c6385eSIan Rogers        "UMask": "0x10"
1002*12c6385eSIan Rogers    },
1003*12c6385eSIan Rogers    {
1004*12c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 5 and 11",
1005*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1006*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1007*12c6385eSIan Rogers        "EventCode": "0xb2",
1008*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_5_11",
1009*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1010*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution ports 5 and 11",
1011*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1012*12c6385eSIan Rogers        "UMask": "0x20"
1013*12c6385eSIan Rogers    },
1014*12c6385eSIan Rogers    {
1015*12c6385eSIan Rogers        "BriefDescription": "Uops executed on port 6",
1016*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1017*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1018*12c6385eSIan Rogers        "EventCode": "0xb2",
1019*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_6",
1020*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1021*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  port 6.",
1022*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1023*12c6385eSIan Rogers        "UMask": "0x40"
1024*12c6385eSIan Rogers    },
1025*12c6385eSIan Rogers    {
1026*12c6385eSIan Rogers        "BriefDescription": "Uops executed on ports 7 and 8",
1027*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1028*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1029*12c6385eSIan Rogers        "EventCode": "0xb2",
1030*12c6385eSIan Rogers        "EventName": "UOPS_DISPATCHED.PORT_7_8",
1031*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1032*12c6385eSIan Rogers        "PublicDescription": "Number of uops dispatch to execution  ports 7 and 8.",
1033*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1034*12c6385eSIan Rogers        "UMask": "0x80"
1035*12c6385eSIan Rogers    },
1036*12c6385eSIan Rogers    {
1037*12c6385eSIan Rogers        "BriefDescription": "Number of uops executed on the core.",
1038*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1039*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1040*12c6385eSIan Rogers        "EventCode": "0xb1",
1041*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE",
1042*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1043*12c6385eSIan Rogers        "PublicDescription": "Counts the number of uops executed from any thread.",
1044*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1045*12c6385eSIan Rogers        "UMask": "0x2"
1046*12c6385eSIan Rogers    },
1047*12c6385eSIan Rogers    {
1048*12c6385eSIan Rogers        "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.",
1049*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1050*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1051*12c6385eSIan Rogers        "CounterMask": "1",
1052*12c6385eSIan Rogers        "EventCode": "0xb1",
1053*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_1",
1054*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1055*12c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 1 micro-op is executed from any thread on physical core.",
1056*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1057*12c6385eSIan Rogers        "UMask": "0x2"
1058*12c6385eSIan Rogers    },
1059*12c6385eSIan Rogers    {
1060*12c6385eSIan Rogers        "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.",
1061*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1062*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1063*12c6385eSIan Rogers        "CounterMask": "2",
1064*12c6385eSIan Rogers        "EventCode": "0xb1",
1065*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_2",
1066*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1067*12c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 2 micro-ops are executed from any thread on physical core.",
1068*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1069*12c6385eSIan Rogers        "UMask": "0x2"
1070*12c6385eSIan Rogers    },
1071*12c6385eSIan Rogers    {
1072*12c6385eSIan Rogers        "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.",
1073*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1074*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1075*12c6385eSIan Rogers        "CounterMask": "3",
1076*12c6385eSIan Rogers        "EventCode": "0xb1",
1077*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_3",
1078*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1079*12c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 3 micro-ops are executed from any thread on physical core.",
1080*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1081*12c6385eSIan Rogers        "UMask": "0x2"
1082*12c6385eSIan Rogers    },
1083*12c6385eSIan Rogers    {
1084*12c6385eSIan Rogers        "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.",
1085*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1086*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1087*12c6385eSIan Rogers        "CounterMask": "4",
1088*12c6385eSIan Rogers        "EventCode": "0xb1",
1089*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_4",
1090*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1091*12c6385eSIan Rogers        "PublicDescription": "Counts cycles when at least 4 micro-ops are executed from any thread on physical core.",
1092*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1093*12c6385eSIan Rogers        "UMask": "0x2"
1094*12c6385eSIan Rogers    },
1095*12c6385eSIan Rogers    {
1096*12c6385eSIan Rogers        "BriefDescription": "Cycles where at least 1 uop was executed per-thread",
1097*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1098*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1099*12c6385eSIan Rogers        "CounterMask": "1",
1100*12c6385eSIan Rogers        "EventCode": "0xb1",
1101*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_1",
1102*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1103*12c6385eSIan Rogers        "PublicDescription": "Cycles where at least 1 uop was executed per-thread.",
1104*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1105*12c6385eSIan Rogers        "UMask": "0x1"
1106*12c6385eSIan Rogers    },
1107*12c6385eSIan Rogers    {
1108*12c6385eSIan Rogers        "BriefDescription": "Cycles where at least 2 uops were executed per-thread",
1109*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1110*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1111*12c6385eSIan Rogers        "CounterMask": "2",
1112*12c6385eSIan Rogers        "EventCode": "0xb1",
1113*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_2",
1114*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1115*12c6385eSIan Rogers        "PublicDescription": "Cycles where at least 2 uops were executed per-thread.",
1116*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1117*12c6385eSIan Rogers        "UMask": "0x1"
1118*12c6385eSIan Rogers    },
1119*12c6385eSIan Rogers    {
1120*12c6385eSIan Rogers        "BriefDescription": "Cycles where at least 3 uops were executed per-thread",
1121*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1122*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1123*12c6385eSIan Rogers        "CounterMask": "3",
1124*12c6385eSIan Rogers        "EventCode": "0xb1",
1125*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_3",
1126*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1127*12c6385eSIan Rogers        "PublicDescription": "Cycles where at least 3 uops were executed per-thread.",
1128*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1129*12c6385eSIan Rogers        "UMask": "0x1"
1130*12c6385eSIan Rogers    },
1131*12c6385eSIan Rogers    {
1132*12c6385eSIan Rogers        "BriefDescription": "Cycles where at least 4 uops were executed per-thread",
1133*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1134*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1135*12c6385eSIan Rogers        "CounterMask": "4",
1136*12c6385eSIan Rogers        "EventCode": "0xb1",
1137*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.CYCLES_GE_4",
1138*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1139*12c6385eSIan Rogers        "PublicDescription": "Cycles where at least 4 uops were executed per-thread.",
1140*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1141*12c6385eSIan Rogers        "UMask": "0x1"
1142*12c6385eSIan Rogers    },
1143*12c6385eSIan Rogers    {
1144*12c6385eSIan Rogers        "BriefDescription": "Counts number of cycles no uops were dispatched to be executed on this thread.",
1145*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1146*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1147*12c6385eSIan Rogers        "CounterMask": "1",
1148*12c6385eSIan Rogers        "EventCode": "0xb1",
1149*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.STALLS",
1150*12c6385eSIan Rogers        "Invert": "1",
1151*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1152*12c6385eSIan Rogers        "PublicDescription": "Counts cycles during which no uops were dispatched from the Reservation Station (RS) per thread.",
1153*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1154*12c6385eSIan Rogers        "UMask": "0x1"
1155*12c6385eSIan Rogers    },
1156*12c6385eSIan Rogers    {
1157*12c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event UOPS_EXECUTED.STALLS",
1158*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1159*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1160*12c6385eSIan Rogers        "CounterMask": "1",
1161*12c6385eSIan Rogers        "EventCode": "0xb1",
1162*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.STALL_CYCLES",
1163*12c6385eSIan Rogers        "Invert": "1",
1164*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1165*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1166*12c6385eSIan Rogers        "UMask": "0x1"
1167*12c6385eSIan Rogers    },
1168*12c6385eSIan Rogers    {
1169*12c6385eSIan Rogers        "BriefDescription": "Counts the number of uops to be executed per-thread each cycle.",
1170*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1171*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1172*12c6385eSIan Rogers        "EventCode": "0xb1",
1173*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.THREAD",
1174*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1175*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1176*12c6385eSIan Rogers        "UMask": "0x1"
1177*12c6385eSIan Rogers    },
1178*12c6385eSIan Rogers    {
1179*12c6385eSIan Rogers        "BriefDescription": "Counts the number of x87 uops dispatched.",
1180*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1181*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1182*12c6385eSIan Rogers        "EventCode": "0xb1",
1183*12c6385eSIan Rogers        "EventName": "UOPS_EXECUTED.X87",
1184*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1185*12c6385eSIan Rogers        "PublicDescription": "Counts the number of x87 uops executed.",
1186*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1187*12c6385eSIan Rogers        "UMask": "0x10"
1188*12c6385eSIan Rogers    },
1189*12c6385eSIan Rogers    {
1190*12c6385eSIan Rogers        "BriefDescription": "Uops that RAT issues to RS",
1191*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1192*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1193*12c6385eSIan Rogers        "EventCode": "0xae",
1194*12c6385eSIan Rogers        "EventName": "UOPS_ISSUED.ANY",
1195*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1196*12c6385eSIan Rogers        "PublicDescription": "Counts the number of uops that the Resource Allocation Table (RAT) issues to the Reservation Station (RS).",
1197*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1198*12c6385eSIan Rogers        "UMask": "0x1"
1199*12c6385eSIan Rogers    },
1200*12c6385eSIan Rogers    {
1201*12c6385eSIan Rogers        "BriefDescription": "Cycles with retired uop(s).",
1202*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1203*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1204*12c6385eSIan Rogers        "CounterMask": "1",
1205*12c6385eSIan Rogers        "EventCode": "0xc2",
1206*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.CYCLES",
1207*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1208*12c6385eSIan Rogers        "PublicDescription": "Counts cycles where at least one uop has retired.",
1209*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
1210*12c6385eSIan Rogers        "UMask": "0x2"
1211*12c6385eSIan Rogers    },
1212*12c6385eSIan Rogers    {
1213*12c6385eSIan Rogers        "BriefDescription": "TBD",
1214*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1215*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1216*12c6385eSIan Rogers        "EventCode": "0xc2",
1217*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.HEAVY",
1218*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1219*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1220*12c6385eSIan Rogers        "UMask": "0x1"
1221*12c6385eSIan Rogers    },
1222*12c6385eSIan Rogers    {
1223*12c6385eSIan Rogers        "BriefDescription": "TBD",
1224*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1225*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1226*12c6385eSIan Rogers        "EventCode": "0xc2",
1227*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.MS",
1228*12c6385eSIan Rogers        "MSRIndex": "0x3F7",
1229*12c6385eSIan Rogers        "MSRValue": "0x8",
1230*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1231*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1232*12c6385eSIan Rogers        "TakenAlone": "1",
1233*12c6385eSIan Rogers        "UMask": "0x4"
1234*12c6385eSIan Rogers    },
1235*12c6385eSIan Rogers    {
1236*12c6385eSIan Rogers        "BriefDescription": "Retirement slots used.",
1237*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1238*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1239*12c6385eSIan Rogers        "EventCode": "0xc2",
1240*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.SLOTS",
1241*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1242*12c6385eSIan Rogers        "PublicDescription": "Counts the retirement slots used each cycle.",
1243*12c6385eSIan Rogers        "SampleAfterValue": "2000003",
1244*12c6385eSIan Rogers        "UMask": "0x2"
1245*12c6385eSIan Rogers    },
1246*12c6385eSIan Rogers    {
1247*12c6385eSIan Rogers        "BriefDescription": "Cycles without actually retired uops.",
1248*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1249*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1250*12c6385eSIan Rogers        "CounterMask": "1",
1251*12c6385eSIan Rogers        "EventCode": "0xc2",
1252*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.STALLS",
1253*12c6385eSIan Rogers        "Invert": "1",
1254*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1255*12c6385eSIan Rogers        "PublicDescription": "This event counts cycles without actually retired uops.",
1256*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
1257*12c6385eSIan Rogers        "UMask": "0x2"
1258*12c6385eSIan Rogers    },
1259*12c6385eSIan Rogers    {
1260*12c6385eSIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event UOPS_RETIRED.STALLS",
1261*12c6385eSIan Rogers        "CollectPEBSRecord": "2",
1262*12c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1263*12c6385eSIan Rogers        "CounterMask": "1",
1264*12c6385eSIan Rogers        "EventCode": "0xc2",
1265*12c6385eSIan Rogers        "EventName": "UOPS_RETIRED.STALL_CYCLES",
1266*12c6385eSIan Rogers        "Invert": "1",
1267*12c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1268*12c6385eSIan Rogers        "SampleAfterValue": "1000003",
1269*12c6385eSIan Rogers        "UMask": "0x2"
1270*12c6385eSIan Rogers    }
1271*12c6385eSIan Rogers]
1272