1[ 2 { 3 "BriefDescription": "ASSISTS.PAGE_FAULT", 4 "EventCode": "0xc1", 5 "EventName": "ASSISTS.PAGE_FAULT", 6 "SampleAfterValue": "1000003", 7 "UMask": "0x8" 8 }, 9 { 10 "BriefDescription": "Counts the cycles where the AMX (Advance Matrix Extension) unit is busy performing an operation.", 11 "EventCode": "0xb7", 12 "EventName": "EXE.AMX_BUSY", 13 "SampleAfterValue": "2000003", 14 "UMask": "0x2" 15 }, 16 { 17 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any type of response.", 18 "EventCode": "0x2A,0x2B", 19 "EventName": "OCR.DEMAND_CODE_RD.ANY_RESPONSE", 20 "MSRIndex": "0x1a6,0x1a7", 21 "MSRValue": "0x10004", 22 "SampleAfterValue": "100003", 23 "UMask": "0x1" 24 }, 25 { 26 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM.", 27 "EventCode": "0x2A,0x2B", 28 "EventName": "OCR.DEMAND_CODE_RD.DRAM", 29 "MSRIndex": "0x1a6,0x1a7", 30 "MSRValue": "0x73C000004", 31 "SampleAfterValue": "100003", 32 "UMask": "0x1" 33 }, 34 { 35 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", 36 "EventCode": "0x2A,0x2B", 37 "EventName": "OCR.DEMAND_CODE_RD.LOCAL_DRAM", 38 "MSRIndex": "0x1a6,0x1a7", 39 "MSRValue": "0x104000004", 40 "SampleAfterValue": "100003", 41 "UMask": "0x1" 42 }, 43 { 44 "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.", 45 "EventCode": "0x2A,0x2B", 46 "EventName": "OCR.DEMAND_CODE_RD.SNC_DRAM", 47 "MSRIndex": "0x1a6,0x1a7", 48 "MSRValue": "0x708000004", 49 "SampleAfterValue": "100003", 50 "UMask": "0x1" 51 }, 52 { 53 "BriefDescription": "Counts demand data reads that have any type of response.", 54 "EventCode": "0x2A,0x2B", 55 "EventName": "OCR.DEMAND_DATA_RD.ANY_RESPONSE", 56 "MSRIndex": "0x1a6,0x1a7", 57 "MSRValue": "0x10001", 58 "SampleAfterValue": "100003", 59 "UMask": "0x1" 60 }, 61 { 62 "BriefDescription": "Counts demand data reads that were supplied by DRAM.", 63 "EventCode": "0x2A,0x2B", 64 "EventName": "OCR.DEMAND_DATA_RD.DRAM", 65 "MSRIndex": "0x1a6,0x1a7", 66 "MSRValue": "0x73C000001", 67 "SampleAfterValue": "100003", 68 "UMask": "0x1" 69 }, 70 { 71 "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", 72 "EventCode": "0x2A,0x2B", 73 "EventName": "OCR.DEMAND_DATA_RD.LOCAL_DRAM", 74 "MSRIndex": "0x1a6,0x1a7", 75 "MSRValue": "0x104000001", 76 "SampleAfterValue": "100003", 77 "UMask": "0x1" 78 }, 79 { 80 "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to another socket.", 81 "EventCode": "0x2A,0x2B", 82 "EventName": "OCR.DEMAND_DATA_RD.REMOTE_DRAM", 83 "MSRIndex": "0x1a6,0x1a7", 84 "MSRValue": "0x730000001", 85 "SampleAfterValue": "100003", 86 "UMask": "0x1" 87 }, 88 { 89 "BriefDescription": "Counts demand data reads that were supplied by PMM attached to another socket.", 90 "EventCode": "0x2A,0x2B", 91 "EventName": "OCR.DEMAND_DATA_RD.REMOTE_PMM", 92 "MSRIndex": "0x1a6,0x1a7", 93 "MSRValue": "0x703000001", 94 "SampleAfterValue": "100003", 95 "UMask": "0x1" 96 }, 97 { 98 "BriefDescription": "Counts demand data reads that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.", 99 "EventCode": "0x2A,0x2B", 100 "EventName": "OCR.DEMAND_DATA_RD.SNC_DRAM", 101 "MSRIndex": "0x1a6,0x1a7", 102 "MSRValue": "0x708000001", 103 "SampleAfterValue": "100003", 104 "UMask": "0x1" 105 }, 106 { 107 "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that have any type of response.", 108 "EventCode": "0x2A,0x2B", 109 "EventName": "OCR.DEMAND_RFO.ANY_RESPONSE", 110 "MSRIndex": "0x1a6,0x1a7", 111 "MSRValue": "0x3F3FFC0002", 112 "SampleAfterValue": "100003", 113 "UMask": "0x1" 114 }, 115 { 116 "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM.", 117 "EventCode": "0x2A,0x2B", 118 "EventName": "OCR.DEMAND_RFO.DRAM", 119 "MSRIndex": "0x1a6,0x1a7", 120 "MSRValue": "0x73C000002", 121 "SampleAfterValue": "100003", 122 "UMask": "0x1" 123 }, 124 { 125 "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", 126 "EventCode": "0x2A,0x2B", 127 "EventName": "OCR.DEMAND_RFO.LOCAL_DRAM", 128 "MSRIndex": "0x1a6,0x1a7", 129 "MSRValue": "0x104000002", 130 "SampleAfterValue": "100003", 131 "UMask": "0x1" 132 }, 133 { 134 "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.", 135 "EventCode": "0x2A,0x2B", 136 "EventName": "OCR.DEMAND_RFO.SNC_DRAM", 137 "MSRIndex": "0x1a6,0x1a7", 138 "MSRValue": "0x708000002", 139 "SampleAfterValue": "100003", 140 "UMask": "0x1" 141 }, 142 { 143 "BriefDescription": "Counts data load hardware prefetch requests to the L1 data cache that have any type of response.", 144 "EventCode": "0x2A,0x2B", 145 "EventName": "OCR.HWPF_L1D.ANY_RESPONSE", 146 "MSRIndex": "0x1a6,0x1a7", 147 "MSRValue": "0x10400", 148 "SampleAfterValue": "100003", 149 "UMask": "0x1" 150 }, 151 { 152 "BriefDescription": "Counts hardware prefetches (which bring data to L2) that have any type of response.", 153 "EventCode": "0x2A,0x2B", 154 "EventName": "OCR.HWPF_L2.ANY_RESPONSE", 155 "MSRIndex": "0x1a6,0x1a7", 156 "MSRValue": "0x10070", 157 "SampleAfterValue": "100003", 158 "UMask": "0x1" 159 }, 160 { 161 "BriefDescription": "Counts hardware prefetches to the L3 only that have any type of response.", 162 "EventCode": "0x2A,0x2B", 163 "EventName": "OCR.HWPF_L3.ANY_RESPONSE", 164 "MSRIndex": "0x1a6,0x1a7", 165 "MSRValue": "0x12380", 166 "SampleAfterValue": "100003", 167 "UMask": "0x1" 168 }, 169 { 170 "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline was homed in a remote socket.", 171 "EventCode": "0x2A,0x2B", 172 "EventName": "OCR.HWPF_L3.REMOTE", 173 "MSRIndex": "0x1a6,0x1a7", 174 "MSRValue": "0x90002380", 175 "SampleAfterValue": "100003", 176 "UMask": "0x1" 177 }, 178 { 179 "BriefDescription": "Counts writebacks of modified cachelines and streaming stores that have any type of response.", 180 "EventCode": "0x2A,0x2B", 181 "EventName": "OCR.MODIFIED_WRITE.ANY_RESPONSE", 182 "MSRIndex": "0x1a6,0x1a7", 183 "MSRValue": "0x10808", 184 "SampleAfterValue": "100003", 185 "UMask": "0x1" 186 }, 187 { 188 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that have any type of response.", 189 "EventCode": "0x2A,0x2B", 190 "EventName": "OCR.READS_TO_CORE.ANY_RESPONSE", 191 "MSRIndex": "0x1a6,0x1a7", 192 "MSRValue": "0x3F3FFC4477", 193 "SampleAfterValue": "100003", 194 "UMask": "0x1" 195 }, 196 { 197 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM.", 198 "EventCode": "0x2A,0x2B", 199 "EventName": "OCR.READS_TO_CORE.DRAM", 200 "MSRIndex": "0x1a6,0x1a7", 201 "MSRValue": "0x73C004477", 202 "SampleAfterValue": "100003", 203 "UMask": "0x1" 204 }, 205 { 206 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", 207 "EventCode": "0x2A,0x2B", 208 "EventName": "OCR.READS_TO_CORE.LOCAL_DRAM", 209 "MSRIndex": "0x1a6,0x1a7", 210 "MSRValue": "0x104004477", 211 "SampleAfterValue": "100003", 212 "UMask": "0x1" 213 }, 214 { 215 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts DRAM accesses that are controlled by the close or distant SNC Cluster.", 216 "EventCode": "0x2A,0x2B", 217 "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_DRAM", 218 "MSRIndex": "0x1a6,0x1a7", 219 "MSRValue": "0x70C004477", 220 "SampleAfterValue": "100003", 221 "UMask": "0x1" 222 }, 223 { 224 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts PMM accesses that are controlled by the close or distant SNC Cluster.", 225 "EventCode": "0x2A,0x2B", 226 "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_PMM", 227 "MSRIndex": "0x1a6,0x1a7", 228 "MSRValue": "0x700C04477", 229 "SampleAfterValue": "100003", 230 "UMask": "0x1" 231 }, 232 { 233 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and were supplied by a remote socket.", 234 "EventCode": "0x2A,0x2B", 235 "EventName": "OCR.READS_TO_CORE.REMOTE", 236 "MSRIndex": "0x1a6,0x1a7", 237 "MSRValue": "0x3F33004477", 238 "SampleAfterValue": "100003", 239 "UMask": "0x1" 240 }, 241 { 242 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to another socket.", 243 "EventCode": "0x2A,0x2B", 244 "EventName": "OCR.READS_TO_CORE.REMOTE_DRAM", 245 "MSRIndex": "0x1a6,0x1a7", 246 "MSRValue": "0x730004477", 247 "SampleAfterValue": "100003", 248 "UMask": "0x1" 249 }, 250 { 251 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM or PMM attached to another socket.", 252 "EventCode": "0x2A,0x2B", 253 "EventName": "OCR.READS_TO_CORE.REMOTE_MEMORY", 254 "MSRIndex": "0x1a6,0x1a7", 255 "MSRValue": "0x733004477", 256 "SampleAfterValue": "100003", 257 "UMask": "0x1" 258 }, 259 { 260 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to another socket.", 261 "EventCode": "0x2A,0x2B", 262 "EventName": "OCR.READS_TO_CORE.REMOTE_PMM", 263 "MSRIndex": "0x1a6,0x1a7", 264 "MSRValue": "0x703004477", 265 "SampleAfterValue": "100003", 266 "UMask": "0x1" 267 }, 268 { 269 "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.", 270 "EventCode": "0x2A,0x2B", 271 "EventName": "OCR.READS_TO_CORE.SNC_DRAM", 272 "MSRIndex": "0x1a6,0x1a7", 273 "MSRValue": "0x708004477", 274 "SampleAfterValue": "100003", 275 "UMask": "0x1" 276 }, 277 { 278 "BriefDescription": "Counts streaming stores that have any type of response.", 279 "EventCode": "0x2A,0x2B", 280 "EventName": "OCR.STREAMING_WR.ANY_RESPONSE", 281 "MSRIndex": "0x1a6,0x1a7", 282 "MSRValue": "0x10800", 283 "SampleAfterValue": "100003", 284 "UMask": "0x1" 285 }, 286 { 287 "BriefDescription": "Counts Demand RFOs, ItoM's, PREFECTHW's, Hardware RFO Prefetches to the L1/L2 and Streaming stores that likely resulted in a store to Memory (DRAM or PMM)", 288 "EventCode": "0x2A,0x2B", 289 "EventName": "OCR.WRITE_ESTIMATE.MEMORY", 290 "MSRIndex": "0x1a6,0x1a7", 291 "MSRValue": "0xFBFF80822", 292 "SampleAfterValue": "100003", 293 "UMask": "0x1" 294 }, 295 { 296 "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread.", 297 "EventCode": "0xa5", 298 "EventName": "RS.EMPTY", 299 "PublicDescription": "Counts cycles during which the reservation station (RS) is empty for this logical processor. This is usually caused when the front-end pipeline runs into starvation periods (e.g. branch mispredictions or i-cache misses)", 300 "SampleAfterValue": "1000003", 301 "UMask": "0x7" 302 }, 303 { 304 "BriefDescription": "Counts end of periods where the Reservation Station (RS) was empty.", 305 "CounterMask": "1", 306 "EdgeDetect": "1", 307 "EventCode": "0xa5", 308 "EventName": "RS.EMPTY_COUNT", 309 "Invert": "1", 310 "PublicDescription": "Counts end of periods where the Reservation Station (RS) was empty. Could be useful to closely sample on front-end latency issues (see the FRONTEND_RETIRED event of designated precise events)", 311 "SampleAfterValue": "100003", 312 "UMask": "0x7" 313 }, 314 { 315 "BriefDescription": "This event is deprecated. Refer to new event RS.EMPTY_COUNT", 316 "CounterMask": "1", 317 "Deprecated": "1", 318 "EdgeDetect": "1", 319 "EventCode": "0xa5", 320 "EventName": "RS_EMPTY.COUNT", 321 "Invert": "1", 322 "SampleAfterValue": "100003", 323 "UMask": "0x7" 324 }, 325 { 326 "BriefDescription": "This event is deprecated. Refer to new event RS.EMPTY", 327 "Deprecated": "1", 328 "EventCode": "0xa5", 329 "EventName": "RS_EMPTY.CYCLES", 330 "SampleAfterValue": "1000003", 331 "UMask": "0x7" 332 }, 333 { 334 "BriefDescription": "Cycles the uncore cannot take further requests", 335 "CounterMask": "1", 336 "EventCode": "0x2d", 337 "EventName": "XQ.FULL_CYCLES", 338 "PublicDescription": "number of cycles when the thread is active and the uncore cannot take any further requests (for example prefetches, loads or stores initiated by the Core that miss the L2 cache).", 339 "SampleAfterValue": "1000003", 340 "UMask": "0x1" 341 } 342] 343