112c6385eSIan Rogers[
212c6385eSIan Rogers    {
3*9061dffdSZhengjun Xing        "BriefDescription": "ASSISTS.PAGE_FAULT",
412c6385eSIan Rogers        "CollectPEBSRecord": "2",
512c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
612c6385eSIan Rogers        "EventCode": "0xc1",
712c6385eSIan Rogers        "EventName": "ASSISTS.PAGE_FAULT",
812c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
912c6385eSIan Rogers        "SampleAfterValue": "1000003",
1012c6385eSIan Rogers        "UMask": "0x8"
1112c6385eSIan Rogers    },
1212c6385eSIan Rogers    {
1312c6385eSIan Rogers        "BriefDescription": "Counts the cycles where the AMX (Advance Matrix Extension) unit is busy performing an operation.",
1412c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1512c6385eSIan Rogers        "EventCode": "0xb7",
1612c6385eSIan Rogers        "EventName": "EXE.AMX_BUSY",
1712c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
1812c6385eSIan Rogers        "SampleAfterValue": "2000003",
1912c6385eSIan Rogers        "UMask": "0x2"
2012c6385eSIan Rogers    },
2112c6385eSIan Rogers    {
2212c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any type of response.",
2312c6385eSIan Rogers        "Counter": "0,1,2,3",
2412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
2512c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.ANY_RESPONSE",
2612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
2712c6385eSIan Rogers        "MSRValue": "0x10004",
2812c6385eSIan Rogers        "Offcore": "1",
2912c6385eSIan Rogers        "SampleAfterValue": "100003",
3012c6385eSIan Rogers        "UMask": "0x1"
3112c6385eSIan Rogers    },
3212c6385eSIan Rogers    {
3312c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM.",
3412c6385eSIan Rogers        "Counter": "0,1,2,3",
3512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
3612c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.DRAM",
3712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
3812c6385eSIan Rogers        "MSRValue": "0x73C000004",
3912c6385eSIan Rogers        "Offcore": "1",
4012c6385eSIan Rogers        "SampleAfterValue": "100003",
4112c6385eSIan Rogers        "UMask": "0x1"
4212c6385eSIan Rogers    },
4312c6385eSIan Rogers    {
4412c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
4512c6385eSIan Rogers        "Counter": "0,1,2,3",
4612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
4712c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.LOCAL_DRAM",
4812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
4912c6385eSIan Rogers        "MSRValue": "0x104000004",
5012c6385eSIan Rogers        "Offcore": "1",
5112c6385eSIan Rogers        "SampleAfterValue": "100003",
5212c6385eSIan Rogers        "UMask": "0x1"
5312c6385eSIan Rogers    },
5412c6385eSIan Rogers    {
5512c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
5612c6385eSIan Rogers        "Counter": "0,1,2,3",
5712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
5812c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.SNC_DRAM",
5912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
6012c6385eSIan Rogers        "MSRValue": "0x708000004",
6112c6385eSIan Rogers        "Offcore": "1",
6212c6385eSIan Rogers        "SampleAfterValue": "100003",
6312c6385eSIan Rogers        "UMask": "0x1"
6412c6385eSIan Rogers    },
6512c6385eSIan Rogers    {
6612c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that have any type of response.",
6712c6385eSIan Rogers        "Counter": "0,1,2,3",
6812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
6912c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.ANY_RESPONSE",
7012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
7112c6385eSIan Rogers        "MSRValue": "0x10001",
7212c6385eSIan Rogers        "Offcore": "1",
7312c6385eSIan Rogers        "SampleAfterValue": "100003",
7412c6385eSIan Rogers        "UMask": "0x1"
7512c6385eSIan Rogers    },
7612c6385eSIan Rogers    {
7712c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM.",
7812c6385eSIan Rogers        "Counter": "0,1,2,3",
7912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
8012c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.DRAM",
8112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
8212c6385eSIan Rogers        "MSRValue": "0x73C000001",
8312c6385eSIan Rogers        "Offcore": "1",
8412c6385eSIan Rogers        "SampleAfterValue": "100003",
8512c6385eSIan Rogers        "UMask": "0x1"
8612c6385eSIan Rogers    },
8712c6385eSIan Rogers    {
8812c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
8912c6385eSIan Rogers        "Counter": "0,1,2,3",
9012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
9112c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.LOCAL_DRAM",
9212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
9312c6385eSIan Rogers        "MSRValue": "0x104000001",
9412c6385eSIan Rogers        "Offcore": "1",
9512c6385eSIan Rogers        "SampleAfterValue": "100003",
9612c6385eSIan Rogers        "UMask": "0x1"
9712c6385eSIan Rogers    },
9812c6385eSIan Rogers    {
9912c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to another socket.",
10012c6385eSIan Rogers        "Counter": "0,1,2,3",
10112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
10212c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_DRAM",
10312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
10412c6385eSIan Rogers        "MSRValue": "0x730000001",
10512c6385eSIan Rogers        "Offcore": "1",
10612c6385eSIan Rogers        "SampleAfterValue": "100003",
10712c6385eSIan Rogers        "UMask": "0x1"
10812c6385eSIan Rogers    },
10912c6385eSIan Rogers    {
11012c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by PMM attached to another socket.",
11112c6385eSIan Rogers        "Counter": "0,1,2,3",
11212c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
11312c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_PMM",
11412c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
11512c6385eSIan Rogers        "MSRValue": "0x703000001",
11612c6385eSIan Rogers        "Offcore": "1",
11712c6385eSIan Rogers        "SampleAfterValue": "100003",
11812c6385eSIan Rogers        "UMask": "0x1"
11912c6385eSIan Rogers    },
12012c6385eSIan Rogers    {
12112c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
12212c6385eSIan Rogers        "Counter": "0,1,2,3",
12312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
12412c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.SNC_DRAM",
12512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
12612c6385eSIan Rogers        "MSRValue": "0x708000001",
12712c6385eSIan Rogers        "Offcore": "1",
12812c6385eSIan Rogers        "SampleAfterValue": "100003",
12912c6385eSIan Rogers        "UMask": "0x1"
13012c6385eSIan Rogers    },
13112c6385eSIan Rogers    {
13212c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that have any type of response.",
13312c6385eSIan Rogers        "Counter": "0,1,2,3",
13412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
13512c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.ANY_RESPONSE",
13612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
13712c6385eSIan Rogers        "MSRValue": "0x3F3FFC0002",
13812c6385eSIan Rogers        "Offcore": "1",
13912c6385eSIan Rogers        "SampleAfterValue": "100003",
14012c6385eSIan Rogers        "UMask": "0x1"
14112c6385eSIan Rogers    },
14212c6385eSIan Rogers    {
14312c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM.",
14412c6385eSIan Rogers        "Counter": "0,1,2,3",
14512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
14612c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.DRAM",
14712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
14812c6385eSIan Rogers        "MSRValue": "0x73C000002",
14912c6385eSIan Rogers        "Offcore": "1",
15012c6385eSIan Rogers        "SampleAfterValue": "100003",
15112c6385eSIan Rogers        "UMask": "0x1"
15212c6385eSIan Rogers    },
15312c6385eSIan Rogers    {
15412c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
15512c6385eSIan Rogers        "Counter": "0,1,2,3",
15612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
15712c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.LOCAL_DRAM",
15812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
15912c6385eSIan Rogers        "MSRValue": "0x104000002",
16012c6385eSIan Rogers        "Offcore": "1",
16112c6385eSIan Rogers        "SampleAfterValue": "100003",
16212c6385eSIan Rogers        "UMask": "0x1"
16312c6385eSIan Rogers    },
16412c6385eSIan Rogers    {
16512c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
16612c6385eSIan Rogers        "Counter": "0,1,2,3",
16712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
16812c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.SNC_DRAM",
16912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
17012c6385eSIan Rogers        "MSRValue": "0x708000002",
17112c6385eSIan Rogers        "Offcore": "1",
17212c6385eSIan Rogers        "SampleAfterValue": "100003",
17312c6385eSIan Rogers        "UMask": "0x1"
17412c6385eSIan Rogers    },
17512c6385eSIan Rogers    {
17612c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches (which bring data to L2) that have any type of response.",
17712c6385eSIan Rogers        "Counter": "0,1,2,3",
17812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
17912c6385eSIan Rogers        "EventName": "OCR.HWPF_L2.ANY_RESPONSE",
18012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
18112c6385eSIan Rogers        "MSRValue": "0x10070",
18212c6385eSIan Rogers        "Offcore": "1",
18312c6385eSIan Rogers        "SampleAfterValue": "100003",
18412c6385eSIan Rogers        "UMask": "0x1"
18512c6385eSIan Rogers    },
18612c6385eSIan Rogers    {
18712c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that have any type of response.",
18812c6385eSIan Rogers        "Counter": "0,1,2,3",
18912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
19012c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.ANY_RESPONSE",
19112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
19212c6385eSIan Rogers        "MSRValue": "0x12380",
19312c6385eSIan Rogers        "Offcore": "1",
19412c6385eSIan Rogers        "SampleAfterValue": "100003",
19512c6385eSIan Rogers        "UMask": "0x1"
19612c6385eSIan Rogers    },
19712c6385eSIan Rogers    {
19812c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline was homed in a remote socket.",
19912c6385eSIan Rogers        "Counter": "0,1,2,3",
20012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
20112c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.REMOTE",
20212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
20312c6385eSIan Rogers        "MSRValue": "0x90002380",
20412c6385eSIan Rogers        "Offcore": "1",
20512c6385eSIan Rogers        "SampleAfterValue": "100003",
20612c6385eSIan Rogers        "UMask": "0x1"
20712c6385eSIan Rogers    },
20812c6385eSIan Rogers    {
209*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that have any type of response.",
21012c6385eSIan Rogers        "Counter": "0,1,2,3",
21112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
21212c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.ANY_RESPONSE",
21312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
21412c6385eSIan Rogers        "MSRValue": "0x3F3FFC4477",
21512c6385eSIan Rogers        "Offcore": "1",
21612c6385eSIan Rogers        "SampleAfterValue": "100003",
21712c6385eSIan Rogers        "UMask": "0x1"
21812c6385eSIan Rogers    },
21912c6385eSIan Rogers    {
220*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM.",
22112c6385eSIan Rogers        "Counter": "0,1,2,3",
22212c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
22312c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.DRAM",
22412c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
22512c6385eSIan Rogers        "MSRValue": "0x73C004477",
22612c6385eSIan Rogers        "Offcore": "1",
22712c6385eSIan Rogers        "SampleAfterValue": "100003",
22812c6385eSIan Rogers        "UMask": "0x1"
22912c6385eSIan Rogers    },
23012c6385eSIan Rogers    {
231*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
23212c6385eSIan Rogers        "Counter": "0,1,2,3",
23312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
23412c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_DRAM",
23512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
23612c6385eSIan Rogers        "MSRValue": "0x104004477",
23712c6385eSIan Rogers        "Offcore": "1",
23812c6385eSIan Rogers        "SampleAfterValue": "100003",
23912c6385eSIan Rogers        "UMask": "0x1"
24012c6385eSIan Rogers    },
24112c6385eSIan Rogers    {
242*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts DRAM accesses that are controlled by the close or distant SNC Cluster.",
24312c6385eSIan Rogers        "Counter": "0,1,2,3",
24412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
24512c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_DRAM",
24612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
24712c6385eSIan Rogers        "MSRValue": "0x70C004477",
24812c6385eSIan Rogers        "Offcore": "1",
24912c6385eSIan Rogers        "SampleAfterValue": "100003",
25012c6385eSIan Rogers        "UMask": "0x1"
25112c6385eSIan Rogers    },
25212c6385eSIan Rogers    {
253*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM accesses that are controlled by the close or distant SNC Cluster.",
25412c6385eSIan Rogers        "Counter": "0,1,2,3",
25512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
25612c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_PMM",
25712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
25812c6385eSIan Rogers        "MSRValue": "0x700C04477",
25912c6385eSIan Rogers        "Offcore": "1",
26012c6385eSIan Rogers        "SampleAfterValue": "100003",
26112c6385eSIan Rogers        "UMask": "0x1"
26212c6385eSIan Rogers    },
26312c6385eSIan Rogers    {
264*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and were supplied by a remote socket.",
26512c6385eSIan Rogers        "Counter": "0,1,2,3",
26612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
26712c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.REMOTE",
26812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
26912c6385eSIan Rogers        "MSRValue": "0x3F33004477",
27012c6385eSIan Rogers        "Offcore": "1",
27112c6385eSIan Rogers        "SampleAfterValue": "100003",
27212c6385eSIan Rogers        "UMask": "0x1"
27312c6385eSIan Rogers    },
27412c6385eSIan Rogers    {
275*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to another socket.",
27612c6385eSIan Rogers        "Counter": "0,1,2,3",
27712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
27812c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.REMOTE_DRAM",
27912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
28012c6385eSIan Rogers        "MSRValue": "0x730004477",
28112c6385eSIan Rogers        "Offcore": "1",
28212c6385eSIan Rogers        "SampleAfterValue": "100003",
28312c6385eSIan Rogers        "UMask": "0x1"
28412c6385eSIan Rogers    },
28512c6385eSIan Rogers    {
286*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM or PMM attached to another socket.",
287*9061dffdSZhengjun Xing        "Counter": "0,1,2,3",
288*9061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
289*9061dffdSZhengjun Xing        "EventName": "OCR.READS_TO_CORE.REMOTE_MEMORY",
290*9061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
291*9061dffdSZhengjun Xing        "MSRValue": "0x733004477",
292*9061dffdSZhengjun Xing        "Offcore": "1",
293*9061dffdSZhengjun Xing        "SampleAfterValue": "100003",
294*9061dffdSZhengjun Xing        "UMask": "0x1"
295*9061dffdSZhengjun Xing    },
296*9061dffdSZhengjun Xing    {
297*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to another socket.",
298*9061dffdSZhengjun Xing        "Counter": "0,1,2,3",
299*9061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
300*9061dffdSZhengjun Xing        "EventName": "OCR.READS_TO_CORE.REMOTE_PMM",
301*9061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
302*9061dffdSZhengjun Xing        "MSRValue": "0x703004477",
303*9061dffdSZhengjun Xing        "Offcore": "1",
304*9061dffdSZhengjun Xing        "SampleAfterValue": "100003",
305*9061dffdSZhengjun Xing        "UMask": "0x1"
306*9061dffdSZhengjun Xing    },
307*9061dffdSZhengjun Xing    {
308*9061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
30912c6385eSIan Rogers        "Counter": "0,1,2,3",
31012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
31112c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.SNC_DRAM",
31212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
31312c6385eSIan Rogers        "MSRValue": "0x708004477",
31412c6385eSIan Rogers        "Offcore": "1",
31512c6385eSIan Rogers        "SampleAfterValue": "100003",
31612c6385eSIan Rogers        "UMask": "0x1"
31712c6385eSIan Rogers    },
31812c6385eSIan Rogers    {
31912c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that have any type of response.",
32012c6385eSIan Rogers        "Counter": "0,1,2,3",
32112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
32212c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.ANY_RESPONSE",
32312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
32412c6385eSIan Rogers        "MSRValue": "0x10800",
32512c6385eSIan Rogers        "Offcore": "1",
32612c6385eSIan Rogers        "SampleAfterValue": "100003",
32712c6385eSIan Rogers        "UMask": "0x1"
32812c6385eSIan Rogers    },
32912c6385eSIan Rogers    {
330*9061dffdSZhengjun Xing        "BriefDescription": "Counts Demand RFOs, ItoM's, PREFECTHW's, Hardware RFO Prefetches to the L1/L2 and Streaming stores that likely resulted in a store to Memory (DRAM or PMM)",
331*9061dffdSZhengjun Xing        "Counter": "0,1,2,3",
332*9061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
333*9061dffdSZhengjun Xing        "EventName": "OCR.WRITE_ESTIMATE.MEMORY",
334*9061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
335*9061dffdSZhengjun Xing        "MSRValue": "0xFBFF80822",
336*9061dffdSZhengjun Xing        "Offcore": "1",
337*9061dffdSZhengjun Xing        "SampleAfterValue": "100003",
338*9061dffdSZhengjun Xing        "UMask": "0x1"
339*9061dffdSZhengjun Xing    },
340*9061dffdSZhengjun Xing    {
34112c6385eSIan Rogers        "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread.",
34212c6385eSIan Rogers        "CollectPEBSRecord": "2",
34312c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
34412c6385eSIan Rogers        "EventCode": "0xa5",
34512c6385eSIan Rogers        "EventName": "RS_EMPTY.CYCLES",
34612c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
34712c6385eSIan Rogers        "PublicDescription": "Counts cycles during which the reservation station (RS) is empty for this logical processor.",
34812c6385eSIan Rogers        "SampleAfterValue": "1000003",
34912c6385eSIan Rogers        "UMask": "0x7"
35012c6385eSIan Rogers    },
35112c6385eSIan Rogers    {
352*9061dffdSZhengjun Xing        "BriefDescription": "XQ.FULL_CYCLES",
35312c6385eSIan Rogers        "CollectPEBSRecord": "2",
35412c6385eSIan Rogers        "Counter": "0,1,2,3",
35512c6385eSIan Rogers        "CounterMask": "1",
35612c6385eSIan Rogers        "EventCode": "0x2d",
35712c6385eSIan Rogers        "EventName": "XQ.FULL_CYCLES",
35812c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
35912c6385eSIan Rogers        "SampleAfterValue": "1000003",
36012c6385eSIan Rogers        "UMask": "0x1"
36112c6385eSIan Rogers    }
36212c6385eSIan Rogers]
363