112c6385eSIan Rogers[
212c6385eSIan Rogers    {
39061dffdSZhengjun Xing        "BriefDescription": "ASSISTS.PAGE_FAULT",
412c6385eSIan Rogers        "EventCode": "0xc1",
512c6385eSIan Rogers        "EventName": "ASSISTS.PAGE_FAULT",
612c6385eSIan Rogers        "SampleAfterValue": "1000003",
712c6385eSIan Rogers        "UMask": "0x8"
812c6385eSIan Rogers    },
912c6385eSIan Rogers    {
1012c6385eSIan Rogers        "BriefDescription": "Counts the cycles where the AMX (Advance Matrix Extension) unit is busy performing an operation.",
1112c6385eSIan Rogers        "EventCode": "0xb7",
1212c6385eSIan Rogers        "EventName": "EXE.AMX_BUSY",
1312c6385eSIan Rogers        "SampleAfterValue": "2000003",
1412c6385eSIan Rogers        "UMask": "0x2"
1512c6385eSIan Rogers    },
1612c6385eSIan Rogers    {
1712c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any type of response.",
1812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
1912c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.ANY_RESPONSE",
2012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
2112c6385eSIan Rogers        "MSRValue": "0x10004",
2212c6385eSIan Rogers        "SampleAfterValue": "100003",
2312c6385eSIan Rogers        "UMask": "0x1"
2412c6385eSIan Rogers    },
2512c6385eSIan Rogers    {
2612c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM.",
2712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
2812c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.DRAM",
2912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
3012c6385eSIan Rogers        "MSRValue": "0x73C000004",
3112c6385eSIan Rogers        "SampleAfterValue": "100003",
3212c6385eSIan Rogers        "UMask": "0x1"
3312c6385eSIan Rogers    },
3412c6385eSIan Rogers    {
3512c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
3612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
3712c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.LOCAL_DRAM",
3812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
3912c6385eSIan Rogers        "MSRValue": "0x104000004",
4012c6385eSIan Rogers        "SampleAfterValue": "100003",
4112c6385eSIan Rogers        "UMask": "0x1"
4212c6385eSIan Rogers    },
4312c6385eSIan Rogers    {
4412c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
4512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
4612c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.SNC_DRAM",
4712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
4812c6385eSIan Rogers        "MSRValue": "0x708000004",
4912c6385eSIan Rogers        "SampleAfterValue": "100003",
5012c6385eSIan Rogers        "UMask": "0x1"
5112c6385eSIan Rogers    },
5212c6385eSIan Rogers    {
5312c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that have any type of response.",
5412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
5512c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.ANY_RESPONSE",
5612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
5712c6385eSIan Rogers        "MSRValue": "0x10001",
5812c6385eSIan Rogers        "SampleAfterValue": "100003",
5912c6385eSIan Rogers        "UMask": "0x1"
6012c6385eSIan Rogers    },
6112c6385eSIan Rogers    {
6212c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM.",
6312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
6412c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.DRAM",
6512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
6612c6385eSIan Rogers        "MSRValue": "0x73C000001",
6712c6385eSIan Rogers        "SampleAfterValue": "100003",
6812c6385eSIan Rogers        "UMask": "0x1"
6912c6385eSIan Rogers    },
7012c6385eSIan Rogers    {
7112c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
7212c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
7312c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.LOCAL_DRAM",
7412c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
7512c6385eSIan Rogers        "MSRValue": "0x104000001",
7612c6385eSIan Rogers        "SampleAfterValue": "100003",
7712c6385eSIan Rogers        "UMask": "0x1"
7812c6385eSIan Rogers    },
7912c6385eSIan Rogers    {
80*b691f307SIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by PMM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM accesses that are controlled by the close or distant SNC Cluster.",
81*b691f307SIan Rogers        "EventCode": "0x2A,0x2B",
82*b691f307SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.LOCAL_SOCKET_PMM",
83*b691f307SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
84*b691f307SIan Rogers        "MSRValue": "0x700C00001",
85*b691f307SIan Rogers        "SampleAfterValue": "100003",
86*b691f307SIan Rogers        "UMask": "0x1"
87*b691f307SIan Rogers    },
88*b691f307SIan Rogers    {
89*b691f307SIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by PMM.",
90*b691f307SIan Rogers        "EventCode": "0x2A,0x2B",
91*b691f307SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.PMM",
92*b691f307SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
93*b691f307SIan Rogers        "MSRValue": "0x703C00001",
94*b691f307SIan Rogers        "SampleAfterValue": "100003",
95*b691f307SIan Rogers        "UMask": "0x1"
96*b691f307SIan Rogers    },
97*b691f307SIan Rogers    {
9812c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM attached to another socket.",
9912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
10012c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_DRAM",
10112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
10212c6385eSIan Rogers        "MSRValue": "0x730000001",
10312c6385eSIan Rogers        "SampleAfterValue": "100003",
10412c6385eSIan Rogers        "UMask": "0x1"
10512c6385eSIan Rogers    },
10612c6385eSIan Rogers    {
10712c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by PMM attached to another socket.",
10812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
10912c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.REMOTE_PMM",
11012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
11112c6385eSIan Rogers        "MSRValue": "0x703000001",
11212c6385eSIan Rogers        "SampleAfterValue": "100003",
11312c6385eSIan Rogers        "UMask": "0x1"
11412c6385eSIan Rogers    },
11512c6385eSIan Rogers    {
11612c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
11712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
11812c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.SNC_DRAM",
11912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
12012c6385eSIan Rogers        "MSRValue": "0x708000001",
12112c6385eSIan Rogers        "SampleAfterValue": "100003",
12212c6385eSIan Rogers        "UMask": "0x1"
12312c6385eSIan Rogers    },
12412c6385eSIan Rogers    {
12512c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that have any type of response.",
12612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
12712c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.ANY_RESPONSE",
12812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
12912c6385eSIan Rogers        "MSRValue": "0x3F3FFC0002",
13012c6385eSIan Rogers        "SampleAfterValue": "100003",
13112c6385eSIan Rogers        "UMask": "0x1"
13212c6385eSIan Rogers    },
13312c6385eSIan Rogers    {
13412c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM.",
13512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
13612c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.DRAM",
13712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
13812c6385eSIan Rogers        "MSRValue": "0x73C000002",
13912c6385eSIan Rogers        "SampleAfterValue": "100003",
14012c6385eSIan Rogers        "UMask": "0x1"
14112c6385eSIan Rogers    },
14212c6385eSIan Rogers    {
14312c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
14412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
14512c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.LOCAL_DRAM",
14612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
14712c6385eSIan Rogers        "MSRValue": "0x104000002",
14812c6385eSIan Rogers        "SampleAfterValue": "100003",
14912c6385eSIan Rogers        "UMask": "0x1"
15012c6385eSIan Rogers    },
15112c6385eSIan Rogers    {
15212c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
15312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
15412c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.SNC_DRAM",
15512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
15612c6385eSIan Rogers        "MSRValue": "0x708000002",
15712c6385eSIan Rogers        "SampleAfterValue": "100003",
15812c6385eSIan Rogers        "UMask": "0x1"
15912c6385eSIan Rogers    },
16012c6385eSIan Rogers    {
16134122105SIan Rogers        "BriefDescription": "Counts data load hardware prefetch requests to the L1 data cache that have any type of response.",
16234122105SIan Rogers        "EventCode": "0x2A,0x2B",
16334122105SIan Rogers        "EventName": "OCR.HWPF_L1D.ANY_RESPONSE",
16434122105SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
16534122105SIan Rogers        "MSRValue": "0x10400",
16634122105SIan Rogers        "SampleAfterValue": "100003",
16734122105SIan Rogers        "UMask": "0x1"
16834122105SIan Rogers    },
16934122105SIan Rogers    {
17012c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches (which bring data to L2) that have any type of response.",
17112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
17212c6385eSIan Rogers        "EventName": "OCR.HWPF_L2.ANY_RESPONSE",
17312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
17412c6385eSIan Rogers        "MSRValue": "0x10070",
17512c6385eSIan Rogers        "SampleAfterValue": "100003",
17612c6385eSIan Rogers        "UMask": "0x1"
17712c6385eSIan Rogers    },
17812c6385eSIan Rogers    {
17912c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that have any type of response.",
18012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
18112c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.ANY_RESPONSE",
18212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
18312c6385eSIan Rogers        "MSRValue": "0x12380",
18412c6385eSIan Rogers        "SampleAfterValue": "100003",
18512c6385eSIan Rogers        "UMask": "0x1"
18612c6385eSIan Rogers    },
18712c6385eSIan Rogers    {
18812c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline was homed in a remote socket.",
18912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
19012c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.REMOTE",
19112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
19212c6385eSIan Rogers        "MSRValue": "0x90002380",
19312c6385eSIan Rogers        "SampleAfterValue": "100003",
19412c6385eSIan Rogers        "UMask": "0x1"
19512c6385eSIan Rogers    },
19612c6385eSIan Rogers    {
19734122105SIan Rogers        "BriefDescription": "Counts writebacks of modified cachelines and streaming stores that have any type of response.",
19834122105SIan Rogers        "EventCode": "0x2A,0x2B",
19934122105SIan Rogers        "EventName": "OCR.MODIFIED_WRITE.ANY_RESPONSE",
20034122105SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
20134122105SIan Rogers        "MSRValue": "0x10808",
20234122105SIan Rogers        "SampleAfterValue": "100003",
20334122105SIan Rogers        "UMask": "0x1"
20434122105SIan Rogers    },
20534122105SIan Rogers    {
2069061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that have any type of response.",
20712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
20812c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.ANY_RESPONSE",
20912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
21012c6385eSIan Rogers        "MSRValue": "0x3F3FFC4477",
21112c6385eSIan Rogers        "SampleAfterValue": "100003",
21212c6385eSIan Rogers        "UMask": "0x1"
21312c6385eSIan Rogers    },
21412c6385eSIan Rogers    {
2159061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM.",
21612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
21712c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.DRAM",
21812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
21912c6385eSIan Rogers        "MSRValue": "0x73C004477",
22012c6385eSIan Rogers        "SampleAfterValue": "100003",
22112c6385eSIan Rogers        "UMask": "0x1"
22212c6385eSIan Rogers    },
22312c6385eSIan Rogers    {
2249061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.",
22512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
22612c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_DRAM",
22712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
22812c6385eSIan Rogers        "MSRValue": "0x104004477",
22912c6385eSIan Rogers        "SampleAfterValue": "100003",
23012c6385eSIan Rogers        "UMask": "0x1"
23112c6385eSIan Rogers    },
23212c6385eSIan Rogers    {
2339061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts DRAM accesses that are controlled by the close or distant SNC Cluster.",
23412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
23512c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_DRAM",
23612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
23712c6385eSIan Rogers        "MSRValue": "0x70C004477",
23812c6385eSIan Rogers        "SampleAfterValue": "100003",
23912c6385eSIan Rogers        "UMask": "0x1"
24012c6385eSIan Rogers    },
24112c6385eSIan Rogers    {
2429061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to this socket, whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM accesses that are controlled by the close or distant SNC Cluster.",
24312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
24412c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.LOCAL_SOCKET_PMM",
24512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
24612c6385eSIan Rogers        "MSRValue": "0x700C04477",
24712c6385eSIan Rogers        "SampleAfterValue": "100003",
24812c6385eSIan Rogers        "UMask": "0x1"
24912c6385eSIan Rogers    },
25012c6385eSIan Rogers    {
2519061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and were supplied by a remote socket.",
25212c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
25312c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.REMOTE",
25412c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
25512c6385eSIan Rogers        "MSRValue": "0x3F33004477",
25612c6385eSIan Rogers        "SampleAfterValue": "100003",
25712c6385eSIan Rogers        "UMask": "0x1"
25812c6385eSIan Rogers    },
25912c6385eSIan Rogers    {
2609061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM attached to another socket.",
26112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
26212c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.REMOTE_DRAM",
26312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
26412c6385eSIan Rogers        "MSRValue": "0x730004477",
26512c6385eSIan Rogers        "SampleAfterValue": "100003",
26612c6385eSIan Rogers        "UMask": "0x1"
26712c6385eSIan Rogers    },
26812c6385eSIan Rogers    {
2699061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM or PMM attached to another socket.",
2709061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
2719061dffdSZhengjun Xing        "EventName": "OCR.READS_TO_CORE.REMOTE_MEMORY",
2729061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
2739061dffdSZhengjun Xing        "MSRValue": "0x733004477",
2749061dffdSZhengjun Xing        "SampleAfterValue": "100003",
2759061dffdSZhengjun Xing        "UMask": "0x1"
2769061dffdSZhengjun Xing    },
2779061dffdSZhengjun Xing    {
2789061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by PMM attached to another socket.",
2799061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
2809061dffdSZhengjun Xing        "EventName": "OCR.READS_TO_CORE.REMOTE_PMM",
2819061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
2829061dffdSZhengjun Xing        "MSRValue": "0x703004477",
2839061dffdSZhengjun Xing        "SampleAfterValue": "100003",
2849061dffdSZhengjun Xing        "UMask": "0x1"
2859061dffdSZhengjun Xing    },
2869061dffdSZhengjun Xing    {
2879061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM on a distant memory controller of this socket when the system is in SNC (sub-NUMA cluster) mode.",
28812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
28912c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.SNC_DRAM",
29012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
29112c6385eSIan Rogers        "MSRValue": "0x708004477",
29212c6385eSIan Rogers        "SampleAfterValue": "100003",
29312c6385eSIan Rogers        "UMask": "0x1"
29412c6385eSIan Rogers    },
29512c6385eSIan Rogers    {
29612c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that have any type of response.",
29712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
29812c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.ANY_RESPONSE",
29912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
30012c6385eSIan Rogers        "MSRValue": "0x10800",
30112c6385eSIan Rogers        "SampleAfterValue": "100003",
30212c6385eSIan Rogers        "UMask": "0x1"
30312c6385eSIan Rogers    },
30412c6385eSIan Rogers    {
3059061dffdSZhengjun Xing        "BriefDescription": "Counts Demand RFOs, ItoM's, PREFECTHW's, Hardware RFO Prefetches to the L1/L2 and Streaming stores that likely resulted in a store to Memory (DRAM or PMM)",
3069061dffdSZhengjun Xing        "EventCode": "0x2A,0x2B",
3079061dffdSZhengjun Xing        "EventName": "OCR.WRITE_ESTIMATE.MEMORY",
3089061dffdSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
3099061dffdSZhengjun Xing        "MSRValue": "0xFBFF80822",
3109061dffdSZhengjun Xing        "SampleAfterValue": "100003",
3119061dffdSZhengjun Xing        "UMask": "0x1"
3129061dffdSZhengjun Xing    },
3139061dffdSZhengjun Xing    {
31412c6385eSIan Rogers        "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread.",
31512c6385eSIan Rogers        "EventCode": "0xa5",
31634122105SIan Rogers        "EventName": "RS.EMPTY",
31734122105SIan Rogers        "PublicDescription": "Counts cycles during which the reservation station (RS) is empty for this logical processor. This is usually caused when the front-end pipeline runs into starvation periods (e.g. branch mispredictions or i-cache misses)",
31834122105SIan Rogers        "SampleAfterValue": "1000003",
31934122105SIan Rogers        "UMask": "0x7"
32034122105SIan Rogers    },
32134122105SIan Rogers    {
32234122105SIan Rogers        "BriefDescription": "Counts end of periods where the Reservation Station (RS) was empty.",
32334122105SIan Rogers        "CounterMask": "1",
32434122105SIan Rogers        "EdgeDetect": "1",
32534122105SIan Rogers        "EventCode": "0xa5",
32634122105SIan Rogers        "EventName": "RS.EMPTY_COUNT",
32734122105SIan Rogers        "Invert": "1",
32834122105SIan Rogers        "PublicDescription": "Counts end of periods where the Reservation Station (RS) was empty. Could be useful to closely sample on front-end latency issues (see the FRONTEND_RETIRED event of designated precise events)",
32934122105SIan Rogers        "SampleAfterValue": "100003",
33034122105SIan Rogers        "UMask": "0x7"
33134122105SIan Rogers    },
33234122105SIan Rogers    {
33334122105SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event RS.EMPTY_COUNT",
33434122105SIan Rogers        "CounterMask": "1",
335400dd489SIan Rogers        "Deprecated": "1",
33634122105SIan Rogers        "EdgeDetect": "1",
33734122105SIan Rogers        "EventCode": "0xa5",
33834122105SIan Rogers        "EventName": "RS_EMPTY.COUNT",
33934122105SIan Rogers        "Invert": "1",
34034122105SIan Rogers        "SampleAfterValue": "100003",
34134122105SIan Rogers        "UMask": "0x7"
34234122105SIan Rogers    },
34334122105SIan Rogers    {
34434122105SIan Rogers        "BriefDescription": "This event is deprecated. Refer to new event RS.EMPTY",
345400dd489SIan Rogers        "Deprecated": "1",
34634122105SIan Rogers        "EventCode": "0xa5",
34712c6385eSIan Rogers        "EventName": "RS_EMPTY.CYCLES",
34812c6385eSIan Rogers        "SampleAfterValue": "1000003",
34912c6385eSIan Rogers        "UMask": "0x7"
35012c6385eSIan Rogers    },
35112c6385eSIan Rogers    {
35254f5de6fSIan Rogers        "BriefDescription": "Cycles the uncore cannot take further requests",
35312c6385eSIan Rogers        "CounterMask": "1",
35412c6385eSIan Rogers        "EventCode": "0x2d",
35512c6385eSIan Rogers        "EventName": "XQ.FULL_CYCLES",
35654f5de6fSIan Rogers        "PublicDescription": "number of cycles when the thread is active and the uncore cannot take any further requests (for example prefetches, loads or stores initiated by the Core that miss the L2 cache).",
35712c6385eSIan Rogers        "SampleAfterValue": "1000003",
35812c6385eSIan Rogers        "UMask": "0x1"
35912c6385eSIan Rogers    }
36012c6385eSIan Rogers]
361