112c6385eSIan Rogers[
212c6385eSIan Rogers    {
312c6385eSIan Rogers        "BriefDescription": "Execution stalls while L3 cache miss demand load is outstanding.",
412c6385eSIan Rogers        "CollectPEBSRecord": "2",
512c6385eSIan Rogers        "Counter": "0,1,2,3",
612c6385eSIan Rogers        "CounterMask": "6",
712c6385eSIan Rogers        "EventCode": "0xa3",
812c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L3_MISS",
912c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
1012c6385eSIan Rogers        "SampleAfterValue": "1000003",
116a92916dSZhengjun Xing        "Speculative": "1",
1212c6385eSIan Rogers        "UMask": "0x6"
1312c6385eSIan Rogers    },
1412c6385eSIan Rogers    {
1512c6385eSIan Rogers        "BriefDescription": "Number of machine clears due to memory ordering conflicts.",
1612c6385eSIan Rogers        "CollectPEBSRecord": "2",
1712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
1812c6385eSIan Rogers        "EventCode": "0xc3",
1912c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
2012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
2112c6385eSIan Rogers        "PublicDescription": "Counts the number of Machine Clears detected dye to memory ordering. Memory Ordering Machine Clears may apply when a memory read may not conform to the memory ordering rules of the x86 architecture",
2212c6385eSIan Rogers        "SampleAfterValue": "100003",
236a92916dSZhengjun Xing        "Speculative": "1",
2412c6385eSIan Rogers        "UMask": "0x2"
2512c6385eSIan Rogers    },
2612c6385eSIan Rogers    {
2712c6385eSIan Rogers        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
2812c6385eSIan Rogers        "CollectPEBSRecord": "2",
2912c6385eSIan Rogers        "Counter": "0,1,2,3",
3012c6385eSIan Rogers        "CounterMask": "2",
3112c6385eSIan Rogers        "EventCode": "0x47",
3212c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.CYCLES_L1D_MISS",
3312c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
3412c6385eSIan Rogers        "SampleAfterValue": "1000003",
356a92916dSZhengjun Xing        "Speculative": "1",
3612c6385eSIan Rogers        "UMask": "0x2"
3712c6385eSIan Rogers    },
3812c6385eSIan Rogers    {
3912c6385eSIan Rogers        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
4012c6385eSIan Rogers        "CollectPEBSRecord": "2",
4112c6385eSIan Rogers        "Counter": "0,1,2,3",
4212c6385eSIan Rogers        "CounterMask": "3",
4312c6385eSIan Rogers        "EventCode": "0x47",
4412c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L1D_MISS",
4512c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
4612c6385eSIan Rogers        "SampleAfterValue": "1000003",
476a92916dSZhengjun Xing        "Speculative": "1",
4812c6385eSIan Rogers        "UMask": "0x3"
4912c6385eSIan Rogers    },
5012c6385eSIan Rogers    {
519061dffdSZhengjun Xing        "BriefDescription": "MEMORY_ACTIVITY.STALLS_L2_MISS",
5212c6385eSIan Rogers        "CollectPEBSRecord": "2",
5312c6385eSIan Rogers        "Counter": "0,1,2,3",
5412c6385eSIan Rogers        "CounterMask": "5",
5512c6385eSIan Rogers        "EventCode": "0x47",
5612c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L2_MISS",
5712c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
5812c6385eSIan Rogers        "SampleAfterValue": "1000003",
596a92916dSZhengjun Xing        "Speculative": "1",
6012c6385eSIan Rogers        "UMask": "0x5"
6112c6385eSIan Rogers    },
6212c6385eSIan Rogers    {
639061dffdSZhengjun Xing        "BriefDescription": "MEMORY_ACTIVITY.STALLS_L3_MISS",
6412c6385eSIan Rogers        "CollectPEBSRecord": "2",
6512c6385eSIan Rogers        "Counter": "0,1,2,3",
6612c6385eSIan Rogers        "CounterMask": "9",
6712c6385eSIan Rogers        "EventCode": "0x47",
6812c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L3_MISS",
6912c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
7012c6385eSIan Rogers        "SampleAfterValue": "1000003",
716a92916dSZhengjun Xing        "Speculative": "1",
7212c6385eSIan Rogers        "UMask": "0x9"
7312c6385eSIan Rogers    },
7412c6385eSIan Rogers    {
7512c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.",
7612c6385eSIan Rogers        "CollectPEBSRecord": "2",
7712c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
7812c6385eSIan Rogers        "Data_LA": "1",
7912c6385eSIan Rogers        "EventCode": "0xcd",
8012c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128",
8112c6385eSIan Rogers        "MSRIndex": "0x3F6",
8212c6385eSIan Rogers        "MSRValue": "0x80",
8312c6385eSIan Rogers        "PEBS": "2",
8412c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
8512c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.  Reported latency may be longer than just the memory latency.",
8612c6385eSIan Rogers        "SampleAfterValue": "1009",
8712c6385eSIan Rogers        "TakenAlone": "1",
8812c6385eSIan Rogers        "UMask": "0x1"
8912c6385eSIan Rogers    },
9012c6385eSIan Rogers    {
9112c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.",
9212c6385eSIan Rogers        "CollectPEBSRecord": "2",
9312c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
9412c6385eSIan Rogers        "Data_LA": "1",
9512c6385eSIan Rogers        "EventCode": "0xcd",
9612c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16",
9712c6385eSIan Rogers        "MSRIndex": "0x3F6",
9812c6385eSIan Rogers        "MSRValue": "0x10",
9912c6385eSIan Rogers        "PEBS": "2",
10012c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
10112c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.  Reported latency may be longer than just the memory latency.",
10212c6385eSIan Rogers        "SampleAfterValue": "20011",
10312c6385eSIan Rogers        "TakenAlone": "1",
10412c6385eSIan Rogers        "UMask": "0x1"
10512c6385eSIan Rogers    },
10612c6385eSIan Rogers    {
10712c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.",
10812c6385eSIan Rogers        "CollectPEBSRecord": "2",
10912c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
11012c6385eSIan Rogers        "Data_LA": "1",
11112c6385eSIan Rogers        "EventCode": "0xcd",
11212c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256",
11312c6385eSIan Rogers        "MSRIndex": "0x3F6",
11412c6385eSIan Rogers        "MSRValue": "0x100",
11512c6385eSIan Rogers        "PEBS": "2",
11612c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
11712c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.  Reported latency may be longer than just the memory latency.",
11812c6385eSIan Rogers        "SampleAfterValue": "503",
11912c6385eSIan Rogers        "TakenAlone": "1",
12012c6385eSIan Rogers        "UMask": "0x1"
12112c6385eSIan Rogers    },
12212c6385eSIan Rogers    {
12312c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.",
12412c6385eSIan Rogers        "CollectPEBSRecord": "2",
12512c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
12612c6385eSIan Rogers        "Data_LA": "1",
12712c6385eSIan Rogers        "EventCode": "0xcd",
12812c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32",
12912c6385eSIan Rogers        "MSRIndex": "0x3F6",
13012c6385eSIan Rogers        "MSRValue": "0x20",
13112c6385eSIan Rogers        "PEBS": "2",
13212c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
13312c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.  Reported latency may be longer than just the memory latency.",
13412c6385eSIan Rogers        "SampleAfterValue": "100007",
13512c6385eSIan Rogers        "TakenAlone": "1",
13612c6385eSIan Rogers        "UMask": "0x1"
13712c6385eSIan Rogers    },
13812c6385eSIan Rogers    {
13912c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.",
14012c6385eSIan Rogers        "CollectPEBSRecord": "2",
14112c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
14212c6385eSIan Rogers        "Data_LA": "1",
14312c6385eSIan Rogers        "EventCode": "0xcd",
14412c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4",
14512c6385eSIan Rogers        "MSRIndex": "0x3F6",
14612c6385eSIan Rogers        "MSRValue": "0x4",
14712c6385eSIan Rogers        "PEBS": "2",
14812c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
14912c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.  Reported latency may be longer than just the memory latency.",
15012c6385eSIan Rogers        "SampleAfterValue": "100003",
15112c6385eSIan Rogers        "TakenAlone": "1",
15212c6385eSIan Rogers        "UMask": "0x1"
15312c6385eSIan Rogers    },
15412c6385eSIan Rogers    {
15512c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.",
15612c6385eSIan Rogers        "CollectPEBSRecord": "2",
15712c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
15812c6385eSIan Rogers        "Data_LA": "1",
15912c6385eSIan Rogers        "EventCode": "0xcd",
16012c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512",
16112c6385eSIan Rogers        "MSRIndex": "0x3F6",
16212c6385eSIan Rogers        "MSRValue": "0x200",
16312c6385eSIan Rogers        "PEBS": "2",
16412c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
16512c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.  Reported latency may be longer than just the memory latency.",
16612c6385eSIan Rogers        "SampleAfterValue": "101",
16712c6385eSIan Rogers        "TakenAlone": "1",
16812c6385eSIan Rogers        "UMask": "0x1"
16912c6385eSIan Rogers    },
17012c6385eSIan Rogers    {
17112c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.",
17212c6385eSIan Rogers        "CollectPEBSRecord": "2",
17312c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
17412c6385eSIan Rogers        "Data_LA": "1",
17512c6385eSIan Rogers        "EventCode": "0xcd",
17612c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64",
17712c6385eSIan Rogers        "MSRIndex": "0x3F6",
17812c6385eSIan Rogers        "MSRValue": "0x40",
17912c6385eSIan Rogers        "PEBS": "2",
18012c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
18112c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.  Reported latency may be longer than just the memory latency.",
18212c6385eSIan Rogers        "SampleAfterValue": "2003",
18312c6385eSIan Rogers        "TakenAlone": "1",
18412c6385eSIan Rogers        "UMask": "0x1"
18512c6385eSIan Rogers    },
18612c6385eSIan Rogers    {
18712c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.",
18812c6385eSIan Rogers        "CollectPEBSRecord": "2",
18912c6385eSIan Rogers        "Counter": "1,2,3,4,5,6,7",
19012c6385eSIan Rogers        "Data_LA": "1",
19112c6385eSIan Rogers        "EventCode": "0xcd",
19212c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8",
19312c6385eSIan Rogers        "MSRIndex": "0x3F6",
19412c6385eSIan Rogers        "MSRValue": "0x8",
19512c6385eSIan Rogers        "PEBS": "2",
19612c6385eSIan Rogers        "PEBScounters": "1,2,3,4,5,6,7",
19712c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.  Reported latency may be longer than just the memory latency.",
19812c6385eSIan Rogers        "SampleAfterValue": "50021",
19912c6385eSIan Rogers        "TakenAlone": "1",
20012c6385eSIan Rogers        "UMask": "0x1"
20112c6385eSIan Rogers    },
20212c6385eSIan Rogers    {
2036a92916dSZhengjun Xing        "BriefDescription": "Retired memory store access operations. A PDist event for PEBS Store Latency Facility.",
20412c6385eSIan Rogers        "CollectPEBSRecord": "2",
20512c6385eSIan Rogers        "Data_LA": "1",
20612c6385eSIan Rogers        "EventCode": "0xcd",
20712c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.STORE_SAMPLE",
20812c6385eSIan Rogers        "PEBS": "2",
2096a92916dSZhengjun Xing        "PublicDescription": "Counts Retired memory accesses with at least 1 store operation. This PEBS event is the precisely-distributed (PDist) trigger covering all stores uops for sampling by the PEBS Store Latency Facility. The facility is described in Intel SDM Volume 3 section 19.9.8",
21012c6385eSIan Rogers        "SampleAfterValue": "1000003",
21112c6385eSIan Rogers        "UMask": "0x2"
21212c6385eSIan Rogers    },
21312c6385eSIan Rogers    {
21412c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were not supplied by the local socket's L1, L2, or L3 caches.",
21512c6385eSIan Rogers        "Counter": "0,1,2,3",
21612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
21712c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_MISS",
21812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
21912c6385eSIan Rogers        "MSRValue": "0x3FBFC00004",
22012c6385eSIan Rogers        "Offcore": "1",
22112c6385eSIan Rogers        "SampleAfterValue": "100003",
22212c6385eSIan Rogers        "UMask": "0x1"
22312c6385eSIan Rogers    },
22412c6385eSIan Rogers    {
22512c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were not supplied by the local socket's L1, L2, or L3 caches.",
22612c6385eSIan Rogers        "Counter": "0,1,2,3",
22712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
22812c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
22912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
23012c6385eSIan Rogers        "MSRValue": "0x3FBFC00001",
23112c6385eSIan Rogers        "Offcore": "1",
23212c6385eSIan Rogers        "SampleAfterValue": "100003",
23312c6385eSIan Rogers        "UMask": "0x1"
23412c6385eSIan Rogers    },
23512c6385eSIan Rogers    {
23612c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the local socket's L1, L2, or L3 caches.",
23712c6385eSIan Rogers        "Counter": "0,1,2,3",
23812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
23912c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_MISS",
24012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
24112c6385eSIan Rogers        "MSRValue": "0x3F3FC00002",
24212c6385eSIan Rogers        "Offcore": "1",
24312c6385eSIan Rogers        "SampleAfterValue": "100003",
24412c6385eSIan Rogers        "UMask": "0x1"
24512c6385eSIan Rogers    },
24612c6385eSIan Rogers    {
24712c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that missed the local socket's L1, L2, and L3 caches.",
24812c6385eSIan Rogers        "Counter": "0,1,2,3",
24912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
25012c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.L3_MISS",
25112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
25212c6385eSIan Rogers        "MSRValue": "0x94002380",
25312c6385eSIan Rogers        "Offcore": "1",
25412c6385eSIan Rogers        "SampleAfterValue": "100003",
25512c6385eSIan Rogers        "UMask": "0x1"
25612c6385eSIan Rogers    },
25712c6385eSIan Rogers    {
25812c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
25912c6385eSIan Rogers        "Counter": "0,1,2,3",
26012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
26112c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.L3_MISS_LOCAL",
26212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
26312c6385eSIan Rogers        "MSRValue": "0x84002380",
26412c6385eSIan Rogers        "Offcore": "1",
26512c6385eSIan Rogers        "SampleAfterValue": "100003",
26612c6385eSIan Rogers        "UMask": "0x1"
26712c6385eSIan Rogers    },
26812c6385eSIan Rogers    {
2699061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches.",
27012c6385eSIan Rogers        "Counter": "0,1,2,3",
27112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
27212c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS",
27312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
27412c6385eSIan Rogers        "MSRValue": "0x3F3FC04477",
27512c6385eSIan Rogers        "Offcore": "1",
27612c6385eSIan Rogers        "SampleAfterValue": "100003",
27712c6385eSIan Rogers        "UMask": "0x1"
27812c6385eSIan Rogers    },
27912c6385eSIan Rogers    {
280*34122105SIan Rogers        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
281*34122105SIan Rogers        "Counter": "0,1,2,3",
282*34122105SIan Rogers        "EventCode": "0x2A,0x2B",
283*34122105SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS_LOCAL",
284*34122105SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
285*34122105SIan Rogers        "MSRValue": "0x3F04C04477",
286*34122105SIan Rogers        "Offcore": "1",
287*34122105SIan Rogers        "SampleAfterValue": "100003",
288*34122105SIan Rogers        "UMask": "0x1"
289*34122105SIan Rogers    },
290*34122105SIan Rogers    {
2919061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that missed the L3 Cache and were supplied by the local socket (DRAM or PMM), whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM or DRAM accesses that are controlled by the close or distant SNC Cluster.  It does not count misses to the L3 which go to Local CXL Type 2 Memory or Local Non DRAM.",
29212c6385eSIan Rogers        "Counter": "0,1,2,3",
29312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
29412c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS_LOCAL_SOCKET",
29512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
29612c6385eSIan Rogers        "MSRValue": "0x70CC04477",
29712c6385eSIan Rogers        "Offcore": "1",
29812c6385eSIan Rogers        "SampleAfterValue": "100003",
29912c6385eSIan Rogers        "UMask": "0x1"
30012c6385eSIan Rogers    },
30112c6385eSIan Rogers    {
30212c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that missed the local socket's L1, L2, and L3 caches.",
30312c6385eSIan Rogers        "Counter": "0,1,2,3",
30412c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
30512c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.L3_MISS",
30612c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
30712c6385eSIan Rogers        "MSRValue": "0x94000800",
30812c6385eSIan Rogers        "Offcore": "1",
30912c6385eSIan Rogers        "SampleAfterValue": "100003",
31012c6385eSIan Rogers        "UMask": "0x1"
31112c6385eSIan Rogers    },
31212c6385eSIan Rogers    {
31312c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
31412c6385eSIan Rogers        "Counter": "0,1,2,3",
31512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
31612c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.L3_MISS_LOCAL",
31712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
31812c6385eSIan Rogers        "MSRValue": "0x84000800",
31912c6385eSIan Rogers        "Offcore": "1",
32012c6385eSIan Rogers        "SampleAfterValue": "100003",
32112c6385eSIan Rogers        "UMask": "0x1"
32212c6385eSIan Rogers    },
32312c6385eSIan Rogers    {
32412c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted.",
32512c6385eSIan Rogers        "CollectPEBSRecord": "2",
32612c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
32712c6385eSIan Rogers        "EventCode": "0xc9",
32812c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED",
32912c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
33012c6385eSIan Rogers        "PublicDescription": "Counts the number of times RTM abort was triggered.",
33112c6385eSIan Rogers        "SampleAfterValue": "100003",
33212c6385eSIan Rogers        "UMask": "0x4"
33312c6385eSIan Rogers    },
33412c6385eSIan Rogers    {
33512c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt)",
33612c6385eSIan Rogers        "CollectPEBSRecord": "2",
33712c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
33812c6385eSIan Rogers        "EventCode": "0xc9",
33912c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_EVENTS",
34012c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
34112c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt).",
34212c6385eSIan Rogers        "SampleAfterValue": "100003",
34312c6385eSIan Rogers        "UMask": "0x80"
34412c6385eSIan Rogers    },
34512c6385eSIan Rogers    {
34612c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts)",
34712c6385eSIan Rogers        "CollectPEBSRecord": "2",
34812c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
34912c6385eSIan Rogers        "EventCode": "0xc9",
35012c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_MEM",
35112c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
35212c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts).",
35312c6385eSIan Rogers        "SampleAfterValue": "100003",
35412c6385eSIan Rogers        "UMask": "0x8"
35512c6385eSIan Rogers    },
35612c6385eSIan Rogers    {
35712c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to incompatible memory type",
35812c6385eSIan Rogers        "CollectPEBSRecord": "2",
35912c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
36012c6385eSIan Rogers        "EventCode": "0xc9",
36112c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_MEMTYPE",
36212c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
36312c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to incompatible memory type.",
36412c6385eSIan Rogers        "SampleAfterValue": "100003",
36512c6385eSIan Rogers        "UMask": "0x40"
36612c6385eSIan Rogers    },
36712c6385eSIan Rogers    {
36812c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to HLE-unfriendly instructions",
36912c6385eSIan Rogers        "CollectPEBSRecord": "2",
37012c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
37112c6385eSIan Rogers        "EventCode": "0xc9",
37212c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_UNFRIENDLY",
37312c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
37412c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to HLE-unfriendly instructions.",
37512c6385eSIan Rogers        "SampleAfterValue": "100003",
37612c6385eSIan Rogers        "UMask": "0x20"
37712c6385eSIan Rogers    },
37812c6385eSIan Rogers    {
37912c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution successfully committed",
38012c6385eSIan Rogers        "CollectPEBSRecord": "2",
38112c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
38212c6385eSIan Rogers        "EventCode": "0xc9",
38312c6385eSIan Rogers        "EventName": "RTM_RETIRED.COMMIT",
38412c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
38512c6385eSIan Rogers        "PublicDescription": "Counts the number of times RTM commit succeeded.",
38612c6385eSIan Rogers        "SampleAfterValue": "100003",
38712c6385eSIan Rogers        "UMask": "0x2"
38812c6385eSIan Rogers    },
38912c6385eSIan Rogers    {
39012c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution started.",
39112c6385eSIan Rogers        "CollectPEBSRecord": "2",
39212c6385eSIan Rogers        "Counter": "0,1,2,3,4,5,6,7",
39312c6385eSIan Rogers        "EventCode": "0xc9",
39412c6385eSIan Rogers        "EventName": "RTM_RETIRED.START",
39512c6385eSIan Rogers        "PEBScounters": "0,1,2,3,4,5,6,7",
39612c6385eSIan Rogers        "PublicDescription": "Counts the number of times we entered an RTM region. Does not count nested transactions.",
39712c6385eSIan Rogers        "SampleAfterValue": "100003",
39812c6385eSIan Rogers        "UMask": "0x1"
39912c6385eSIan Rogers    },
40012c6385eSIan Rogers    {
40112c6385eSIan Rogers        "BriefDescription": "Speculatively counts the number of TSX aborts due to a data capacity limitation for transactional reads",
40212c6385eSIan Rogers        "CollectPEBSRecord": "2",
40312c6385eSIan Rogers        "Counter": "0,1,2,3",
40412c6385eSIan Rogers        "EventCode": "0x54",
40512c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CAPACITY_READ",
40612c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
40712c6385eSIan Rogers        "PublicDescription": "Speculatively counts the number of Transactional Synchronization Extensions (TSX) aborts due to a data capacity limitation for transactional reads",
40812c6385eSIan Rogers        "SampleAfterValue": "100003",
4096a92916dSZhengjun Xing        "Speculative": "1",
41012c6385eSIan Rogers        "UMask": "0x80"
41112c6385eSIan Rogers    },
41212c6385eSIan Rogers    {
41312c6385eSIan Rogers        "BriefDescription": "Speculatively counts the number of TSX aborts due to a data capacity limitation for transactional writes.",
41412c6385eSIan Rogers        "CollectPEBSRecord": "2",
41512c6385eSIan Rogers        "Counter": "0,1,2,3",
41612c6385eSIan Rogers        "EventCode": "0x54",
41712c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CAPACITY_WRITE",
41812c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
41912c6385eSIan Rogers        "PublicDescription": "Speculatively counts the number of Transactional Synchronization Extensions (TSX) aborts due to a data capacity limitation for transactional writes.",
42012c6385eSIan Rogers        "SampleAfterValue": "100003",
4216a92916dSZhengjun Xing        "Speculative": "1",
42212c6385eSIan Rogers        "UMask": "0x2"
42312c6385eSIan Rogers    },
42412c6385eSIan Rogers    {
42512c6385eSIan Rogers        "BriefDescription": "Number of times a transactional abort was signaled due to a data conflict on a transactionally accessed address",
42612c6385eSIan Rogers        "CollectPEBSRecord": "2",
42712c6385eSIan Rogers        "Counter": "0,1,2,3",
42812c6385eSIan Rogers        "EventCode": "0x54",
42912c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CONFLICT",
43012c6385eSIan Rogers        "PEBScounters": "0,1,2,3",
43112c6385eSIan Rogers        "PublicDescription": "Counts the number of times a TSX line had a cache conflict.",
43212c6385eSIan Rogers        "SampleAfterValue": "100003",
4336a92916dSZhengjun Xing        "Speculative": "1",
43412c6385eSIan Rogers        "UMask": "0x1"
43512c6385eSIan Rogers    }
43612c6385eSIan Rogers]
437