112c6385eSIan Rogers[
212c6385eSIan Rogers    {
312c6385eSIan Rogers        "BriefDescription": "Execution stalls while L3 cache miss demand load is outstanding.",
412c6385eSIan Rogers        "CounterMask": "6",
512c6385eSIan Rogers        "EventCode": "0xa3",
612c6385eSIan Rogers        "EventName": "CYCLE_ACTIVITY.STALLS_L3_MISS",
712c6385eSIan Rogers        "SampleAfterValue": "1000003",
812c6385eSIan Rogers        "UMask": "0x6"
912c6385eSIan Rogers    },
1012c6385eSIan Rogers    {
1112c6385eSIan Rogers        "BriefDescription": "Number of machine clears due to memory ordering conflicts.",
1212c6385eSIan Rogers        "EventCode": "0xc3",
1312c6385eSIan Rogers        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
1412c6385eSIan Rogers        "PublicDescription": "Counts the number of Machine Clears detected dye to memory ordering. Memory Ordering Machine Clears may apply when a memory read may not conform to the memory ordering rules of the x86 architecture",
1512c6385eSIan Rogers        "SampleAfterValue": "100003",
1612c6385eSIan Rogers        "UMask": "0x2"
1712c6385eSIan Rogers    },
1812c6385eSIan Rogers    {
1912c6385eSIan Rogers        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
2012c6385eSIan Rogers        "CounterMask": "2",
2112c6385eSIan Rogers        "EventCode": "0x47",
2212c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.CYCLES_L1D_MISS",
2312c6385eSIan Rogers        "SampleAfterValue": "1000003",
2412c6385eSIan Rogers        "UMask": "0x2"
2512c6385eSIan Rogers    },
2612c6385eSIan Rogers    {
2712c6385eSIan Rogers        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
2812c6385eSIan Rogers        "CounterMask": "3",
2912c6385eSIan Rogers        "EventCode": "0x47",
3012c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L1D_MISS",
3112c6385eSIan Rogers        "SampleAfterValue": "1000003",
3212c6385eSIan Rogers        "UMask": "0x3"
3312c6385eSIan Rogers    },
3412c6385eSIan Rogers    {
35*9a5511eaSIan Rogers        "BriefDescription": "Execution stalls while L2 cache miss demand cacheable load request is outstanding.",
3612c6385eSIan Rogers        "CounterMask": "5",
3712c6385eSIan Rogers        "EventCode": "0x47",
3812c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L2_MISS",
39*9a5511eaSIan Rogers        "PublicDescription": "Execution stalls while L2 cache miss demand cacheable load request is outstanding (will not count for uncacheable demand requests e.g. bus lock).",
4012c6385eSIan Rogers        "SampleAfterValue": "1000003",
4112c6385eSIan Rogers        "UMask": "0x5"
4212c6385eSIan Rogers    },
4312c6385eSIan Rogers    {
44*9a5511eaSIan Rogers        "BriefDescription": "Execution stalls while L3 cache miss demand cacheable load request is outstanding.",
4512c6385eSIan Rogers        "CounterMask": "9",
4612c6385eSIan Rogers        "EventCode": "0x47",
4712c6385eSIan Rogers        "EventName": "MEMORY_ACTIVITY.STALLS_L3_MISS",
48*9a5511eaSIan Rogers        "PublicDescription": "Execution stalls while L3 cache miss demand cacheable load request is outstanding (will not count for uncacheable demand requests e.g. bus lock).",
4912c6385eSIan Rogers        "SampleAfterValue": "1000003",
5012c6385eSIan Rogers        "UMask": "0x9"
5112c6385eSIan Rogers    },
5212c6385eSIan Rogers    {
5312c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.",
5412c6385eSIan Rogers        "Data_LA": "1",
5512c6385eSIan Rogers        "EventCode": "0xcd",
5612c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128",
5712c6385eSIan Rogers        "MSRIndex": "0x3F6",
5812c6385eSIan Rogers        "MSRValue": "0x80",
5912c6385eSIan Rogers        "PEBS": "2",
6012c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.  Reported latency may be longer than just the memory latency.",
6112c6385eSIan Rogers        "SampleAfterValue": "1009",
6212c6385eSIan Rogers        "UMask": "0x1"
6312c6385eSIan Rogers    },
6412c6385eSIan Rogers    {
6512c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.",
6612c6385eSIan Rogers        "Data_LA": "1",
6712c6385eSIan Rogers        "EventCode": "0xcd",
6812c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16",
6912c6385eSIan Rogers        "MSRIndex": "0x3F6",
7012c6385eSIan Rogers        "MSRValue": "0x10",
7112c6385eSIan Rogers        "PEBS": "2",
7212c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.  Reported latency may be longer than just the memory latency.",
7312c6385eSIan Rogers        "SampleAfterValue": "20011",
7412c6385eSIan Rogers        "UMask": "0x1"
7512c6385eSIan Rogers    },
7612c6385eSIan Rogers    {
7712c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.",
7812c6385eSIan Rogers        "Data_LA": "1",
7912c6385eSIan Rogers        "EventCode": "0xcd",
8012c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256",
8112c6385eSIan Rogers        "MSRIndex": "0x3F6",
8212c6385eSIan Rogers        "MSRValue": "0x100",
8312c6385eSIan Rogers        "PEBS": "2",
8412c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.  Reported latency may be longer than just the memory latency.",
8512c6385eSIan Rogers        "SampleAfterValue": "503",
8612c6385eSIan Rogers        "UMask": "0x1"
8712c6385eSIan Rogers    },
8812c6385eSIan Rogers    {
8912c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.",
9012c6385eSIan Rogers        "Data_LA": "1",
9112c6385eSIan Rogers        "EventCode": "0xcd",
9212c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32",
9312c6385eSIan Rogers        "MSRIndex": "0x3F6",
9412c6385eSIan Rogers        "MSRValue": "0x20",
9512c6385eSIan Rogers        "PEBS": "2",
9612c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.  Reported latency may be longer than just the memory latency.",
9712c6385eSIan Rogers        "SampleAfterValue": "100007",
9812c6385eSIan Rogers        "UMask": "0x1"
9912c6385eSIan Rogers    },
10012c6385eSIan Rogers    {
10112c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.",
10212c6385eSIan Rogers        "Data_LA": "1",
10312c6385eSIan Rogers        "EventCode": "0xcd",
10412c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4",
10512c6385eSIan Rogers        "MSRIndex": "0x3F6",
10612c6385eSIan Rogers        "MSRValue": "0x4",
10712c6385eSIan Rogers        "PEBS": "2",
10812c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.  Reported latency may be longer than just the memory latency.",
10912c6385eSIan Rogers        "SampleAfterValue": "100003",
11012c6385eSIan Rogers        "UMask": "0x1"
11112c6385eSIan Rogers    },
11212c6385eSIan Rogers    {
11312c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.",
11412c6385eSIan Rogers        "Data_LA": "1",
11512c6385eSIan Rogers        "EventCode": "0xcd",
11612c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512",
11712c6385eSIan Rogers        "MSRIndex": "0x3F6",
11812c6385eSIan Rogers        "MSRValue": "0x200",
11912c6385eSIan Rogers        "PEBS": "2",
12012c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.  Reported latency may be longer than just the memory latency.",
12112c6385eSIan Rogers        "SampleAfterValue": "101",
12212c6385eSIan Rogers        "UMask": "0x1"
12312c6385eSIan Rogers    },
12412c6385eSIan Rogers    {
12512c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.",
12612c6385eSIan Rogers        "Data_LA": "1",
12712c6385eSIan Rogers        "EventCode": "0xcd",
12812c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64",
12912c6385eSIan Rogers        "MSRIndex": "0x3F6",
13012c6385eSIan Rogers        "MSRValue": "0x40",
13112c6385eSIan Rogers        "PEBS": "2",
13212c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.  Reported latency may be longer than just the memory latency.",
13312c6385eSIan Rogers        "SampleAfterValue": "2003",
13412c6385eSIan Rogers        "UMask": "0x1"
13512c6385eSIan Rogers    },
13612c6385eSIan Rogers    {
13712c6385eSIan Rogers        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.",
13812c6385eSIan Rogers        "Data_LA": "1",
13912c6385eSIan Rogers        "EventCode": "0xcd",
14012c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8",
14112c6385eSIan Rogers        "MSRIndex": "0x3F6",
14212c6385eSIan Rogers        "MSRValue": "0x8",
14312c6385eSIan Rogers        "PEBS": "2",
14412c6385eSIan Rogers        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.  Reported latency may be longer than just the memory latency.",
14512c6385eSIan Rogers        "SampleAfterValue": "50021",
14612c6385eSIan Rogers        "UMask": "0x1"
14712c6385eSIan Rogers    },
14812c6385eSIan Rogers    {
1496a92916dSZhengjun Xing        "BriefDescription": "Retired memory store access operations. A PDist event for PEBS Store Latency Facility.",
15012c6385eSIan Rogers        "Data_LA": "1",
15112c6385eSIan Rogers        "EventCode": "0xcd",
15212c6385eSIan Rogers        "EventName": "MEM_TRANS_RETIRED.STORE_SAMPLE",
15312c6385eSIan Rogers        "PEBS": "2",
1546a92916dSZhengjun Xing        "PublicDescription": "Counts Retired memory accesses with at least 1 store operation. This PEBS event is the precisely-distributed (PDist) trigger covering all stores uops for sampling by the PEBS Store Latency Facility. The facility is described in Intel SDM Volume 3 section 19.9.8",
15512c6385eSIan Rogers        "SampleAfterValue": "1000003",
15612c6385eSIan Rogers        "UMask": "0x2"
15712c6385eSIan Rogers    },
15812c6385eSIan Rogers    {
15912c6385eSIan Rogers        "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were not supplied by the local socket's L1, L2, or L3 caches.",
16012c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
16112c6385eSIan Rogers        "EventName": "OCR.DEMAND_CODE_RD.L3_MISS",
16212c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
16312c6385eSIan Rogers        "MSRValue": "0x3FBFC00004",
16412c6385eSIan Rogers        "SampleAfterValue": "100003",
16512c6385eSIan Rogers        "UMask": "0x1"
16612c6385eSIan Rogers    },
16712c6385eSIan Rogers    {
16812c6385eSIan Rogers        "BriefDescription": "Counts demand data reads that were not supplied by the local socket's L1, L2, or L3 caches.",
16912c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
17012c6385eSIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
17112c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
17212c6385eSIan Rogers        "MSRValue": "0x3FBFC00001",
17312c6385eSIan Rogers        "SampleAfterValue": "100003",
17412c6385eSIan Rogers        "UMask": "0x1"
17512c6385eSIan Rogers    },
17612c6385eSIan Rogers    {
17712c6385eSIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the local socket's L1, L2, or L3 caches.",
17812c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
17912c6385eSIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_MISS",
18012c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
18112c6385eSIan Rogers        "MSRValue": "0x3F3FC00002",
18212c6385eSIan Rogers        "SampleAfterValue": "100003",
18312c6385eSIan Rogers        "UMask": "0x1"
18412c6385eSIan Rogers    },
18512c6385eSIan Rogers    {
18612c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that missed the local socket's L1, L2, and L3 caches.",
18712c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
18812c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.L3_MISS",
18912c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
19012c6385eSIan Rogers        "MSRValue": "0x94002380",
19112c6385eSIan Rogers        "SampleAfterValue": "100003",
19212c6385eSIan Rogers        "UMask": "0x1"
19312c6385eSIan Rogers    },
19412c6385eSIan Rogers    {
19512c6385eSIan Rogers        "BriefDescription": "Counts hardware prefetches to the L3 only that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
19612c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
19712c6385eSIan Rogers        "EventName": "OCR.HWPF_L3.L3_MISS_LOCAL",
19812c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
19912c6385eSIan Rogers        "MSRValue": "0x84002380",
20012c6385eSIan Rogers        "SampleAfterValue": "100003",
20112c6385eSIan Rogers        "UMask": "0x1"
20212c6385eSIan Rogers    },
20312c6385eSIan Rogers    {
2049061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches.",
20512c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
20612c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS",
20712c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
20812c6385eSIan Rogers        "MSRValue": "0x3F3FC04477",
20912c6385eSIan Rogers        "SampleAfterValue": "100003",
21012c6385eSIan Rogers        "UMask": "0x1"
21112c6385eSIan Rogers    },
21212c6385eSIan Rogers    {
21334122105SIan Rogers        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
21434122105SIan Rogers        "EventCode": "0x2A,0x2B",
21534122105SIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS_LOCAL",
21634122105SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
21734122105SIan Rogers        "MSRValue": "0x3F04C04477",
21834122105SIan Rogers        "SampleAfterValue": "100003",
21934122105SIan Rogers        "UMask": "0x1"
22034122105SIan Rogers    },
22134122105SIan Rogers    {
2229061dffdSZhengjun Xing        "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that missed the L3 Cache and were supplied by the local socket (DRAM or PMM), whether or not in Sub NUMA Cluster(SNC) Mode.  In SNC Mode counts PMM or DRAM accesses that are controlled by the close or distant SNC Cluster.  It does not count misses to the L3 which go to Local CXL Type 2 Memory or Local Non DRAM.",
22312c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
22412c6385eSIan Rogers        "EventName": "OCR.READS_TO_CORE.L3_MISS_LOCAL_SOCKET",
22512c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
22612c6385eSIan Rogers        "MSRValue": "0x70CC04477",
22712c6385eSIan Rogers        "SampleAfterValue": "100003",
22812c6385eSIan Rogers        "UMask": "0x1"
22912c6385eSIan Rogers    },
23012c6385eSIan Rogers    {
23112c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that missed the local socket's L1, L2, and L3 caches.",
23212c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
23312c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.L3_MISS",
23412c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
23512c6385eSIan Rogers        "MSRValue": "0x94000800",
23612c6385eSIan Rogers        "SampleAfterValue": "100003",
23712c6385eSIan Rogers        "UMask": "0x1"
23812c6385eSIan Rogers    },
23912c6385eSIan Rogers    {
24012c6385eSIan Rogers        "BriefDescription": "Counts streaming stores that were not supplied by the local socket's L1, L2, or L3 caches and the cacheline is homed locally.",
24112c6385eSIan Rogers        "EventCode": "0x2A,0x2B",
24212c6385eSIan Rogers        "EventName": "OCR.STREAMING_WR.L3_MISS_LOCAL",
24312c6385eSIan Rogers        "MSRIndex": "0x1a6,0x1a7",
24412c6385eSIan Rogers        "MSRValue": "0x84000800",
24512c6385eSIan Rogers        "SampleAfterValue": "100003",
24612c6385eSIan Rogers        "UMask": "0x1"
24712c6385eSIan Rogers    },
24812c6385eSIan Rogers    {
249400dd489SIan Rogers        "BriefDescription": "Counts demand data read requests that miss the L3 cache.",
250400dd489SIan Rogers        "EventCode": "0x21",
251400dd489SIan Rogers        "EventName": "OFFCORE_REQUESTS.L3_MISS_DEMAND_DATA_RD",
252400dd489SIan Rogers        "SampleAfterValue": "100003",
253400dd489SIan Rogers        "UMask": "0x10"
254400dd489SIan Rogers    },
255400dd489SIan Rogers    {
256400dd489SIan Rogers        "BriefDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache.",
257400dd489SIan Rogers        "EventCode": "0x20",
258400dd489SIan Rogers        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.L3_MISS_DEMAND_DATA_RD",
259400dd489SIan Rogers        "PublicDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache.  Note that this does not capture all elapsed cycles while requests are outstanding - only cycles from when the requests were known by the requesting core to have missed the L3 cache.",
260400dd489SIan Rogers        "SampleAfterValue": "2000003",
261400dd489SIan Rogers        "UMask": "0x10"
262400dd489SIan Rogers    },
263400dd489SIan Rogers    {
26412c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted.",
26512c6385eSIan Rogers        "EventCode": "0xc9",
26612c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED",
26712c6385eSIan Rogers        "PublicDescription": "Counts the number of times RTM abort was triggered.",
26812c6385eSIan Rogers        "SampleAfterValue": "100003",
26912c6385eSIan Rogers        "UMask": "0x4"
27012c6385eSIan Rogers    },
27112c6385eSIan Rogers    {
27212c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt)",
27312c6385eSIan Rogers        "EventCode": "0xc9",
27412c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_EVENTS",
27512c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt).",
27612c6385eSIan Rogers        "SampleAfterValue": "100003",
27712c6385eSIan Rogers        "UMask": "0x80"
27812c6385eSIan Rogers    },
27912c6385eSIan Rogers    {
28012c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts)",
28112c6385eSIan Rogers        "EventCode": "0xc9",
28212c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_MEM",
28312c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts).",
28412c6385eSIan Rogers        "SampleAfterValue": "100003",
28512c6385eSIan Rogers        "UMask": "0x8"
28612c6385eSIan Rogers    },
28712c6385eSIan Rogers    {
28812c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to incompatible memory type",
28912c6385eSIan Rogers        "EventCode": "0xc9",
29012c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_MEMTYPE",
29112c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to incompatible memory type.",
29212c6385eSIan Rogers        "SampleAfterValue": "100003",
29312c6385eSIan Rogers        "UMask": "0x40"
29412c6385eSIan Rogers    },
29512c6385eSIan Rogers    {
29612c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution aborted due to HLE-unfriendly instructions",
29712c6385eSIan Rogers        "EventCode": "0xc9",
29812c6385eSIan Rogers        "EventName": "RTM_RETIRED.ABORTED_UNFRIENDLY",
29912c6385eSIan Rogers        "PublicDescription": "Counts the number of times an RTM execution aborted due to HLE-unfriendly instructions.",
30012c6385eSIan Rogers        "SampleAfterValue": "100003",
30112c6385eSIan Rogers        "UMask": "0x20"
30212c6385eSIan Rogers    },
30312c6385eSIan Rogers    {
30412c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution successfully committed",
30512c6385eSIan Rogers        "EventCode": "0xc9",
30612c6385eSIan Rogers        "EventName": "RTM_RETIRED.COMMIT",
30712c6385eSIan Rogers        "PublicDescription": "Counts the number of times RTM commit succeeded.",
30812c6385eSIan Rogers        "SampleAfterValue": "100003",
30912c6385eSIan Rogers        "UMask": "0x2"
31012c6385eSIan Rogers    },
31112c6385eSIan Rogers    {
31212c6385eSIan Rogers        "BriefDescription": "Number of times an RTM execution started.",
31312c6385eSIan Rogers        "EventCode": "0xc9",
31412c6385eSIan Rogers        "EventName": "RTM_RETIRED.START",
31512c6385eSIan Rogers        "PublicDescription": "Counts the number of times we entered an RTM region. Does not count nested transactions.",
31612c6385eSIan Rogers        "SampleAfterValue": "100003",
31712c6385eSIan Rogers        "UMask": "0x1"
31812c6385eSIan Rogers    },
31912c6385eSIan Rogers    {
32012c6385eSIan Rogers        "BriefDescription": "Speculatively counts the number of TSX aborts due to a data capacity limitation for transactional reads",
32112c6385eSIan Rogers        "EventCode": "0x54",
32212c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CAPACITY_READ",
32312c6385eSIan Rogers        "PublicDescription": "Speculatively counts the number of Transactional Synchronization Extensions (TSX) aborts due to a data capacity limitation for transactional reads",
32412c6385eSIan Rogers        "SampleAfterValue": "100003",
32512c6385eSIan Rogers        "UMask": "0x80"
32612c6385eSIan Rogers    },
32712c6385eSIan Rogers    {
32812c6385eSIan Rogers        "BriefDescription": "Speculatively counts the number of TSX aborts due to a data capacity limitation for transactional writes.",
32912c6385eSIan Rogers        "EventCode": "0x54",
33012c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CAPACITY_WRITE",
33112c6385eSIan Rogers        "PublicDescription": "Speculatively counts the number of Transactional Synchronization Extensions (TSX) aborts due to a data capacity limitation for transactional writes.",
33212c6385eSIan Rogers        "SampleAfterValue": "100003",
33312c6385eSIan Rogers        "UMask": "0x2"
33412c6385eSIan Rogers    },
33512c6385eSIan Rogers    {
33612c6385eSIan Rogers        "BriefDescription": "Number of times a transactional abort was signaled due to a data conflict on a transactionally accessed address",
33712c6385eSIan Rogers        "EventCode": "0x54",
33812c6385eSIan Rogers        "EventName": "TX_MEM.ABORT_CONFLICT",
33912c6385eSIan Rogers        "PublicDescription": "Counts the number of times a TSX line had a cache conflict.",
34012c6385eSIan Rogers        "SampleAfterValue": "100003",
34112c6385eSIan Rogers        "UMask": "0x1"
34212c6385eSIan Rogers    }
34312c6385eSIan Rogers]
344