197dca671SAndi Kleen[
297dca671SAndi Kleen    {
34507f603SIan Rogers        "BriefDescription": "C2 residency percent per package",
44507f603SIan Rogers        "MetricExpr": "cstate_pkg@c2\\-residency@ / TSC",
597dca671SAndi Kleen        "MetricGroup": "Power",
64507f603SIan Rogers        "MetricName": "C2_Pkg_Residency",
74507f603SIan Rogers        "ScaleUnit": "100%"
828641ef5SIan Rogers    },
928641ef5SIan Rogers    {
1061ec07f5SHaiyan Song        "BriefDescription": "C3 residency percent per core",
1128641ef5SIan Rogers        "MetricExpr": "cstate_core@c3\\-residency@ / TSC",
1297dca671SAndi Kleen        "MetricGroup": "Power",
1328641ef5SIan Rogers        "MetricName": "C3_Core_Residency",
1428641ef5SIan Rogers        "ScaleUnit": "100%"
1597dca671SAndi Kleen    },
1697dca671SAndi Kleen    {
1761ec07f5SHaiyan Song        "BriefDescription": "C3 residency percent per package",
1828641ef5SIan Rogers        "MetricExpr": "cstate_pkg@c3\\-residency@ / TSC",
1997dca671SAndi Kleen        "MetricGroup": "Power",
2028641ef5SIan Rogers        "MetricName": "C3_Pkg_Residency",
2128641ef5SIan Rogers        "ScaleUnit": "100%"
2297dca671SAndi Kleen    },
2397dca671SAndi Kleen    {
244507f603SIan Rogers        "BriefDescription": "C6 residency percent per core",
254507f603SIan Rogers        "MetricExpr": "cstate_core@c6\\-residency@ / TSC",
264507f603SIan Rogers        "MetricGroup": "Power",
274507f603SIan Rogers        "MetricName": "C6_Core_Residency",
284507f603SIan Rogers        "ScaleUnit": "100%"
294507f603SIan Rogers    },
304507f603SIan Rogers    {
3161ec07f5SHaiyan Song        "BriefDescription": "C6 residency percent per package",
3228641ef5SIan Rogers        "MetricExpr": "cstate_pkg@c6\\-residency@ / TSC",
3397dca671SAndi Kleen        "MetricGroup": "Power",
3428641ef5SIan Rogers        "MetricName": "C6_Pkg_Residency",
3528641ef5SIan Rogers        "ScaleUnit": "100%"
3697dca671SAndi Kleen    },
3797dca671SAndi Kleen    {
384507f603SIan Rogers        "BriefDescription": "C7 residency percent per core",
394507f603SIan Rogers        "MetricExpr": "cstate_core@c7\\-residency@ / TSC",
404507f603SIan Rogers        "MetricGroup": "Power",
414507f603SIan Rogers        "MetricName": "C7_Core_Residency",
424507f603SIan Rogers        "ScaleUnit": "100%"
434507f603SIan Rogers    },
444507f603SIan Rogers    {
4561ec07f5SHaiyan Song        "BriefDescription": "C7 residency percent per package",
4628641ef5SIan Rogers        "MetricExpr": "cstate_pkg@c7\\-residency@ / TSC",
4797dca671SAndi Kleen        "MetricGroup": "Power",
4828641ef5SIan Rogers        "MetricName": "C7_Pkg_Residency",
4928641ef5SIan Rogers        "ScaleUnit": "100%"
504507f603SIan Rogers    },
514507f603SIan Rogers    {
524507f603SIan Rogers        "BriefDescription": "Uncore frequency per die [GHZ]",
53*98f17fb4SIan Rogers        "MetricExpr": "tma_info_system_socket_clks / #num_dies / duration_time / 1e9",
544507f603SIan Rogers        "MetricGroup": "SoC",
554507f603SIan Rogers        "MetricName": "UNCORE_FREQ"
564507f603SIan Rogers    },
574507f603SIan Rogers    {
584507f603SIan Rogers        "BriefDescription": "Percentage of cycles spent in System Management Interrupts.",
594507f603SIan Rogers        "MetricExpr": "((msr@aperf@ - cycles) / msr@aperf@ if msr@smi@ > 0 else 0)",
604507f603SIan Rogers        "MetricGroup": "smi",
614507f603SIan Rogers        "MetricName": "smi_cycles",
624507f603SIan Rogers        "MetricThreshold": "smi_cycles > 0.1",
634507f603SIan Rogers        "ScaleUnit": "100%"
644507f603SIan Rogers    },
654507f603SIan Rogers    {
664507f603SIan Rogers        "BriefDescription": "Number of SMI interrupts.",
674507f603SIan Rogers        "MetricExpr": "msr@smi@",
684507f603SIan Rogers        "MetricGroup": "smi",
694507f603SIan Rogers        "MetricName": "smi_num",
704507f603SIan Rogers        "ScaleUnit": "1SMI#"
714507f603SIan Rogers    },
724507f603SIan Rogers    {
734507f603SIan Rogers        "BriefDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend",
744507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS_NMI",
754507f603SIan Rogers        "MetricExpr": "1 - (tma_frontend_bound + tma_bad_speculation + tma_retiring)",
764507f603SIan Rogers        "MetricGroup": "TmaL1;TopdownL1;tma_L1_group",
774507f603SIan Rogers        "MetricName": "tma_backend_bound",
784507f603SIan Rogers        "MetricThreshold": "tma_backend_bound > 0.2",
79ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL1",
804507f603SIan Rogers        "PublicDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend. Backend is the portion of the processor core where the out-of-order scheduler dispatches ready uops into their respective execution units; and once completed these uops get retired according to program order. For example; stalls due to data-cache misses or stalls due to the divider unit being overloaded are both categorized under Backend Bound. Backend Bound is further divided into two main categories: Memory Bound and Core Bound.",
814507f603SIan Rogers        "ScaleUnit": "100%"
824507f603SIan Rogers    },
834507f603SIan Rogers    {
844507f603SIan Rogers        "BriefDescription": "This category represents fraction of slots wasted due to incorrect speculations",
85*98f17fb4SIan Rogers        "MetricExpr": "(UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (INT_MISC.RECOVERY_CYCLES_ANY / 2 if #SMT_on else INT_MISC.RECOVERY_CYCLES)) / tma_info_thread_slots",
864507f603SIan Rogers        "MetricGroup": "TmaL1;TopdownL1;tma_L1_group",
874507f603SIan Rogers        "MetricName": "tma_bad_speculation",
884507f603SIan Rogers        "MetricThreshold": "tma_bad_speculation > 0.15",
89ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL1",
904507f603SIan Rogers        "PublicDescription": "This category represents fraction of slots wasted due to incorrect speculations. This include slots used to issue uops that do not eventually get retired and slots for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For example; wasted work due to miss-predicted branches are categorized under Bad Speculation category. Incorrect data speculation followed by Memory Ordering Nukes is another example.",
914507f603SIan Rogers        "ScaleUnit": "100%"
924507f603SIan Rogers    },
934507f603SIan Rogers    {
944507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the CPU has wasted due to Branch Misprediction",
954507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS",
964507f603SIan Rogers        "MetricExpr": "BR_MISP_RETIRED.ALL_BRANCHES / (BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT) * tma_bad_speculation",
974507f603SIan Rogers        "MetricGroup": "BadSpec;BrMispredicts;TmaL2;TopdownL2;tma_L2_group;tma_bad_speculation_group;tma_issueBM",
984507f603SIan Rogers        "MetricName": "tma_branch_mispredicts",
994507f603SIan Rogers        "MetricThreshold": "tma_branch_mispredicts > 0.1 & tma_bad_speculation > 0.15",
100ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
101*98f17fb4SIan Rogers        "PublicDescription": "This metric represents fraction of slots the CPU has wasted due to Branch Misprediction.  These slots are either wasted by uops fetched from an incorrectly speculated program path; or stalls when the out-of-order part of the machine needs to recover its state from a speculative path. Sample with: BR_MISP_RETIRED.ALL_BRANCHES. Related metrics: tma_info_bad_spec_branch_misprediction_cost, tma_mispredicts_resteers",
1024507f603SIan Rogers        "ScaleUnit": "100%"
1034507f603SIan Rogers    },
1044507f603SIan Rogers    {
1054507f603SIan Rogers        "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to Branch Resteers",
106*98f17fb4SIan Rogers        "MetricExpr": "12 * (BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT + BACLEARS.ANY) / tma_info_thread_clks",
1074507f603SIan Rogers        "MetricGroup": "FetchLat;TopdownL3;tma_L3_group;tma_fetch_latency_group",
1084507f603SIan Rogers        "MetricName": "tma_branch_resteers",
1094507f603SIan Rogers        "MetricThreshold": "tma_branch_resteers > 0.05 & (tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15)",
1104507f603SIan Rogers        "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to Branch Resteers. Branch Resteers estimates the Frontend delay in fetching operations from corrected path; following all sorts of miss-predicted branches. For example; branchy code with lots of miss-predictions might get categorized under Branch Resteers. Note the value of this node may overlap with its siblings. Sample with: BR_MISP_RETIRED.ALL_BRANCHES",
1114507f603SIan Rogers        "ScaleUnit": "100%"
1124507f603SIan Rogers    },
1134507f603SIan Rogers    {
1144507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots where Core non-memory issues were of a bottleneck",
1154507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS",
1164507f603SIan Rogers        "MetricExpr": "tma_backend_bound - tma_memory_bound",
1174507f603SIan Rogers        "MetricGroup": "Backend;Compute;TmaL2;TopdownL2;tma_L2_group;tma_backend_bound_group",
1184507f603SIan Rogers        "MetricName": "tma_core_bound",
1194507f603SIan Rogers        "MetricThreshold": "tma_core_bound > 0.1 & tma_backend_bound > 0.2",
120ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
1214507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots where Core non-memory issues were of a bottleneck.  Shortage in hardware compute resources; or dependencies in software's instructions are both categorized under Core Bound. Hence it may indicate the machine ran out of an out-of-order resource; certain execution units are overloaded or dependencies in program's data- or instruction-flow are limiting the performance (e.g. FP-chained long-latency arithmetic operations).",
1224507f603SIan Rogers        "ScaleUnit": "100%"
1234507f603SIan Rogers    },
1244507f603SIan Rogers    {
1254507f603SIan Rogers        "BriefDescription": "This metric represents fraction of cycles where the Divider unit was active",
126*98f17fb4SIan Rogers        "MetricExpr": "ARITH.FPU_DIV_ACTIVE / tma_info_core_core_clks",
1274507f603SIan Rogers        "MetricGroup": "TopdownL3;tma_L3_group;tma_core_bound_group",
1284507f603SIan Rogers        "MetricName": "tma_divider",
1294507f603SIan Rogers        "MetricThreshold": "tma_divider > 0.2 & (tma_core_bound > 0.1 & tma_backend_bound > 0.2)",
1304507f603SIan Rogers        "PublicDescription": "This metric represents fraction of cycles where the Divider unit was active. Divide and square root instructions are performed by the Divider unit and can take considerably longer latency than integer or Floating Point addition; subtraction; or multiplication. Sample with: ARITH.DIVIDER_UOPS",
1314507f603SIan Rogers        "ScaleUnit": "100%"
1324507f603SIan Rogers    },
1334507f603SIan Rogers    {
1344507f603SIan Rogers        "BriefDescription": "This metric estimates how often the CPU was stalled on accesses to external memory (DRAM) by loads",
1354507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS_SMT",
136*98f17fb4SIan Rogers        "MetricExpr": "(1 - MEM_LOAD_UOPS_RETIRED.LLC_HIT / (MEM_LOAD_UOPS_RETIRED.LLC_HIT + 7 * MEM_LOAD_UOPS_MISC_RETIRED.LLC_MISS)) * CYCLE_ACTIVITY.STALLS_L2_PENDING / tma_info_thread_clks",
1374507f603SIan Rogers        "MetricGroup": "MemoryBound;TmaL3mem;TopdownL3;tma_L3_group;tma_memory_bound_group",
1384507f603SIan Rogers        "MetricName": "tma_dram_bound",
1394507f603SIan Rogers        "MetricThreshold": "tma_dram_bound > 0.1 & (tma_memory_bound > 0.2 & tma_backend_bound > 0.2)",
1404507f603SIan Rogers        "PublicDescription": "This metric estimates how often the CPU was stalled on accesses to external memory (DRAM) by loads. Better caching can improve the latency and increase performance. Sample with: MEM_LOAD_UOPS_RETIRED.L3_MISS_PS",
1414507f603SIan Rogers        "ScaleUnit": "100%"
1424507f603SIan Rogers    },
1434507f603SIan Rogers    {
1444507f603SIan Rogers        "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to switches from DSB to MITE pipelines",
145*98f17fb4SIan Rogers        "MetricExpr": "DSB2MITE_SWITCHES.PENALTY_CYCLES / tma_info_thread_clks",
1464507f603SIan Rogers        "MetricGroup": "DSBmiss;FetchLat;TopdownL3;tma_L3_group;tma_fetch_latency_group;tma_issueFB",
1474507f603SIan Rogers        "MetricName": "tma_dsb_switches",
1484507f603SIan Rogers        "MetricThreshold": "tma_dsb_switches > 0.05 & (tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15)",
149*98f17fb4SIan Rogers        "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to switches from DSB to MITE pipelines. The DSB (decoded i-cache) is a Uop Cache where the front-end directly delivers Uops (micro operations) avoiding heavy x86 decoding. The DSB pipeline has shorter latency and delivered higher bandwidth than the MITE (legacy instruction decode pipeline). Switching between the two pipelines can cause penalties hence this metric measures the exposed penalty. Related metrics: tma_fetch_bandwidth, tma_info_frontend_dsb_coverage, tma_lcp",
1504507f603SIan Rogers        "ScaleUnit": "100%"
1514507f603SIan Rogers    },
1524507f603SIan Rogers    {
1534507f603SIan Rogers        "BriefDescription": "This metric roughly estimates the fraction of cycles where the Data TLB (DTLB) was missed by load accesses",
154*98f17fb4SIan Rogers        "MetricExpr": "(7 * DTLB_LOAD_MISSES.STLB_HIT + DTLB_LOAD_MISSES.WALK_DURATION) / tma_info_thread_clks",
1554507f603SIan Rogers        "MetricGroup": "MemoryTLB;TopdownL4;tma_L4_group;tma_issueTLB;tma_l1_bound_group",
1564507f603SIan Rogers        "MetricName": "tma_dtlb_load",
1574507f603SIan Rogers        "MetricThreshold": "tma_dtlb_load > 0.1",
1584507f603SIan Rogers        "PublicDescription": "This metric roughly estimates the fraction of cycles where the Data TLB (DTLB) was missed by load accesses. TLBs (Translation Look-aside Buffers) are processor caches for recently used entries out of the Page Tables that are used to map virtual- to physical-addresses by the operating system. This metric approximates the potential delay of demand loads missing the first-level data TLB (assuming worst case scenario with back to back misses to different pages). This includes hitting in the second-level TLB (STLB) as well as performing a hardware page walk on an STLB miss. Sample with: MEM_UOPS_RETIRED.STLB_MISS_LOADS_PS. Related metrics: tma_dtlb_store",
1594507f603SIan Rogers        "ScaleUnit": "100%"
1604507f603SIan Rogers    },
1614507f603SIan Rogers    {
1624507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend bandwidth issues",
1634507f603SIan Rogers        "MetricExpr": "tma_frontend_bound - tma_fetch_latency",
1644507f603SIan Rogers        "MetricGroup": "FetchBW;Frontend;TmaL2;TopdownL2;tma_L2_group;tma_frontend_bound_group;tma_issueFB",
1654507f603SIan Rogers        "MetricName": "tma_fetch_bandwidth",
166*98f17fb4SIan Rogers        "MetricThreshold": "tma_fetch_bandwidth > 0.1 & tma_frontend_bound > 0.15 & tma_info_thread_ipc / 4 > 0.35",
167ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
168*98f17fb4SIan Rogers        "PublicDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend bandwidth issues.  For example; inefficiencies at the instruction decoders; or restrictions for caching in the DSB (decoded uops cache) are categorized under Fetch Bandwidth. In such cases; the Frontend typically delivers suboptimal amount of uops to the Backend. Related metrics: tma_dsb_switches, tma_info_frontend_dsb_coverage, tma_lcp",
1694507f603SIan Rogers        "ScaleUnit": "100%"
1704507f603SIan Rogers    },
1714507f603SIan Rogers    {
1724507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend latency issues",
173*98f17fb4SIan Rogers        "MetricExpr": "4 * min(CPU_CLK_UNHALTED.THREAD, IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE) / tma_info_thread_slots",
1744507f603SIan Rogers        "MetricGroup": "Frontend;TmaL2;TopdownL2;tma_L2_group;tma_frontend_bound_group",
1754507f603SIan Rogers        "MetricName": "tma_fetch_latency",
1764507f603SIan Rogers        "MetricThreshold": "tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15",
177ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
1784507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend latency issues.  For example; instruction-cache misses; iTLB misses or fetch stalls after a branch misprediction are categorized under Frontend Latency. In such cases; the Frontend eventually delivers no uops for some period. Sample with: RS_EVENTS.EMPTY_END",
1794507f603SIan Rogers        "ScaleUnit": "100%"
1804507f603SIan Rogers    },
1814507f603SIan Rogers    {
1824507f603SIan Rogers        "BriefDescription": "This metric represents overall arithmetic floating-point (FP) operations fraction the CPU has executed (retired)",
1834507f603SIan Rogers        "MetricExpr": "tma_x87_use + tma_fp_scalar + tma_fp_vector",
1844507f603SIan Rogers        "MetricGroup": "HPC;TopdownL3;tma_L3_group;tma_light_operations_group",
1854507f603SIan Rogers        "MetricName": "tma_fp_arith",
1864507f603SIan Rogers        "MetricThreshold": "tma_fp_arith > 0.2 & tma_light_operations > 0.6",
1874507f603SIan Rogers        "PublicDescription": "This metric represents overall arithmetic floating-point (FP) operations fraction the CPU has executed (retired). Note this metric's value may exceed its parent due to use of \"Uops\" CountDomain and FMA double-counting.",
1884507f603SIan Rogers        "ScaleUnit": "100%"
1894507f603SIan Rogers    },
1904507f603SIan Rogers    {
1914507f603SIan Rogers        "BriefDescription": "This metric approximates arithmetic floating-point (FP) scalar uops fraction the CPU has retired",
1924507f603SIan Rogers        "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE) / UOPS_DISPATCHED.THREAD",
1934507f603SIan Rogers        "MetricGroup": "Compute;Flops;TopdownL4;tma_L4_group;tma_fp_arith_group;tma_issue2P",
1944507f603SIan Rogers        "MetricName": "tma_fp_scalar",
1954507f603SIan Rogers        "MetricThreshold": "tma_fp_scalar > 0.1 & (tma_fp_arith > 0.2 & tma_light_operations > 0.6)",
1964507f603SIan Rogers        "PublicDescription": "This metric approximates arithmetic floating-point (FP) scalar uops fraction the CPU has retired. May overcount due to FMA double counting. Related metrics: tma_fp_vector, tma_fp_vector_512b, tma_port_6, tma_ports_utilized_2",
1974507f603SIan Rogers        "ScaleUnit": "100%"
1984507f603SIan Rogers    },
1994507f603SIan Rogers    {
2004507f603SIan Rogers        "BriefDescription": "This metric approximates arithmetic floating-point (FP) vector uops fraction the CPU has retired aggregated across all vector widths",
2014507f603SIan Rogers        "MetricExpr": "(FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) / UOPS_DISPATCHED.THREAD",
2024507f603SIan Rogers        "MetricGroup": "Compute;Flops;TopdownL4;tma_L4_group;tma_fp_arith_group;tma_issue2P",
2034507f603SIan Rogers        "MetricName": "tma_fp_vector",
2044507f603SIan Rogers        "MetricThreshold": "tma_fp_vector > 0.1 & (tma_fp_arith > 0.2 & tma_light_operations > 0.6)",
2054507f603SIan Rogers        "PublicDescription": "This metric approximates arithmetic floating-point (FP) vector uops fraction the CPU has retired aggregated across all vector widths. May overcount due to FMA double counting. Related metrics: tma_fp_scalar, tma_fp_vector_512b, tma_port_6, tma_ports_utilized_2",
2064507f603SIan Rogers        "ScaleUnit": "100%"
2074507f603SIan Rogers    },
2084507f603SIan Rogers    {
2094507f603SIan Rogers        "BriefDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend",
210*98f17fb4SIan Rogers        "MetricExpr": "IDQ_UOPS_NOT_DELIVERED.CORE / tma_info_thread_slots",
2114507f603SIan Rogers        "MetricGroup": "PGO;TmaL1;TopdownL1;tma_L1_group",
2124507f603SIan Rogers        "MetricName": "tma_frontend_bound",
2134507f603SIan Rogers        "MetricThreshold": "tma_frontend_bound > 0.15",
214ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL1",
2154507f603SIan Rogers        "PublicDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend. Frontend denotes the first part of the processor core responsible to fetch operations that are executed later on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch; cache-lines are fetched from the memory subsystem; parsed into instructions; and lastly decoded into micro-operations (uops). Ideally the Frontend can issue Pipeline_Width uops every cycle to the Backend. Frontend Bound denotes unutilized issue-slots when there is no Backend stall; i.e. bubbles where Frontend delivered no uops while Backend could have accepted them. For example; stalls due to instruction-cache misses would be categorized under Frontend Bound.",
2164507f603SIan Rogers        "ScaleUnit": "100%"
2174507f603SIan Rogers    },
2184507f603SIan Rogers    {
2194507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots where the CPU was retiring heavy-weight operations -- instructions that require two or more uops or micro-coded sequences",
2204507f603SIan Rogers        "MetricExpr": "tma_microcode_sequencer",
2214507f603SIan Rogers        "MetricGroup": "Retire;TmaL2;TopdownL2;tma_L2_group;tma_retiring_group",
2224507f603SIan Rogers        "MetricName": "tma_heavy_operations",
2234507f603SIan Rogers        "MetricThreshold": "tma_heavy_operations > 0.1",
224ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
2254507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots where the CPU was retiring heavy-weight operations -- instructions that require two or more uops or micro-coded sequences. This highly-correlates with the uop length of these instructions/sequences.",
2264507f603SIan Rogers        "ScaleUnit": "100%"
2274507f603SIan Rogers    },
2284507f603SIan Rogers    {
2294507f603SIan Rogers        "BriefDescription": "Core actual clocks when any Logical Processor is active on the Physical Core",
230*98f17fb4SIan Rogers        "MetricExpr": "(CPU_CLK_UNHALTED.THREAD / 2 * (1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK) if #core_wide < 1 else (CPU_CLK_UNHALTED.THREAD_ANY / 2 if #SMT_on else tma_info_thread_clks))",
2314507f603SIan Rogers        "MetricGroup": "SMT",
232*98f17fb4SIan Rogers        "MetricName": "tma_info_core_core_clks"
2334507f603SIan Rogers    },
2344507f603SIan Rogers    {
2354507f603SIan Rogers        "BriefDescription": "Instructions Per Cycle across hyper-threads (per physical core)",
236*98f17fb4SIan Rogers        "MetricExpr": "INST_RETIRED.ANY / tma_info_core_core_clks",
2374507f603SIan Rogers        "MetricGroup": "Ret;SMT;TmaL1;tma_L1_group",
238*98f17fb4SIan Rogers        "MetricName": "tma_info_core_coreipc"
2394507f603SIan Rogers    },
2404507f603SIan Rogers    {
2414507f603SIan Rogers        "BriefDescription": "Floating Point Operations Per Cycle",
242*98f17fb4SIan Rogers        "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE + 2 * FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + 4 * (FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) + 8 * SIMD_FP_256.PACKED_SINGLE) / tma_info_core_core_clks",
2434507f603SIan Rogers        "MetricGroup": "Flops;Ret",
244*98f17fb4SIan Rogers        "MetricName": "tma_info_core_flopc"
2454507f603SIan Rogers    },
2464507f603SIan Rogers    {
2474507f603SIan Rogers        "BriefDescription": "Instruction-Level-Parallelism (average number of uops executed when there is execution) per-core",
2484507f603SIan Rogers        "MetricExpr": "UOPS_DISPATCHED.THREAD / (cpu@UOPS_DISPATCHED.CORE\\,cmask\\=1@ / 2 if #SMT_on else cpu@UOPS_DISPATCHED.CORE\\,cmask\\=1@)",
2494507f603SIan Rogers        "MetricGroup": "Backend;Cor;Pipeline;PortsUtil",
250*98f17fb4SIan Rogers        "MetricName": "tma_info_core_ilp"
251*98f17fb4SIan Rogers    },
252*98f17fb4SIan Rogers    {
253*98f17fb4SIan Rogers        "BriefDescription": "Fraction of Uops delivered by the DSB (aka Decoded ICache; or Uop Cache)",
254*98f17fb4SIan Rogers        "MetricExpr": "IDQ.DSB_UOPS / (IDQ.DSB_UOPS + LSD.UOPS + IDQ.MITE_UOPS + IDQ.MS_UOPS)",
255*98f17fb4SIan Rogers        "MetricGroup": "DSB;Fed;FetchBW;tma_issueFB",
256*98f17fb4SIan Rogers        "MetricName": "tma_info_frontend_dsb_coverage",
257*98f17fb4SIan Rogers        "MetricThreshold": "tma_info_frontend_dsb_coverage < 0.7 & tma_info_thread_ipc / 4 > 0.35",
258*98f17fb4SIan Rogers        "PublicDescription": "Fraction of Uops delivered by the DSB (aka Decoded ICache; or Uop Cache). Related metrics: tma_dsb_switches, tma_fetch_bandwidth, tma_lcp"
2594507f603SIan Rogers    },
2604507f603SIan Rogers    {
2614507f603SIan Rogers        "BriefDescription": "Total number of retired Instructions",
2624507f603SIan Rogers        "MetricExpr": "INST_RETIRED.ANY",
2634507f603SIan Rogers        "MetricGroup": "Summary;TmaL1;tma_L1_group",
264*98f17fb4SIan Rogers        "MetricName": "tma_info_inst_mix_instructions",
2654507f603SIan Rogers        "PublicDescription": "Total number of retired Instructions. Sample with: INST_RETIRED.PREC_DIST"
2664507f603SIan Rogers    },
2674507f603SIan Rogers    {
268*98f17fb4SIan Rogers        "BriefDescription": "Average number of Uops retired in cycles where at least one uop has retired.",
269*98f17fb4SIan Rogers        "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / cpu@UOPS_RETIRED.RETIRE_SLOTS\\,cmask\\=1@",
270*98f17fb4SIan Rogers        "MetricGroup": "Pipeline;Ret",
271*98f17fb4SIan Rogers        "MetricName": "tma_info_pipeline_retire"
272*98f17fb4SIan Rogers    },
273*98f17fb4SIan Rogers    {
274*98f17fb4SIan Rogers        "BriefDescription": "Measured Average Frequency for unhalted processors [GHz]",
275*98f17fb4SIan Rogers        "MetricExpr": "tma_info_system_turbo_utilization * TSC / 1e9 / duration_time",
276*98f17fb4SIan Rogers        "MetricGroup": "Power;Summary",
277*98f17fb4SIan Rogers        "MetricName": "tma_info_system_average_frequency"
278*98f17fb4SIan Rogers    },
279*98f17fb4SIan Rogers    {
280*98f17fb4SIan Rogers        "BriefDescription": "Average CPU Utilization",
281*98f17fb4SIan Rogers        "MetricExpr": "CPU_CLK_UNHALTED.REF_TSC / TSC",
282*98f17fb4SIan Rogers        "MetricGroup": "HPC;Summary",
283*98f17fb4SIan Rogers        "MetricName": "tma_info_system_cpu_utilization"
284*98f17fb4SIan Rogers    },
285*98f17fb4SIan Rogers    {
286*98f17fb4SIan Rogers        "BriefDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]",
287*98f17fb4SIan Rogers        "MetricExpr": "64 * (UNC_ARB_TRK_REQUESTS.ALL + UNC_ARB_COH_TRK_REQUESTS.ALL) / 1e6 / duration_time / 1e3",
288*98f17fb4SIan Rogers        "MetricGroup": "HPC;Mem;MemoryBW;SoC;tma_issueBW",
289*98f17fb4SIan Rogers        "MetricName": "tma_info_system_dram_bw_use",
290*98f17fb4SIan Rogers        "PublicDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]. Related metrics: tma_mem_bandwidth"
291*98f17fb4SIan Rogers    },
292*98f17fb4SIan Rogers    {
293*98f17fb4SIan Rogers        "BriefDescription": "Giga Floating Point Operations Per Second",
294*98f17fb4SIan Rogers        "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE + 2 * FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + 4 * (FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) + 8 * SIMD_FP_256.PACKED_SINGLE) / 1e9 / duration_time",
295*98f17fb4SIan Rogers        "MetricGroup": "Cor;Flops;HPC",
296*98f17fb4SIan Rogers        "MetricName": "tma_info_system_gflops",
297*98f17fb4SIan Rogers        "PublicDescription": "Giga Floating Point Operations Per Second. Aggregate across all supported options of: FP precisions, scalar and vector instructions, vector-width and AMX engine."
2984507f603SIan Rogers    },
2994507f603SIan Rogers    {
3004507f603SIan Rogers        "BriefDescription": "Instructions per Far Branch ( Far Branches apply upon transition from application to operating system, handling interrupts, exceptions) [lower number means higher occurrence rate]",
3014507f603SIan Rogers        "MetricExpr": "INST_RETIRED.ANY / BR_INST_RETIRED.FAR_BRANCH:u",
3024507f603SIan Rogers        "MetricGroup": "Branches;OS",
303*98f17fb4SIan Rogers        "MetricName": "tma_info_system_ipfarbranch",
304*98f17fb4SIan Rogers        "MetricThreshold": "tma_info_system_ipfarbranch < 1e6"
3054507f603SIan Rogers    },
3064507f603SIan Rogers    {
3074507f603SIan Rogers        "BriefDescription": "Cycles Per Instruction for the Operating System (OS) Kernel mode",
3084507f603SIan Rogers        "MetricExpr": "CPU_CLK_UNHALTED.THREAD_P:k / INST_RETIRED.ANY_P:k",
3094507f603SIan Rogers        "MetricGroup": "OS",
310*98f17fb4SIan Rogers        "MetricName": "tma_info_system_kernel_cpi"
3114507f603SIan Rogers    },
3124507f603SIan Rogers    {
3134507f603SIan Rogers        "BriefDescription": "Fraction of cycles spent in the Operating System (OS) Kernel mode",
3144507f603SIan Rogers        "MetricExpr": "CPU_CLK_UNHALTED.THREAD_P:k / CPU_CLK_UNHALTED.THREAD",
3154507f603SIan Rogers        "MetricGroup": "OS",
316*98f17fb4SIan Rogers        "MetricName": "tma_info_system_kernel_utilization",
317*98f17fb4SIan Rogers        "MetricThreshold": "tma_info_system_kernel_utilization > 0.05"
3184507f603SIan Rogers    },
3194507f603SIan Rogers    {
3204507f603SIan Rogers        "BriefDescription": "Average number of parallel requests to external memory",
3214507f603SIan Rogers        "MetricExpr": "UNC_ARB_TRK_OCCUPANCY.ALL / UNC_ARB_TRK_OCCUPANCY.CYCLES_WITH_ANY_REQUEST",
3224507f603SIan Rogers        "MetricGroup": "Mem;SoC",
323*98f17fb4SIan Rogers        "MetricName": "tma_info_system_mem_parallel_requests",
3244507f603SIan Rogers        "PublicDescription": "Average number of parallel requests to external memory. Accounts for all requests"
3254507f603SIan Rogers    },
3264507f603SIan Rogers    {
3274507f603SIan Rogers        "BriefDescription": "Average latency of all requests to external memory (in Uncore cycles)",
3284507f603SIan Rogers        "MetricExpr": "UNC_ARB_TRK_OCCUPANCY.ALL / UNC_ARB_TRK_REQUESTS.ALL",
3294507f603SIan Rogers        "MetricGroup": "Mem;SoC",
330*98f17fb4SIan Rogers        "MetricName": "tma_info_system_mem_request_latency"
3314507f603SIan Rogers    },
3324507f603SIan Rogers    {
3334507f603SIan Rogers        "BriefDescription": "Fraction of cycles where both hardware Logical Processors were active",
3344507f603SIan Rogers        "MetricExpr": "(1 - CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / (CPU_CLK_UNHALTED.REF_XCLK_ANY / 2) if #SMT_on else 0)",
3354507f603SIan Rogers        "MetricGroup": "SMT",
336*98f17fb4SIan Rogers        "MetricName": "tma_info_system_smt_2t_utilization"
3374507f603SIan Rogers    },
3384507f603SIan Rogers    {
3394507f603SIan Rogers        "BriefDescription": "Socket actual clocks when any core is active on that socket",
3404507f603SIan Rogers        "MetricExpr": "UNC_CLOCK.SOCKET",
3414507f603SIan Rogers        "MetricGroup": "SoC",
342*98f17fb4SIan Rogers        "MetricName": "tma_info_system_socket_clks"
3434507f603SIan Rogers    },
3444507f603SIan Rogers    {
3454507f603SIan Rogers        "BriefDescription": "Average Frequency Utilization relative nominal frequency",
346*98f17fb4SIan Rogers        "MetricExpr": "tma_info_thread_clks / CPU_CLK_UNHALTED.REF_TSC",
3474507f603SIan Rogers        "MetricGroup": "Power",
348*98f17fb4SIan Rogers        "MetricName": "tma_info_system_turbo_utilization"
349*98f17fb4SIan Rogers    },
350*98f17fb4SIan Rogers    {
351*98f17fb4SIan Rogers        "BriefDescription": "Per-Logical Processor actual clocks when the Logical Processor is active.",
352*98f17fb4SIan Rogers        "MetricExpr": "CPU_CLK_UNHALTED.THREAD",
353*98f17fb4SIan Rogers        "MetricGroup": "Pipeline",
354*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_clks"
355*98f17fb4SIan Rogers    },
356*98f17fb4SIan Rogers    {
357*98f17fb4SIan Rogers        "BriefDescription": "Cycles Per Instruction (per Logical Processor)",
358*98f17fb4SIan Rogers        "MetricExpr": "1 / tma_info_thread_ipc",
359*98f17fb4SIan Rogers        "MetricGroup": "Mem;Pipeline",
360*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_cpi"
361*98f17fb4SIan Rogers    },
362*98f17fb4SIan Rogers    {
363*98f17fb4SIan Rogers        "BriefDescription": "The ratio of Executed- by Issued-Uops",
364*98f17fb4SIan Rogers        "MetricExpr": "UOPS_DISPATCHED.THREAD / UOPS_ISSUED.ANY",
365*98f17fb4SIan Rogers        "MetricGroup": "Cor;Pipeline",
366*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_execute_per_issue",
367*98f17fb4SIan Rogers        "PublicDescription": "The ratio of Executed- by Issued-Uops. Ratio > 1 suggests high rate of uop micro-fusions. Ratio < 1 suggest high rate of \"execute\" at rename stage."
368*98f17fb4SIan Rogers    },
369*98f17fb4SIan Rogers    {
370*98f17fb4SIan Rogers        "BriefDescription": "Instructions Per Cycle (per Logical Processor)",
371*98f17fb4SIan Rogers        "MetricExpr": "INST_RETIRED.ANY / tma_info_thread_clks",
372*98f17fb4SIan Rogers        "MetricGroup": "Ret;Summary",
373*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_ipc"
374*98f17fb4SIan Rogers    },
375*98f17fb4SIan Rogers    {
376*98f17fb4SIan Rogers        "BriefDescription": "Total issue-pipeline slots (per-Physical Core till ICL; per-Logical Processor ICL onward)",
377*98f17fb4SIan Rogers        "MetricExpr": "4 * tma_info_core_core_clks",
378*98f17fb4SIan Rogers        "MetricGroup": "TmaL1;tma_L1_group",
379*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_slots"
3804507f603SIan Rogers    },
3814507f603SIan Rogers    {
3824507f603SIan Rogers        "BriefDescription": "Uops Per Instruction",
3834507f603SIan Rogers        "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / INST_RETIRED.ANY",
3844507f603SIan Rogers        "MetricGroup": "Pipeline;Ret;Retire",
385*98f17fb4SIan Rogers        "MetricName": "tma_info_thread_uoppi",
386*98f17fb4SIan Rogers        "MetricThreshold": "tma_info_thread_uoppi > 1.05"
3874507f603SIan Rogers    },
3884507f603SIan Rogers    {
3894507f603SIan Rogers        "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to Instruction TLB (ITLB) misses",
390*98f17fb4SIan Rogers        "MetricExpr": "(12 * ITLB_MISSES.STLB_HIT + ITLB_MISSES.WALK_DURATION) / tma_info_thread_clks",
3914507f603SIan Rogers        "MetricGroup": "BigFoot;FetchLat;MemoryTLB;TopdownL3;tma_L3_group;tma_fetch_latency_group",
3924507f603SIan Rogers        "MetricName": "tma_itlb_misses",
3934507f603SIan Rogers        "MetricThreshold": "tma_itlb_misses > 0.05 & (tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15)",
3944507f603SIan Rogers        "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to Instruction TLB (ITLB) misses. Sample with: ITLB_MISSES.WALK_COMPLETED",
3954507f603SIan Rogers        "ScaleUnit": "100%"
3964507f603SIan Rogers    },
3974507f603SIan Rogers    {
3984507f603SIan Rogers        "BriefDescription": "This metric estimates how often the CPU was stalled due to loads accesses to L3 cache or contended with a sibling Core",
3994507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS_SMT",
400*98f17fb4SIan Rogers        "MetricExpr": "MEM_LOAD_UOPS_RETIRED.LLC_HIT / (MEM_LOAD_UOPS_RETIRED.LLC_HIT + 7 * MEM_LOAD_UOPS_MISC_RETIRED.LLC_MISS) * CYCLE_ACTIVITY.STALLS_L2_PENDING / tma_info_thread_clks",
4014507f603SIan Rogers        "MetricGroup": "CacheMisses;MemoryBound;TmaL3mem;TopdownL3;tma_L3_group;tma_memory_bound_group",
4024507f603SIan Rogers        "MetricName": "tma_l3_bound",
4034507f603SIan Rogers        "MetricThreshold": "tma_l3_bound > 0.05 & (tma_memory_bound > 0.2 & tma_backend_bound > 0.2)",
4044507f603SIan Rogers        "PublicDescription": "This metric estimates how often the CPU was stalled due to loads accesses to L3 cache or contended with a sibling Core.  Avoiding cache misses (i.e. L2 misses/L3 hits) can improve the latency and increase performance. Sample with: MEM_LOAD_UOPS_RETIRED.L3_HIT_PS",
4054507f603SIan Rogers        "ScaleUnit": "100%"
4064507f603SIan Rogers    },
4074507f603SIan Rogers    {
4084507f603SIan Rogers        "BriefDescription": "This metric represents fraction of cycles CPU was stalled due to Length Changing Prefixes (LCPs)",
409*98f17fb4SIan Rogers        "MetricExpr": "ILD_STALL.LCP / tma_info_thread_clks",
4104507f603SIan Rogers        "MetricGroup": "FetchLat;TopdownL3;tma_L3_group;tma_fetch_latency_group;tma_issueFB",
4114507f603SIan Rogers        "MetricName": "tma_lcp",
4124507f603SIan Rogers        "MetricThreshold": "tma_lcp > 0.05 & (tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15)",
413*98f17fb4SIan Rogers        "PublicDescription": "This metric represents fraction of cycles CPU was stalled due to Length Changing Prefixes (LCPs). Using proper compiler flags or Intel Compiler by default will certainly avoid this. #Link: Optimization Guide about LCP BKMs. Related metrics: tma_dsb_switches, tma_fetch_bandwidth, tma_info_frontend_dsb_coverage",
4144507f603SIan Rogers        "ScaleUnit": "100%"
4154507f603SIan Rogers    },
4164507f603SIan Rogers    {
4174507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots where the CPU was retiring light-weight operations -- instructions that require no more than one uop (micro-operation)",
4184507f603SIan Rogers        "MetricExpr": "tma_retiring - tma_heavy_operations",
4194507f603SIan Rogers        "MetricGroup": "Retire;TmaL2;TopdownL2;tma_L2_group;tma_retiring_group",
4204507f603SIan Rogers        "MetricName": "tma_light_operations",
4214507f603SIan Rogers        "MetricThreshold": "tma_light_operations > 0.6",
422ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
4234507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots where the CPU was retiring light-weight operations -- instructions that require no more than one uop (micro-operation). This correlates with total number of instructions used by the program. A uops-per-instruction (see UopPI metric) ratio of 1 or less should be expected for decently optimized software running on Intel Core/Xeon products. While this often indicates efficient X86 instructions were executed; high value does not necessarily mean better performance cannot be achieved. Sample with: INST_RETIRED.PREC_DIST",
4244507f603SIan Rogers        "ScaleUnit": "100%"
4254507f603SIan Rogers    },
4264507f603SIan Rogers    {
4274507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the CPU has wasted due to Machine Clears",
4284507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS",
4294507f603SIan Rogers        "MetricExpr": "tma_bad_speculation - tma_branch_mispredicts",
4304507f603SIan Rogers        "MetricGroup": "BadSpec;MachineClears;TmaL2;TopdownL2;tma_L2_group;tma_bad_speculation_group;tma_issueMC;tma_issueSyncxn",
4314507f603SIan Rogers        "MetricName": "tma_machine_clears",
4324507f603SIan Rogers        "MetricThreshold": "tma_machine_clears > 0.1 & tma_bad_speculation > 0.15",
433ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
4344507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots the CPU has wasted due to Machine Clears.  These slots are either wasted by uops fetched prior to the clear; or stalls the out-of-order portion of the machine needs to recover its state after the clear. For example; this can happen due to memory ordering Nukes (e.g. Memory Disambiguation) or Self-Modifying-Code (SMC) nukes. Sample with: MACHINE_CLEARS.COUNT. Related metrics: tma_clears_resteers, tma_l1_bound, tma_microcode_sequencer, tma_ms_switches, tma_remote_cache",
4354507f603SIan Rogers        "ScaleUnit": "100%"
4364507f603SIan Rogers    },
4374507f603SIan Rogers    {
4384507f603SIan Rogers        "BriefDescription": "This metric estimates fraction of cycles where the core's performance was likely hurt due to approaching bandwidth limits of external memory (DRAM)",
439*98f17fb4SIan Rogers        "MetricExpr": "min(CPU_CLK_UNHALTED.THREAD, cpu@OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD\\,cmask\\=6@) / tma_info_thread_clks",
4404507f603SIan Rogers        "MetricGroup": "MemoryBW;Offcore;TopdownL4;tma_L4_group;tma_dram_bound_group;tma_issueBW",
4414507f603SIan Rogers        "MetricName": "tma_mem_bandwidth",
4424507f603SIan Rogers        "MetricThreshold": "tma_mem_bandwidth > 0.2 & (tma_dram_bound > 0.1 & (tma_memory_bound > 0.2 & tma_backend_bound > 0.2))",
443*98f17fb4SIan Rogers        "PublicDescription": "This metric estimates fraction of cycles where the core's performance was likely hurt due to approaching bandwidth limits of external memory (DRAM).  The underlying heuristic assumes that a similar off-core traffic is generated by all IA cores. This metric does not aggregate non-data-read requests by this logical processor; requests from other IA Logical Processors/Physical Cores/sockets; or other non-IA devices like GPU; hence the maximum external memory bandwidth limits may or may not be approached when this metric is flagged (see Uncore counters for that). Related metrics: tma_info_system_dram_bw_use",
4444507f603SIan Rogers        "ScaleUnit": "100%"
4454507f603SIan Rogers    },
4464507f603SIan Rogers    {
4474507f603SIan Rogers        "BriefDescription": "This metric estimates fraction of cycles where the performance was likely hurt due to latency from external memory (DRAM)",
448*98f17fb4SIan Rogers        "MetricExpr": "min(CPU_CLK_UNHALTED.THREAD, OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD) / tma_info_thread_clks - tma_mem_bandwidth",
4494507f603SIan Rogers        "MetricGroup": "MemoryLat;Offcore;TopdownL4;tma_L4_group;tma_dram_bound_group;tma_issueLat",
4504507f603SIan Rogers        "MetricName": "tma_mem_latency",
4514507f603SIan Rogers        "MetricThreshold": "tma_mem_latency > 0.1 & (tma_dram_bound > 0.1 & (tma_memory_bound > 0.2 & tma_backend_bound > 0.2))",
4524507f603SIan Rogers        "PublicDescription": "This metric estimates fraction of cycles where the performance was likely hurt due to latency from external memory (DRAM).  This metric does not aggregate requests from other Logical Processors/Physical Cores/sockets (see Uncore counters for that). Related metrics: ",
4534507f603SIan Rogers        "ScaleUnit": "100%"
4544507f603SIan Rogers    },
4554507f603SIan Rogers    {
4564507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the Memory subsystem within the Backend was a bottleneck",
4574507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS",
458*98f17fb4SIan Rogers        "MetricExpr": "(min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.STALLS_L1D_PENDING) + RESOURCE_STALLS.SB) / (min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.CYCLES_NO_DISPATCH) + cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=1@ - (cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=3@ if tma_info_thread_ipc > 1.8 else cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=2@) - (RS_EVENTS.EMPTY_CYCLES if tma_fetch_latency > 0.1 else 0) + RESOURCE_STALLS.SB) * tma_backend_bound",
4594507f603SIan Rogers        "MetricGroup": "Backend;TmaL2;TopdownL2;tma_L2_group;tma_backend_bound_group",
4604507f603SIan Rogers        "MetricName": "tma_memory_bound",
4614507f603SIan Rogers        "MetricThreshold": "tma_memory_bound > 0.2 & tma_backend_bound > 0.2",
462ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL2",
4634507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots the Memory subsystem within the Backend was a bottleneck.  Memory Bound estimates fraction of slots where pipeline is likely stalled due to demand load or store instructions. This accounts mainly for (1) non-completed in-flight memory demand loads which coincides with execution units starvation; in addition to (2) cases where stores could impose backpressure on the pipeline when many of them get buffered at the same time (less common out of the two).",
4644507f603SIan Rogers        "ScaleUnit": "100%"
4654507f603SIan Rogers    },
4664507f603SIan Rogers    {
4674507f603SIan Rogers        "BriefDescription": "This metric represents fraction of slots the CPU was retiring uops fetched by the Microcode Sequencer (MS) unit",
468*98f17fb4SIan Rogers        "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / UOPS_ISSUED.ANY * IDQ.MS_UOPS / tma_info_thread_slots",
4694507f603SIan Rogers        "MetricGroup": "MicroSeq;TopdownL3;tma_L3_group;tma_heavy_operations_group;tma_issueMC;tma_issueMS",
4704507f603SIan Rogers        "MetricName": "tma_microcode_sequencer",
4714507f603SIan Rogers        "MetricThreshold": "tma_microcode_sequencer > 0.05 & tma_heavy_operations > 0.1",
4724507f603SIan Rogers        "PublicDescription": "This metric represents fraction of slots the CPU was retiring uops fetched by the Microcode Sequencer (MS) unit.  The MS is used for CISC instructions not supported by the default decoders (like repeat move strings; or CPUID); or by microcode assists used to address some operation modes (like in Floating Point assists). These cases can often be avoided. Sample with: IDQ.MS_UOPS. Related metrics: tma_clears_resteers, tma_l1_bound, tma_machine_clears, tma_ms_switches",
4734507f603SIan Rogers        "ScaleUnit": "100%"
4744507f603SIan Rogers    },
4754507f603SIan Rogers    {
4764507f603SIan Rogers        "BriefDescription": "This metric estimates the fraction of cycles when the CPU was stalled due to switches of uop delivery to the Microcode Sequencer (MS)",
477*98f17fb4SIan Rogers        "MetricExpr": "3 * IDQ.MS_SWITCHES / tma_info_thread_clks",
4784507f603SIan Rogers        "MetricGroup": "FetchLat;MicroSeq;TopdownL3;tma_L3_group;tma_fetch_latency_group;tma_issueMC;tma_issueMS;tma_issueMV;tma_issueSO",
4794507f603SIan Rogers        "MetricName": "tma_ms_switches",
4804507f603SIan Rogers        "MetricThreshold": "tma_ms_switches > 0.05 & (tma_fetch_latency > 0.1 & tma_frontend_bound > 0.15)",
4814507f603SIan Rogers        "PublicDescription": "This metric estimates the fraction of cycles when the CPU was stalled due to switches of uop delivery to the Microcode Sequencer (MS). Commonly used instructions are optimized for delivery by the DSB (decoded i-cache) or MITE (legacy instruction decode) pipelines. Certain operations cannot be handled natively by the execution pipeline; and must be performed by microcode (small programs injected into the execution stream). Switching to the MS too often can negatively impact performance. The MS is designated to deliver long uop flows required by CISC instructions like CPUID; or uncommon conditions like Floating Point Assists when dealing with Denormals. Sample with: IDQ.MS_SWITCHES. Related metrics: tma_clears_resteers, tma_l1_bound, tma_machine_clears, tma_microcode_sequencer, tma_mixing_vectors, tma_serializing_operation",
4824507f603SIan Rogers        "ScaleUnit": "100%"
4834507f603SIan Rogers    },
4844507f603SIan Rogers    {
4854507f603SIan Rogers        "BriefDescription": "This metric estimates fraction of cycles the CPU performance was potentially limited due to Core computation issues (non divider-related)",
4864507f603SIan Rogers        "MetricConstraint": "NO_GROUP_EVENTS",
487*98f17fb4SIan Rogers        "MetricExpr": "(min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.CYCLES_NO_DISPATCH) + cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=1@ - (cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=3@ if tma_info_thread_ipc > 1.8 else cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=2@) - (RS_EVENTS.EMPTY_CYCLES if tma_fetch_latency > 0.1 else 0) + RESOURCE_STALLS.SB - RESOURCE_STALLS.SB - min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.STALLS_L1D_PENDING)) / tma_info_thread_clks",
4884507f603SIan Rogers        "MetricGroup": "PortsUtil;TopdownL3;tma_L3_group;tma_core_bound_group",
4894507f603SIan Rogers        "MetricName": "tma_ports_utilization",
4904507f603SIan Rogers        "MetricThreshold": "tma_ports_utilization > 0.15 & (tma_core_bound > 0.1 & tma_backend_bound > 0.2)",
4914507f603SIan Rogers        "PublicDescription": "This metric estimates fraction of cycles the CPU performance was potentially limited due to Core computation issues (non divider-related).  Two distinct categories can be attributed into this metric: (1) heavy data-dependency among contiguous instructions would manifest in this metric - such cases are often referred to as low Instruction Level Parallelism (ILP). (2) Contention on some hardware execution unit other than Divider. For example; when there are too many multiply operations.",
4924507f603SIan Rogers        "ScaleUnit": "100%"
4934507f603SIan Rogers    },
4944507f603SIan Rogers    {
4954507f603SIan Rogers        "BriefDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired",
496*98f17fb4SIan Rogers        "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / tma_info_thread_slots",
4974507f603SIan Rogers        "MetricGroup": "TmaL1;TopdownL1;tma_L1_group",
4984507f603SIan Rogers        "MetricName": "tma_retiring",
4994507f603SIan Rogers        "MetricThreshold": "tma_retiring > 0.7 | tma_heavy_operations > 0.1",
500ccc66c60SIan Rogers        "MetricgroupNoGroup": "TopdownL1",
5014507f603SIan Rogers        "PublicDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired. Ideally; all pipeline slots would be attributed to the Retiring category.  Retiring of 100% would indicate the maximum Pipeline_Width throughput was achieved.  Maximizing Retiring typically increases the Instructions-per-cycle (see IPC metric). Note that a high Retiring value does not necessary mean there is no room for more performance.  For example; Heavy-operations or Microcode Assists are categorized under Retiring. They often indicate suboptimal performance and can often be optimized or avoided. Sample with: UOPS_RETIRED.RETIRE_SLOTS",
5024507f603SIan Rogers        "ScaleUnit": "100%"
5034507f603SIan Rogers    },
5044507f603SIan Rogers    {
5054507f603SIan Rogers        "BriefDescription": "This metric estimates how often CPU was stalled  due to RFO store memory accesses; RFO store issue a read-for-ownership request before the write",
506*98f17fb4SIan Rogers        "MetricExpr": "RESOURCE_STALLS.SB / tma_info_thread_clks",
5074507f603SIan Rogers        "MetricGroup": "MemoryBound;TmaL3mem;TopdownL3;tma_L3_group;tma_memory_bound_group",
5084507f603SIan Rogers        "MetricName": "tma_store_bound",
5094507f603SIan Rogers        "MetricThreshold": "tma_store_bound > 0.2 & (tma_memory_bound > 0.2 & tma_backend_bound > 0.2)",
5104507f603SIan Rogers        "PublicDescription": "This metric estimates how often CPU was stalled  due to RFO store memory accesses; RFO store issue a read-for-ownership request before the write. Even though store accesses do not typically stall out-of-order CPUs; there are few cases where stores can lead to actual stalls. This metric will be flagged should RFO stores be a bottleneck. Sample with: MEM_UOPS_RETIRED.ALL_STORES_PS",
5114507f603SIan Rogers        "ScaleUnit": "100%"
5124507f603SIan Rogers    },
5134507f603SIan Rogers    {
5144507f603SIan Rogers        "BriefDescription": "This metric serves as an approximation of legacy x87 usage",
5154507f603SIan Rogers        "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS * FP_COMP_OPS_EXE.X87 / UOPS_DISPATCHED.THREAD",
5164507f603SIan Rogers        "MetricGroup": "Compute;TopdownL4;tma_L4_group;tma_fp_arith_group",
5174507f603SIan Rogers        "MetricName": "tma_x87_use",
5184507f603SIan Rogers        "MetricThreshold": "tma_x87_use > 0.1 & (tma_fp_arith > 0.2 & tma_light_operations > 0.6)",
5194507f603SIan Rogers        "PublicDescription": "This metric serves as an approximation of legacy x87 usage. It accounts for instructions beyond X87 FP arithmetic operations; hence may be used as a thermometer to avoid X87 high usage and preferably upgrade to modern ISA. See Tip under Tuning Hint.",
5204507f603SIan Rogers        "ScaleUnit": "100%"
52197dca671SAndi Kleen    }
52297dca671SAndi Kleen]
523