1[
2    {
3        "BriefDescription": "Load miss in all TLB levels causes a page walk that completes. (All page sizes)",
4        "EventCode": "0x12",
5        "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED",
6        "PublicDescription": "Counts completed page walks  (all page sizes) caused by demand data loads. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
7        "SampleAfterValue": "100003",
8        "UMask": "0xe",
9        "Unit": "cpu_core"
10    },
11    {
12        "BriefDescription": "Store misses in all TLB levels causes a page walk that completes. (All page sizes)",
13        "EventCode": "0x13",
14        "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED",
15        "PublicDescription": "Counts completed page walks  (all page sizes) caused by demand data stores. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
16        "SampleAfterValue": "100003",
17        "UMask": "0xe",
18        "Unit": "cpu_core"
19    },
20    {
21        "BriefDescription": "Counts the number of page walks completed due to instruction fetch misses to any page size.",
22        "EventCode": "0x85",
23        "EventName": "ITLB_MISSES.WALK_COMPLETED",
24        "PublicDescription": "Counts the number of page walks completed due to instruction fetches whose address translations missed in all Translation Lookaside Buffer (TLB) levels and were mapped to any page size.  Includes page walks that page fault.",
25        "SampleAfterValue": "200003",
26        "UMask": "0xe",
27        "Unit": "cpu_atom"
28    },
29    {
30        "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (All page sizes)",
31        "EventCode": "0x11",
32        "EventName": "ITLB_MISSES.WALK_COMPLETED",
33        "PublicDescription": "Counts completed page walks (all page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.",
34        "SampleAfterValue": "100003",
35        "UMask": "0xe",
36        "Unit": "cpu_core"
37    }
38]
39