1[ 2 { 3 "BriefDescription": "Cycles while L3 cache miss demand load is outstanding.", 4 "CounterMask": "2", 5 "EventCode": "0xa3", 6 "EventName": "CYCLE_ACTIVITY.CYCLES_L3_MISS", 7 "SampleAfterValue": "1000003", 8 "UMask": "0x2", 9 "Unit": "cpu_core" 10 }, 11 { 12 "BriefDescription": "Execution stalls while L3 cache miss demand load is outstanding.", 13 "CounterMask": "6", 14 "EventCode": "0xa3", 15 "EventName": "CYCLE_ACTIVITY.STALLS_L3_MISS", 16 "SampleAfterValue": "1000003", 17 "UMask": "0x6", 18 "Unit": "cpu_core" 19 }, 20 { 21 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to any number of reasons, including an L1 miss, WCB full, pagewalk, store address block or store data block, on a load that retires.", 22 "EventCode": "0x05", 23 "EventName": "LD_HEAD.ANY_AT_RET", 24 "SampleAfterValue": "1000003", 25 "UMask": "0xff", 26 "Unit": "cpu_atom" 27 }, 28 { 29 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to a core bound stall including a store address match, a DTLB miss or a page walk that detains the load from retiring.", 30 "EventCode": "0x05", 31 "EventName": "LD_HEAD.L1_BOUND_AT_RET", 32 "SampleAfterValue": "1000003", 33 "UMask": "0xf4", 34 "Unit": "cpu_atom" 35 }, 36 { 37 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to a DL1 miss.", 38 "EventCode": "0x05", 39 "EventName": "LD_HEAD.L1_MISS_AT_RET", 40 "SampleAfterValue": "1000003", 41 "UMask": "0x81", 42 "Unit": "cpu_atom" 43 }, 44 { 45 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to other block cases.", 46 "EventCode": "0x05", 47 "EventName": "LD_HEAD.OTHER_AT_RET", 48 "PublicDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to other block cases such as pipeline conflicts, fences, etc.", 49 "SampleAfterValue": "1000003", 50 "UMask": "0xc0", 51 "Unit": "cpu_atom" 52 }, 53 { 54 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to a pagewalk.", 55 "EventCode": "0x05", 56 "EventName": "LD_HEAD.PGWALK_AT_RET", 57 "SampleAfterValue": "1000003", 58 "UMask": "0xa0", 59 "Unit": "cpu_atom" 60 }, 61 { 62 "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to a store address match.", 63 "EventCode": "0x05", 64 "EventName": "LD_HEAD.ST_ADDR_AT_RET", 65 "SampleAfterValue": "1000003", 66 "UMask": "0x84", 67 "Unit": "cpu_atom" 68 }, 69 { 70 "BriefDescription": "Number of machine clears due to memory ordering conflicts.", 71 "EventCode": "0xc3", 72 "EventName": "MACHINE_CLEARS.MEMORY_ORDERING", 73 "PublicDescription": "Counts the number of Machine Clears detected dye to memory ordering. Memory Ordering Machine Clears may apply when a memory read may not conform to the memory ordering rules of the x86 architecture", 74 "SampleAfterValue": "100003", 75 "UMask": "0x2", 76 "Unit": "cpu_core" 77 }, 78 { 79 "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.", 80 "CounterMask": "3", 81 "EventCode": "0x47", 82 "EventName": "MEMORY_ACTIVITY.STALLS_L1D_MISS", 83 "SampleAfterValue": "1000003", 84 "UMask": "0x3", 85 "Unit": "cpu_core" 86 }, 87 { 88 "BriefDescription": "Execution stalls while L2 cache miss demand cacheable load request is outstanding.", 89 "CounterMask": "5", 90 "EventCode": "0x47", 91 "EventName": "MEMORY_ACTIVITY.STALLS_L2_MISS", 92 "PublicDescription": "Execution stalls while L2 cache miss demand cacheable load request is outstanding (will not count for uncacheable demand requests e.g. bus lock).", 93 "SampleAfterValue": "1000003", 94 "UMask": "0x5", 95 "Unit": "cpu_core" 96 }, 97 { 98 "BriefDescription": "Execution stalls while L3 cache miss demand cacheable load request is outstanding.", 99 "CounterMask": "9", 100 "EventCode": "0x47", 101 "EventName": "MEMORY_ACTIVITY.STALLS_L3_MISS", 102 "PublicDescription": "Execution stalls while L3 cache miss demand cacheable load request is outstanding (will not count for uncacheable demand requests e.g. bus lock).", 103 "SampleAfterValue": "1000003", 104 "UMask": "0x9", 105 "Unit": "cpu_core" 106 }, 107 { 108 "BriefDescription": "MEMORY_ORDERING.MD_NUKE", 109 "EventCode": "0x09", 110 "EventName": "MEMORY_ORDERING.MD_NUKE", 111 "SampleAfterValue": "100003", 112 "UMask": "0x1", 113 "Unit": "cpu_core" 114 }, 115 { 116 "BriefDescription": "Counts the number of memory ordering machine clears due to memory renaming.", 117 "EventCode": "0x09", 118 "EventName": "MEMORY_ORDERING.MRN_NUKE", 119 "SampleAfterValue": "100003", 120 "UMask": "0x2", 121 "Unit": "cpu_core" 122 }, 123 { 124 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 1024 cycles.", 125 "Data_LA": "1", 126 "EventCode": "0xcd", 127 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_1024", 128 "MSRIndex": "0x3F6", 129 "MSRValue": "0x400", 130 "PEBS": "2", 131 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 1024 cycles. Reported latency may be longer than just the memory latency.", 132 "SampleAfterValue": "53", 133 "UMask": "0x1", 134 "Unit": "cpu_core" 135 }, 136 { 137 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.", 138 "Data_LA": "1", 139 "EventCode": "0xcd", 140 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128", 141 "MSRIndex": "0x3F6", 142 "MSRValue": "0x80", 143 "PEBS": "2", 144 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles. Reported latency may be longer than just the memory latency.", 145 "SampleAfterValue": "1009", 146 "UMask": "0x1", 147 "Unit": "cpu_core" 148 }, 149 { 150 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.", 151 "Data_LA": "1", 152 "EventCode": "0xcd", 153 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16", 154 "MSRIndex": "0x3F6", 155 "MSRValue": "0x10", 156 "PEBS": "2", 157 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles. Reported latency may be longer than just the memory latency.", 158 "SampleAfterValue": "20011", 159 "UMask": "0x1", 160 "Unit": "cpu_core" 161 }, 162 { 163 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 2048 cycles.", 164 "Data_LA": "1", 165 "EventCode": "0xcd", 166 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_2048", 167 "MSRIndex": "0x3F6", 168 "MSRValue": "0x800", 169 "PEBS": "2", 170 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 2048 cycles. Reported latency may be longer than just the memory latency.", 171 "SampleAfterValue": "23", 172 "UMask": "0x1", 173 "Unit": "cpu_core" 174 }, 175 { 176 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.", 177 "Data_LA": "1", 178 "EventCode": "0xcd", 179 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256", 180 "MSRIndex": "0x3F6", 181 "MSRValue": "0x100", 182 "PEBS": "2", 183 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles. Reported latency may be longer than just the memory latency.", 184 "SampleAfterValue": "503", 185 "UMask": "0x1", 186 "Unit": "cpu_core" 187 }, 188 { 189 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.", 190 "Data_LA": "1", 191 "EventCode": "0xcd", 192 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32", 193 "MSRIndex": "0x3F6", 194 "MSRValue": "0x20", 195 "PEBS": "2", 196 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles. Reported latency may be longer than just the memory latency.", 197 "SampleAfterValue": "100007", 198 "UMask": "0x1", 199 "Unit": "cpu_core" 200 }, 201 { 202 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.", 203 "Data_LA": "1", 204 "EventCode": "0xcd", 205 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4", 206 "MSRIndex": "0x3F6", 207 "MSRValue": "0x4", 208 "PEBS": "2", 209 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles. Reported latency may be longer than just the memory latency.", 210 "SampleAfterValue": "100003", 211 "UMask": "0x1", 212 "Unit": "cpu_core" 213 }, 214 { 215 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.", 216 "Data_LA": "1", 217 "EventCode": "0xcd", 218 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512", 219 "MSRIndex": "0x3F6", 220 "MSRValue": "0x200", 221 "PEBS": "2", 222 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles. Reported latency may be longer than just the memory latency.", 223 "SampleAfterValue": "101", 224 "UMask": "0x1", 225 "Unit": "cpu_core" 226 }, 227 { 228 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.", 229 "Data_LA": "1", 230 "EventCode": "0xcd", 231 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64", 232 "MSRIndex": "0x3F6", 233 "MSRValue": "0x40", 234 "PEBS": "2", 235 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles. Reported latency may be longer than just the memory latency.", 236 "SampleAfterValue": "2003", 237 "UMask": "0x1", 238 "Unit": "cpu_core" 239 }, 240 { 241 "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.", 242 "Data_LA": "1", 243 "EventCode": "0xcd", 244 "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8", 245 "MSRIndex": "0x3F6", 246 "MSRValue": "0x8", 247 "PEBS": "2", 248 "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles. Reported latency may be longer than just the memory latency.", 249 "SampleAfterValue": "50021", 250 "UMask": "0x1", 251 "Unit": "cpu_core" 252 }, 253 { 254 "BriefDescription": "Retired memory store access operations. A PDist event for PEBS Store Latency Facility.", 255 "Data_LA": "1", 256 "EventCode": "0xcd", 257 "EventName": "MEM_TRANS_RETIRED.STORE_SAMPLE", 258 "PEBS": "2", 259 "PublicDescription": "Counts Retired memory accesses with at least 1 store operation. This PEBS event is the precisely-distributed (PDist) trigger covering all stores uops for sampling by the PEBS Store Latency Facility. The facility is described in Intel SDM Volume 3 section 19.9.8", 260 "SampleAfterValue": "1000003", 261 "UMask": "0x2", 262 "Unit": "cpu_core" 263 }, 264 { 265 "BriefDescription": "Counts misaligned loads that are 4K page splits.", 266 "EventCode": "0x13", 267 "EventName": "MISALIGN_MEM_REF.LOAD_PAGE_SPLIT", 268 "PEBS": "1", 269 "SampleAfterValue": "200003", 270 "UMask": "0x2", 271 "Unit": "cpu_atom" 272 }, 273 { 274 "BriefDescription": "Counts misaligned stores that are 4K page splits.", 275 "EventCode": "0x13", 276 "EventName": "MISALIGN_MEM_REF.STORE_PAGE_SPLIT", 277 "PEBS": "1", 278 "SampleAfterValue": "200003", 279 "UMask": "0x4", 280 "Unit": "cpu_atom" 281 }, 282 { 283 "BriefDescription": "Counts demand data read requests that miss the L3 cache.", 284 "EventCode": "0x21", 285 "EventName": "OFFCORE_REQUESTS.L3_MISS_DEMAND_DATA_RD", 286 "SampleAfterValue": "100003", 287 "UMask": "0x10", 288 "Unit": "cpu_core" 289 }, 290 { 291 "BriefDescription": "Cycles where data return is pending for a Demand Data Read request who miss L3 cache.", 292 "CounterMask": "1", 293 "EventCode": "0x20", 294 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_L3_MISS_DEMAND_DATA_RD", 295 "PublicDescription": "Cycles with at least 1 Demand Data Read requests who miss L3 cache in the superQ.", 296 "SampleAfterValue": "1000003", 297 "UMask": "0x10", 298 "Unit": "cpu_core" 299 }, 300 { 301 "BriefDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache.", 302 "EventCode": "0x20", 303 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.L3_MISS_DEMAND_DATA_RD", 304 "PublicDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache. Note that this does not capture all elapsed cycles while requests are outstanding - only cycles from when the requests were known by the requesting core to have missed the L3 cache.", 305 "SampleAfterValue": "2000003", 306 "UMask": "0x10", 307 "Unit": "cpu_core" 308 }, 309 { 310 "BriefDescription": "Cycles where the core is waiting on at least 6 outstanding demand data read requests known to have missed the L3 cache.", 311 "CounterMask": "6", 312 "EventCode": "0x20", 313 "EventName": "OFFCORE_REQUESTS_OUTSTANDING.L3_MISS_DEMAND_DATA_RD_GE_6", 314 "PublicDescription": "Cycles where the core is waiting on at least 6 outstanding demand data read requests known to have missed the L3 cache. Note that this event does not capture all elapsed cycles while the requests are outstanding - only cycles from when the requests were known to have missed the L3 cache.", 315 "SampleAfterValue": "2000003", 316 "UMask": "0x10", 317 "Unit": "cpu_core" 318 } 319] 320