1[ 2 { 3 "BriefDescription": "L2 code requests", 4 "EventCode": "0x24", 5 "EventName": "L2_RQSTS.ALL_CODE_RD", 6 "PublicDescription": "Counts the total number of L2 code requests.", 7 "SampleAfterValue": "200003", 8 "UMask": "0xe4", 9 "Unit": "cpu_core" 10 }, 11 { 12 "BriefDescription": "Demand Data Read access L2 cache", 13 "EventCode": "0x24", 14 "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", 15 "PublicDescription": "Counts Demand Data Read requests accessing the L2 cache. These requests may hit or miss L2 cache. True-miss exclude misses that were merged with ongoing L2 misses. An access is counted once.", 16 "SampleAfterValue": "200003", 17 "UMask": "0xe1", 18 "Unit": "cpu_core" 19 }, 20 { 21 "BriefDescription": "Counts the number of cacheable memory requests that miss in the LLC. Counts on a per core basis.", 22 "EventCode": "0x2e", 23 "EventName": "LONGEST_LAT_CACHE.MISS", 24 "PublicDescription": "Counts the number of cacheable memory requests that miss in the Last Level Cache (LLC). Requests include demand loads, reads for ownership (RFO), instruction fetches and L1 HW prefetches. If the platform has an L3 cache, the LLC is the L3 cache, otherwise it is the L2 cache. Counts on a per core basis.", 25 "SampleAfterValue": "200003", 26 "UMask": "0x41", 27 "Unit": "cpu_atom" 28 }, 29 { 30 "BriefDescription": "Core-originated cacheable requests that missed L3 (Except hardware prefetches to the L3)", 31 "EventCode": "0x2e", 32 "EventName": "LONGEST_LAT_CACHE.MISS", 33 "PublicDescription": "Counts core-originated cacheable requests that miss the L3 cache (Longest Latency cache). Requests include data and code reads, Reads-for-Ownership (RFOs), speculative accesses and hardware prefetches to the L1 and L2. It does not include hardware prefetches to the L3, and may not count other types of requests to the L3.", 34 "SampleAfterValue": "100003", 35 "UMask": "0x41", 36 "Unit": "cpu_core" 37 }, 38 { 39 "BriefDescription": "Counts the number of cacheable memory requests that access the LLC. Counts on a per core basis.", 40 "EventCode": "0x2e", 41 "EventName": "LONGEST_LAT_CACHE.REFERENCE", 42 "PublicDescription": "Counts the number of cacheable memory requests that access the Last Level Cache (LLC). Requests include demand loads, reads for ownership (RFO), instruction fetches and L1 HW prefetches. If the platform has an L3 cache, the LLC is the L3 cache, otherwise it is the L2 cache. Counts on a per core basis.", 43 "SampleAfterValue": "200003", 44 "UMask": "0x4f", 45 "Unit": "cpu_atom" 46 }, 47 { 48 "BriefDescription": "Core-originated cacheable requests that refer to L3 (Except hardware prefetches to the L3)", 49 "EventCode": "0x2e", 50 "EventName": "LONGEST_LAT_CACHE.REFERENCE", 51 "PublicDescription": "Counts core-originated cacheable requests to the L3 cache (Longest Latency cache). Requests include data and code reads, Reads-for-Ownership (RFOs), speculative accesses and hardware prefetches to the L1 and L2. It does not include hardware prefetches to the L3, and may not count other types of requests to the L3.", 52 "SampleAfterValue": "100003", 53 "UMask": "0x4f", 54 "Unit": "cpu_core" 55 }, 56 { 57 "BriefDescription": "Retired load instructions.", 58 "Data_LA": "1", 59 "EventCode": "0xd0", 60 "EventName": "MEM_INST_RETIRED.ALL_LOADS", 61 "PEBS": "1", 62 "PublicDescription": "Counts all retired load instructions. This event accounts for SW prefetch instructions of PREFETCHNTA or PREFETCHT0/1/2 or PREFETCHW.", 63 "SampleAfterValue": "1000003", 64 "UMask": "0x81", 65 "Unit": "cpu_core" 66 }, 67 { 68 "BriefDescription": "Retired store instructions.", 69 "Data_LA": "1", 70 "EventCode": "0xd0", 71 "EventName": "MEM_INST_RETIRED.ALL_STORES", 72 "PEBS": "1", 73 "PublicDescription": "Counts all retired store instructions.", 74 "SampleAfterValue": "1000003", 75 "UMask": "0x82", 76 "Unit": "cpu_core" 77 }, 78 { 79 "BriefDescription": "Counts the number of load ops retired.", 80 "Data_LA": "1", 81 "EventCode": "0xd0", 82 "EventName": "MEM_UOPS_RETIRED.ALL_LOADS", 83 "PEBS": "1", 84 "SampleAfterValue": "200003", 85 "UMask": "0x81", 86 "Unit": "cpu_atom" 87 }, 88 { 89 "BriefDescription": "Counts the number of store ops retired.", 90 "Data_LA": "1", 91 "EventCode": "0xd0", 92 "EventName": "MEM_UOPS_RETIRED.ALL_STORES", 93 "PEBS": "1", 94 "SampleAfterValue": "200003", 95 "UMask": "0x82", 96 "Unit": "cpu_atom" 97 }, 98 { 99 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 100 "Data_LA": "1", 101 "EventCode": "0xd0", 102 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_128", 103 "MSRIndex": "0x3F6", 104 "MSRValue": "0x80", 105 "PEBS": "2", 106 "SampleAfterValue": "1000003", 107 "UMask": "0x5", 108 "Unit": "cpu_atom" 109 }, 110 { 111 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 112 "Data_LA": "1", 113 "EventCode": "0xd0", 114 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_16", 115 "MSRIndex": "0x3F6", 116 "MSRValue": "0x10", 117 "PEBS": "2", 118 "SampleAfterValue": "1000003", 119 "UMask": "0x5", 120 "Unit": "cpu_atom" 121 }, 122 { 123 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 124 "Data_LA": "1", 125 "EventCode": "0xd0", 126 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_256", 127 "MSRIndex": "0x3F6", 128 "MSRValue": "0x100", 129 "PEBS": "2", 130 "SampleAfterValue": "1000003", 131 "UMask": "0x5", 132 "Unit": "cpu_atom" 133 }, 134 { 135 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 136 "Data_LA": "1", 137 "EventCode": "0xd0", 138 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_32", 139 "MSRIndex": "0x3F6", 140 "MSRValue": "0x20", 141 "PEBS": "2", 142 "SampleAfterValue": "1000003", 143 "UMask": "0x5", 144 "Unit": "cpu_atom" 145 }, 146 { 147 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 148 "Data_LA": "1", 149 "EventCode": "0xd0", 150 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_4", 151 "MSRIndex": "0x3F6", 152 "MSRValue": "0x4", 153 "PEBS": "2", 154 "SampleAfterValue": "1000003", 155 "UMask": "0x5", 156 "Unit": "cpu_atom" 157 }, 158 { 159 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 160 "Data_LA": "1", 161 "EventCode": "0xd0", 162 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_512", 163 "MSRIndex": "0x3F6", 164 "MSRValue": "0x200", 165 "PEBS": "2", 166 "SampleAfterValue": "1000003", 167 "UMask": "0x5", 168 "Unit": "cpu_atom" 169 }, 170 { 171 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 172 "Data_LA": "1", 173 "EventCode": "0xd0", 174 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_64", 175 "MSRIndex": "0x3F6", 176 "MSRValue": "0x40", 177 "PEBS": "2", 178 "SampleAfterValue": "1000003", 179 "UMask": "0x5", 180 "Unit": "cpu_atom" 181 }, 182 { 183 "BriefDescription": "Counts the number of tagged load uops retired that exceed the latency threshold defined in MEC_CR_PEBS_LD_LAT_THRESHOLD - Only counts with PEBS enabled.", 184 "Data_LA": "1", 185 "EventCode": "0xd0", 186 "EventName": "MEM_UOPS_RETIRED.LOAD_LATENCY_GT_8", 187 "MSRIndex": "0x3F6", 188 "MSRValue": "0x8", 189 "PEBS": "2", 190 "SampleAfterValue": "1000003", 191 "UMask": "0x5", 192 "Unit": "cpu_atom" 193 }, 194 { 195 "BriefDescription": "Counts the number of stores uops retired same as MEM_UOPS_RETIRED.ALL_STORES", 196 "Data_LA": "1", 197 "EventCode": "0xd0", 198 "EventName": "MEM_UOPS_RETIRED.STORE_LATENCY", 199 "PEBS": "2", 200 "SampleAfterValue": "1000003", 201 "UMask": "0x6", 202 "Unit": "cpu_atom" 203 } 204] 205