128bc0ddbSAndi Kleen[ 228bc0ddbSAndi Kleen { 3fd550098SAndi Kleen "BriefDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend", 43405de19SIan Rogers "MetricExpr": "IDQ_UOPS_NOT_DELIVERED.CORE / SLOTS", 53405de19SIan Rogers "MetricGroup": "PGO;TopdownL1;tma_L1_group", 63405de19SIan Rogers "MetricName": "tma_frontend_bound", 73405de19SIan Rogers "PublicDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend. Frontend denotes the first part of the processor core responsible to fetch operations that are executed later on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch; cache-lines are fetched from the memory subsystem; parsed into instructions; and lastly decoded into micro-operations (uops). Ideally the Frontend can issue Machine_Width uops every cycle to the Backend. Frontend Bound denotes unutilized issue-slots when there is no Backend stall; i.e. bubbles where Frontend delivered no uops while Backend could have accepted them. For example; stalls due to instruction-cache misses would be categorized under Frontend Bound.", 83405de19SIan Rogers "ScaleUnit": "100%" 9fd550098SAndi Kleen }, 10fd550098SAndi Kleen { 113405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend latency issues", 123405de19SIan Rogers "MetricExpr": "4 * min(CPU_CLK_UNHALTED.THREAD, IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE) / SLOTS", 133405de19SIan Rogers "MetricGroup": "Frontend;TopdownL2;tma_L2_group;tma_frontend_bound_group", 143405de19SIan Rogers "MetricName": "tma_fetch_latency", 153405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend latency issues. For example; instruction-cache misses; iTLB misses or fetch stalls after a branch misprediction are categorized under Frontend Latency. In such cases; the Frontend eventually delivers no uops for some period. Sample with: RS_EVENTS.EMPTY_END", 163405de19SIan Rogers "ScaleUnit": "100%" 173405de19SIan Rogers }, 183405de19SIan Rogers { 193405de19SIan Rogers "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to Instruction TLB (ITLB) misses", 203405de19SIan Rogers "MetricExpr": "(12 * ITLB_MISSES.STLB_HIT + ITLB_MISSES.WALK_DURATION) / CLKS", 213405de19SIan Rogers "MetricGroup": "BigFoot;FetchLat;MemoryTLB;TopdownL3;tma_fetch_latency_group", 223405de19SIan Rogers "MetricName": "tma_itlb_misses", 233405de19SIan Rogers "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to Instruction TLB (ITLB) misses. Sample with: ITLB_MISSES.WALK_COMPLETED", 243405de19SIan Rogers "ScaleUnit": "100%" 253405de19SIan Rogers }, 263405de19SIan Rogers { 273405de19SIan Rogers "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to Branch Resteers", 283405de19SIan Rogers "MetricExpr": "12 * (BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT + BACLEARS.ANY) / CLKS", 293405de19SIan Rogers "MetricGroup": "FetchLat;TopdownL3;tma_fetch_latency_group", 303405de19SIan Rogers "MetricName": "tma_branch_resteers", 313405de19SIan Rogers "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to Branch Resteers. Branch Resteers estimates the Frontend delay in fetching operations from corrected path; following all sorts of miss-predicted branches. For example; branchy code with lots of miss-predictions might get categorized under Branch Resteers. Note the value of this node may overlap with its siblings. Sample with: BR_MISP_RETIRED.ALL_BRANCHES", 323405de19SIan Rogers "ScaleUnit": "100%" 333405de19SIan Rogers }, 343405de19SIan Rogers { 353405de19SIan Rogers "BriefDescription": "This metric represents fraction of cycles the CPU was stalled due to switches from DSB to MITE pipelines", 363405de19SIan Rogers "MetricExpr": "DSB2MITE_SWITCHES.PENALTY_CYCLES / CLKS", 373405de19SIan Rogers "MetricGroup": "DSBmiss;FetchLat;TopdownL3;tma_fetch_latency_group", 383405de19SIan Rogers "MetricName": "tma_dsb_switches", 393405de19SIan Rogers "PublicDescription": "This metric represents fraction of cycles the CPU was stalled due to switches from DSB to MITE pipelines. The DSB (decoded i-cache) is a Uop Cache where the front-end directly delivers Uops (micro operations) avoiding heavy x86 decoding. The DSB pipeline has shorter latency and delivered higher bandwidth than the MITE (legacy instruction decode pipeline). Switching between the two pipelines can cause penalties hence this metric measures the exposed penalty.", 403405de19SIan Rogers "ScaleUnit": "100%" 413405de19SIan Rogers }, 423405de19SIan Rogers { 433405de19SIan Rogers "BriefDescription": "This metric represents fraction of cycles CPU was stalled due to Length Changing Prefixes (LCPs)", 443405de19SIan Rogers "MetricExpr": "ILD_STALL.LCP / CLKS", 453405de19SIan Rogers "MetricGroup": "FetchLat;TopdownL3;tma_fetch_latency_group", 463405de19SIan Rogers "MetricName": "tma_lcp", 473405de19SIan Rogers "PublicDescription": "This metric represents fraction of cycles CPU was stalled due to Length Changing Prefixes (LCPs). Using proper compiler flags or Intel Compiler by default will certainly avoid this. #Link: Optimization Guide about LCP BKMs.", 483405de19SIan Rogers "ScaleUnit": "100%" 493405de19SIan Rogers }, 503405de19SIan Rogers { 513405de19SIan Rogers "BriefDescription": "This metric estimates the fraction of cycles when the CPU was stalled due to switches of uop delivery to the Microcode Sequencer (MS)", 523405de19SIan Rogers "MetricExpr": "3 * IDQ.MS_SWITCHES / CLKS", 533405de19SIan Rogers "MetricGroup": "FetchLat;MicroSeq;TopdownL3;tma_fetch_latency_group", 543405de19SIan Rogers "MetricName": "tma_ms_switches", 553405de19SIan Rogers "PublicDescription": "This metric estimates the fraction of cycles when the CPU was stalled due to switches of uop delivery to the Microcode Sequencer (MS). Commonly used instructions are optimized for delivery by the DSB (decoded i-cache) or MITE (legacy instruction decode) pipelines. Certain operations cannot be handled natively by the execution pipeline; and must be performed by microcode (small programs injected into the execution stream). Switching to the MS too often can negatively impact performance. The MS is designated to deliver long uop flows required by CISC instructions like CPUID; or uncommon conditions like Floating Point Assists when dealing with Denormals. Sample with: IDQ.MS_SWITCHES", 563405de19SIan Rogers "ScaleUnit": "100%" 573405de19SIan Rogers }, 583405de19SIan Rogers { 593405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend bandwidth issues", 603405de19SIan Rogers "MetricExpr": "tma_frontend_bound - tma_fetch_latency", 613405de19SIan Rogers "MetricGroup": "FetchBW;Frontend;TopdownL2;tma_L2_group;tma_frontend_bound_group", 623405de19SIan Rogers "MetricName": "tma_fetch_bandwidth", 633405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the CPU was stalled due to Frontend bandwidth issues. For example; inefficiencies at the instruction decoders; or restrictions for caching in the DSB (decoded uops cache) are categorized under Fetch Bandwidth. In such cases; the Frontend typically delivers suboptimal amount of uops to the Backend.", 643405de19SIan Rogers "ScaleUnit": "100%" 65fd550098SAndi Kleen }, 66fd550098SAndi Kleen { 67fd550098SAndi Kleen "BriefDescription": "This category represents fraction of slots wasted due to incorrect speculations", 68*e85af8a6SIan Rogers "MetricExpr": "(UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (INT_MISC.RECOVERY_CYCLES_ANY / 2 if #SMT_on else INT_MISC.RECOVERY_CYCLES)) / SLOTS", 693405de19SIan Rogers "MetricGroup": "TopdownL1;tma_L1_group", 703405de19SIan Rogers "MetricName": "tma_bad_speculation", 713405de19SIan Rogers "PublicDescription": "This category represents fraction of slots wasted due to incorrect speculations. This include slots used to issue uops that do not eventually get retired and slots for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For example; wasted work due to miss-predicted branches are categorized under Bad Speculation category. Incorrect data speculation followed by Memory Ordering Nukes is another example.", 723405de19SIan Rogers "ScaleUnit": "100%" 73fd550098SAndi Kleen }, 74fd550098SAndi Kleen { 753405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the CPU has wasted due to Branch Misprediction", 76*e85af8a6SIan Rogers "MetricExpr": "BR_MISP_RETIRED.ALL_BRANCHES / (BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT) * tma_bad_speculation", 773405de19SIan Rogers "MetricGroup": "BadSpec;BrMispredicts;TopdownL2;tma_L2_group;tma_bad_speculation_group", 783405de19SIan Rogers "MetricName": "tma_branch_mispredicts", 793405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the CPU has wasted due to Branch Misprediction. These slots are either wasted by uops fetched from an incorrectly speculated program path; or stalls when the out-of-order part of the machine needs to recover its state from a speculative path. Sample with: BR_MISP_RETIRED.ALL_BRANCHES", 803405de19SIan Rogers "ScaleUnit": "100%" 813405de19SIan Rogers }, 823405de19SIan Rogers { 833405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the CPU has wasted due to Machine Clears", 843405de19SIan Rogers "MetricExpr": "tma_bad_speculation - tma_branch_mispredicts", 853405de19SIan Rogers "MetricGroup": "BadSpec;MachineClears;TopdownL2;tma_L2_group;tma_bad_speculation_group", 863405de19SIan Rogers "MetricName": "tma_machine_clears", 873405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the CPU has wasted due to Machine Clears. These slots are either wasted by uops fetched prior to the clear; or stalls the out-of-order portion of the machine needs to recover its state after the clear. For example; this can happen due to memory ordering Nukes (e.g. Memory Disambiguation) or Self-Modifying-Code (SMC) nukes. Sample with: MACHINE_CLEARS.COUNT", 883405de19SIan Rogers "ScaleUnit": "100%" 89fd550098SAndi Kleen }, 90fd550098SAndi Kleen { 91fd550098SAndi Kleen "BriefDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend", 923405de19SIan Rogers "MetricExpr": "1 - (tma_frontend_bound + tma_bad_speculation + tma_retiring)", 933405de19SIan Rogers "MetricGroup": "TopdownL1;tma_L1_group", 943405de19SIan Rogers "MetricName": "tma_backend_bound", 953405de19SIan Rogers "PublicDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend. Backend is the portion of the processor core where the out-of-order scheduler dispatches ready uops into their respective execution units; and once completed these uops get retired according to program order. For example; stalls due to data-cache misses or stalls due to the divider unit being overloaded are both categorized under Backend Bound. Backend Bound is further divided into two main categories: Memory Bound and Core Bound.", 963405de19SIan Rogers "ScaleUnit": "100%" 97fd550098SAndi Kleen }, 98fd550098SAndi Kleen { 993405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the Memory subsystem within the Backend was a bottleneck", 100*e85af8a6SIan Rogers "MetricExpr": "(min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.STALLS_L1D_PENDING) + RESOURCE_STALLS.SB) / (min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.CYCLES_NO_DISPATCH) + cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=1@ - cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=3@ if IPC > 1.8 else (cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=2@ - RS_EVENTS.EMPTY_CYCLES if tma_fetch_latency > 0.1 else RESOURCE_STALLS.SB)) * tma_backend_bound", 1013405de19SIan Rogers "MetricGroup": "Backend;TopdownL2;tma_L2_group;tma_backend_bound_group", 1023405de19SIan Rogers "MetricName": "tma_memory_bound", 1033405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the Memory subsystem within the Backend was a bottleneck. Memory Bound estimates fraction of slots where pipeline is likely stalled due to demand load or store instructions. This accounts mainly for (1) non-completed in-flight memory demand loads which coincides with execution units starvation; in addition to (2) cases where stores could impose backpressure on the pipeline when many of them get buffered at the same time (less common out of the two).", 1043405de19SIan Rogers "ScaleUnit": "100%" 1053405de19SIan Rogers }, 1063405de19SIan Rogers { 1073405de19SIan Rogers "BriefDescription": "This metric roughly estimates the fraction of cycles where the Data TLB (DTLB) was missed by load accesses", 1083405de19SIan Rogers "MetricExpr": "(7 * DTLB_LOAD_MISSES.STLB_HIT + DTLB_LOAD_MISSES.WALK_DURATION) / CLKS", 1093405de19SIan Rogers "MetricGroup": "MemoryTLB;TopdownL4;tma_l1_bound_group", 1103405de19SIan Rogers "MetricName": "tma_dtlb_load", 1113405de19SIan Rogers "PublicDescription": "This metric roughly estimates the fraction of cycles where the Data TLB (DTLB) was missed by load accesses. TLBs (Translation Look-aside Buffers) are processor caches for recently used entries out of the Page Tables that are used to map virtual- to physical-addresses by the operating system. This metric approximates the potential delay of demand loads missing the first-level data TLB (assuming worst case scenario with back to back misses to different pages). This includes hitting in the second-level TLB (STLB) as well as performing a hardware page walk on an STLB miss. Sample with: MEM_UOPS_RETIRED.STLB_MISS_LOADS_PS", 1123405de19SIan Rogers "ScaleUnit": "100%" 1133405de19SIan Rogers }, 1143405de19SIan Rogers { 1153405de19SIan Rogers "BriefDescription": "This metric estimates how often the CPU was stalled due to loads accesses to L3 cache or contended with a sibling Core", 116*e85af8a6SIan Rogers "MetricExpr": "MEM_LOAD_UOPS_RETIRED.LLC_HIT / (MEM_LOAD_UOPS_RETIRED.LLC_HIT + 7 * MEM_LOAD_UOPS_RETIRED.LLC_MISS) * CYCLE_ACTIVITY.STALLS_L2_PENDING / CLKS", 1173405de19SIan Rogers "MetricGroup": "CacheMisses;MemoryBound;TmaL3mem;TopdownL3;tma_memory_bound_group", 1183405de19SIan Rogers "MetricName": "tma_l3_bound", 1193405de19SIan Rogers "PublicDescription": "This metric estimates how often the CPU was stalled due to loads accesses to L3 cache or contended with a sibling Core. Avoiding cache misses (i.e. L2 misses/L3 hits) can improve the latency and increase performance. Sample with: MEM_LOAD_UOPS_RETIRED.L3_HIT_PS", 1203405de19SIan Rogers "ScaleUnit": "100%" 1213405de19SIan Rogers }, 1223405de19SIan Rogers { 1233405de19SIan Rogers "BriefDescription": "This metric estimates how often the CPU was stalled on accesses to external memory (DRAM) by loads", 124*e85af8a6SIan Rogers "MetricExpr": "(1 - MEM_LOAD_UOPS_RETIRED.LLC_HIT / (MEM_LOAD_UOPS_RETIRED.LLC_HIT + 7 * MEM_LOAD_UOPS_RETIRED.LLC_MISS)) * CYCLE_ACTIVITY.STALLS_L2_PENDING / CLKS", 1253405de19SIan Rogers "MetricGroup": "MemoryBound;TmaL3mem;TopdownL3;tma_memory_bound_group", 1263405de19SIan Rogers "MetricName": "tma_dram_bound", 1273405de19SIan Rogers "PublicDescription": "This metric estimates how often the CPU was stalled on accesses to external memory (DRAM) by loads. Better caching can improve the latency and increase performance. Sample with: MEM_LOAD_UOPS_RETIRED.L3_MISS_PS", 1283405de19SIan Rogers "ScaleUnit": "100%" 1293405de19SIan Rogers }, 1303405de19SIan Rogers { 1313405de19SIan Rogers "BriefDescription": "This metric estimates fraction of cycles where the core's performance was likely hurt due to approaching bandwidth limits of external memory (DRAM)", 1323405de19SIan Rogers "MetricExpr": "min(CPU_CLK_UNHALTED.THREAD, cpu@OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD\\,cmask\\=6@) / CLKS", 1333405de19SIan Rogers "MetricGroup": "MemoryBW;Offcore;TopdownL4;tma_dram_bound_group", 1343405de19SIan Rogers "MetricName": "tma_mem_bandwidth", 1353405de19SIan Rogers "PublicDescription": "This metric estimates fraction of cycles where the core's performance was likely hurt due to approaching bandwidth limits of external memory (DRAM). The underlying heuristic assumes that a similar off-core traffic is generated by all IA cores. This metric does not aggregate non-data-read requests by this logical processor; requests from other IA Logical Processors/Physical Cores/sockets; or other non-IA devices like GPU; hence the maximum external memory bandwidth limits may or may not be approached when this metric is flagged (see Uncore counters for that).", 1363405de19SIan Rogers "ScaleUnit": "100%" 1373405de19SIan Rogers }, 1383405de19SIan Rogers { 1393405de19SIan Rogers "BriefDescription": "This metric estimates fraction of cycles where the performance was likely hurt due to latency from external memory (DRAM)", 1403405de19SIan Rogers "MetricExpr": "min(CPU_CLK_UNHALTED.THREAD, OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD) / CLKS - tma_mem_bandwidth", 1413405de19SIan Rogers "MetricGroup": "MemoryLat;Offcore;TopdownL4;tma_dram_bound_group", 1423405de19SIan Rogers "MetricName": "tma_mem_latency", 1433405de19SIan Rogers "PublicDescription": "This metric estimates fraction of cycles where the performance was likely hurt due to latency from external memory (DRAM). This metric does not aggregate requests from other Logical Processors/Physical Cores/sockets (see Uncore counters for that).", 1443405de19SIan Rogers "ScaleUnit": "100%" 1453405de19SIan Rogers }, 1463405de19SIan Rogers { 1473405de19SIan Rogers "BriefDescription": "This metric estimates how often CPU was stalled due to RFO store memory accesses; RFO store issue a read-for-ownership request before the write", 1483405de19SIan Rogers "MetricExpr": "RESOURCE_STALLS.SB / CLKS", 1493405de19SIan Rogers "MetricGroup": "MemoryBound;TmaL3mem;TopdownL3;tma_memory_bound_group", 1503405de19SIan Rogers "MetricName": "tma_store_bound", 1513405de19SIan Rogers "PublicDescription": "This metric estimates how often CPU was stalled due to RFO store memory accesses; RFO store issue a read-for-ownership request before the write. Even though store accesses do not typically stall out-of-order CPUs; there are few cases where stores can lead to actual stalls. This metric will be flagged should RFO stores be a bottleneck. Sample with: MEM_UOPS_RETIRED.ALL_STORES_PS", 1523405de19SIan Rogers "ScaleUnit": "100%" 1533405de19SIan Rogers }, 1543405de19SIan Rogers { 1553405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots where Core non-memory issues were of a bottleneck", 1563405de19SIan Rogers "MetricExpr": "tma_backend_bound - tma_memory_bound", 1573405de19SIan Rogers "MetricGroup": "Backend;Compute;TopdownL2;tma_L2_group;tma_backend_bound_group", 1583405de19SIan Rogers "MetricName": "tma_core_bound", 1593405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots where Core non-memory issues were of a bottleneck. Shortage in hardware compute resources; or dependencies in software's instructions are both categorized under Core Bound. Hence it may indicate the machine ran out of an out-of-order resource; certain execution units are overloaded or dependencies in program's data- or instruction-flow are limiting the performance (e.g. FP-chained long-latency arithmetic operations).", 1603405de19SIan Rogers "ScaleUnit": "100%" 1613405de19SIan Rogers }, 1623405de19SIan Rogers { 1633405de19SIan Rogers "BriefDescription": "This metric represents fraction of cycles where the Divider unit was active", 1643405de19SIan Rogers "MetricExpr": "ARITH.FPU_DIV_ACTIVE / CORE_CLKS", 1653405de19SIan Rogers "MetricGroup": "TopdownL3;tma_core_bound_group", 1663405de19SIan Rogers "MetricName": "tma_divider", 1673405de19SIan Rogers "PublicDescription": "This metric represents fraction of cycles where the Divider unit was active. Divide and square root instructions are performed by the Divider unit and can take considerably longer latency than integer or Floating Point addition; subtraction; or multiplication. Sample with: ARITH.DIVIDER_UOPS", 1683405de19SIan Rogers "ScaleUnit": "100%" 1693405de19SIan Rogers }, 1703405de19SIan Rogers { 1713405de19SIan Rogers "BriefDescription": "This metric estimates fraction of cycles the CPU performance was potentially limited due to Core computation issues (non divider-related)", 172*e85af8a6SIan Rogers "MetricExpr": "((min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.CYCLES_NO_DISPATCH) + cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=1@ - cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=3@ if IPC > 1.8 else (cpu@UOPS_DISPATCHED.THREAD\\,cmask\\=2@ - RS_EVENTS.EMPTY_CYCLES if tma_fetch_latency > 0.1 else RESOURCE_STALLS.SB)) - RESOURCE_STALLS.SB - min(CPU_CLK_UNHALTED.THREAD, CYCLE_ACTIVITY.STALLS_L1D_PENDING)) / CLKS", 1733405de19SIan Rogers "MetricGroup": "PortsUtil;TopdownL3;tma_core_bound_group", 1743405de19SIan Rogers "MetricName": "tma_ports_utilization", 1753405de19SIan Rogers "PublicDescription": "This metric estimates fraction of cycles the CPU performance was potentially limited due to Core computation issues (non divider-related). Two distinct categories can be attributed into this metric: (1) heavy data-dependency among contiguous instructions would manifest in this metric - such cases are often referred to as low Instruction Level Parallelism (ILP). (2) Contention on some hardware execution unit other than Divider. For example; when there are too many multiply operations.", 1763405de19SIan Rogers "ScaleUnit": "100%" 177fd550098SAndi Kleen }, 178fd550098SAndi Kleen { 179fd550098SAndi Kleen "BriefDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired", 1803405de19SIan Rogers "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / SLOTS", 1813405de19SIan Rogers "MetricGroup": "TopdownL1;tma_L1_group", 1823405de19SIan Rogers "MetricName": "tma_retiring", 1833405de19SIan Rogers "PublicDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired. Ideally; all pipeline slots would be attributed to the Retiring category. Retiring of 100% would indicate the maximum Pipeline_Width throughput was achieved. Maximizing Retiring typically increases the Instructions-per-cycle (see IPC metric). Note that a high Retiring value does not necessary mean there is no room for more performance. For example; Heavy-operations or Microcode Assists are categorized under Retiring. They often indicate suboptimal performance and can often be optimized or avoided. Sample with: UOPS_RETIRED.RETIRE_SLOTS", 1843405de19SIan Rogers "ScaleUnit": "100%" 185fd550098SAndi Kleen }, 186fd550098SAndi Kleen { 1873405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots where the CPU was retiring light-weight operations -- instructions that require no more than one uop (micro-operation)", 1883405de19SIan Rogers "MetricExpr": "tma_retiring - tma_heavy_operations", 1893405de19SIan Rogers "MetricGroup": "Retire;TopdownL2;tma_L2_group;tma_retiring_group", 1903405de19SIan Rogers "MetricName": "tma_light_operations", 1913405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots where the CPU was retiring light-weight operations -- instructions that require no more than one uop (micro-operation). This correlates with total number of instructions used by the program. A uops-per-instruction (see UPI metric) ratio of 1 or less should be expected for decently optimized software running on Intel Core/Xeon products. While this often indicates efficient X86 instructions were executed; high value does not necessarily mean better performance cannot be achieved. Sample with: INST_RETIRED.PREC_DIST", 1923405de19SIan Rogers "ScaleUnit": "100%" 1933405de19SIan Rogers }, 1943405de19SIan Rogers { 1953405de19SIan Rogers "BriefDescription": "This metric represents overall arithmetic floating-point (FP) operations fraction the CPU has executed (retired)", 1963405de19SIan Rogers "MetricExpr": "tma_x87_use + tma_fp_scalar + tma_fp_vector", 1973405de19SIan Rogers "MetricGroup": "HPC;TopdownL3;tma_light_operations_group", 1983405de19SIan Rogers "MetricName": "tma_fp_arith", 1993405de19SIan Rogers "PublicDescription": "This metric represents overall arithmetic floating-point (FP) operations fraction the CPU has executed (retired). Note this metric's value may exceed its parent due to use of \"Uops\" CountDomain and FMA double-counting.", 2003405de19SIan Rogers "ScaleUnit": "100%" 2013405de19SIan Rogers }, 2023405de19SIan Rogers { 2033405de19SIan Rogers "BriefDescription": "This metric serves as an approximation of legacy x87 usage", 2043405de19SIan Rogers "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS * FP_COMP_OPS_EXE.X87 / UOPS_DISPATCHED.THREAD", 2053405de19SIan Rogers "MetricGroup": "Compute;TopdownL4;tma_fp_arith_group", 2063405de19SIan Rogers "MetricName": "tma_x87_use", 2073405de19SIan Rogers "PublicDescription": "This metric serves as an approximation of legacy x87 usage. It accounts for instructions beyond X87 FP arithmetic operations; hence may be used as a thermometer to avoid X87 high usage and preferably upgrade to modern ISA. See Tip under Tuning Hint.", 2083405de19SIan Rogers "ScaleUnit": "100%" 2093405de19SIan Rogers }, 2103405de19SIan Rogers { 2113405de19SIan Rogers "BriefDescription": "This metric approximates arithmetic floating-point (FP) scalar uops fraction the CPU has retired", 2123405de19SIan Rogers "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE) / UOPS_DISPATCHED.THREAD", 2133405de19SIan Rogers "MetricGroup": "Compute;Flops;TopdownL4;tma_fp_arith_group", 2143405de19SIan Rogers "MetricName": "tma_fp_scalar", 2153405de19SIan Rogers "PublicDescription": "This metric approximates arithmetic floating-point (FP) scalar uops fraction the CPU has retired. May overcount due to FMA double counting.", 2163405de19SIan Rogers "ScaleUnit": "100%" 2173405de19SIan Rogers }, 2183405de19SIan Rogers { 2193405de19SIan Rogers "BriefDescription": "This metric approximates arithmetic floating-point (FP) vector uops fraction the CPU has retired aggregated across all vector widths", 2203405de19SIan Rogers "MetricExpr": "(FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) / UOPS_DISPATCHED.THREAD", 2213405de19SIan Rogers "MetricGroup": "Compute;Flops;TopdownL4;tma_fp_arith_group", 2223405de19SIan Rogers "MetricName": "tma_fp_vector", 2233405de19SIan Rogers "PublicDescription": "This metric approximates arithmetic floating-point (FP) vector uops fraction the CPU has retired aggregated across all vector widths. May overcount due to FMA double counting.", 2243405de19SIan Rogers "ScaleUnit": "100%" 2253405de19SIan Rogers }, 2263405de19SIan Rogers { 2273405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots where the CPU was retiring heavy-weight operations -- instructions that require two or more uops or microcoded sequences", 2283405de19SIan Rogers "MetricExpr": "tma_microcode_sequencer", 2293405de19SIan Rogers "MetricGroup": "Retire;TopdownL2;tma_L2_group;tma_retiring_group", 2303405de19SIan Rogers "MetricName": "tma_heavy_operations", 2313405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots where the CPU was retiring heavy-weight operations -- instructions that require two or more uops or microcoded sequences. This highly-correlates with the uop length of these instructions/sequences.", 2323405de19SIan Rogers "ScaleUnit": "100%" 2333405de19SIan Rogers }, 2343405de19SIan Rogers { 2353405de19SIan Rogers "BriefDescription": "This metric represents fraction of slots the CPU was retiring uops fetched by the Microcode Sequencer (MS) unit", 236*e85af8a6SIan Rogers "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / UOPS_ISSUED.ANY * IDQ.MS_UOPS / SLOTS", 2373405de19SIan Rogers "MetricGroup": "MicroSeq;TopdownL3;tma_heavy_operations_group", 2383405de19SIan Rogers "MetricName": "tma_microcode_sequencer", 2393405de19SIan Rogers "PublicDescription": "This metric represents fraction of slots the CPU was retiring uops fetched by the Microcode Sequencer (MS) unit. The MS is used for CISC instructions not supported by the default decoders (like repeat move strings; or CPUID); or by microcode assists used to address some operation modes (like in Floating Point assists). These cases can often be avoided. Sample with: IDQ.MS_UOPS", 2403405de19SIan Rogers "ScaleUnit": "100%" 241fd550098SAndi Kleen }, 242fd550098SAndi Kleen { 24361ec07f5SHaiyan Song "BriefDescription": "Instructions Per Cycle (per Logical Processor)", 2443405de19SIan Rogers "MetricExpr": "INST_RETIRED.ANY / CLKS", 2452782403cSIan Rogers "MetricGroup": "Ret;Summary", 24628bc0ddbSAndi Kleen "MetricName": "IPC" 24728bc0ddbSAndi Kleen }, 24828bc0ddbSAndi Kleen { 249fd550098SAndi Kleen "BriefDescription": "Uops Per Instruction", 25061ec07f5SHaiyan Song "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / INST_RETIRED.ANY", 2512782403cSIan Rogers "MetricGroup": "Pipeline;Ret;Retire", 25228bc0ddbSAndi Kleen "MetricName": "UPI" 25328bc0ddbSAndi Kleen }, 25428bc0ddbSAndi Kleen { 25561ec07f5SHaiyan Song "BriefDescription": "Cycles Per Instruction (per Logical Processor)", 2563405de19SIan Rogers "MetricExpr": "1 / IPC", 2573405de19SIan Rogers "MetricGroup": "Mem;Pipeline", 25828bc0ddbSAndi Kleen "MetricName": "CPI" 25928bc0ddbSAndi Kleen }, 26028bc0ddbSAndi Kleen { 26161ec07f5SHaiyan Song "BriefDescription": "Per-Logical Processor actual clocks when the Logical Processor is active.", 26228bc0ddbSAndi Kleen "MetricExpr": "CPU_CLK_UNHALTED.THREAD", 2632782403cSIan Rogers "MetricGroup": "Pipeline", 26428bc0ddbSAndi Kleen "MetricName": "CLKS" 26528bc0ddbSAndi Kleen }, 26628bc0ddbSAndi Kleen { 2672782403cSIan Rogers "BriefDescription": "Total issue-pipeline slots (per-Physical Core till ICL; per-Logical Processor ICL onward)", 2683405de19SIan Rogers "MetricExpr": "4 * CORE_CLKS", 2693405de19SIan Rogers "MetricGroup": "tma_L1_group", 27028bc0ddbSAndi Kleen "MetricName": "SLOTS" 27128bc0ddbSAndi Kleen }, 27228bc0ddbSAndi Kleen { 2732782403cSIan Rogers "BriefDescription": "The ratio of Executed- by Issued-Uops", 2742782403cSIan Rogers "MetricExpr": "UOPS_DISPATCHED.THREAD / UOPS_ISSUED.ANY", 2752782403cSIan Rogers "MetricGroup": "Cor;Pipeline", 2762782403cSIan Rogers "MetricName": "Execute_per_Issue", 2772782403cSIan Rogers "PublicDescription": "The ratio of Executed- by Issued-Uops. Ratio > 1 suggests high rate of uop micro-fusions. Ratio < 1 suggest high rate of \"execute\" at rename stage." 27828bc0ddbSAndi Kleen }, 27928bc0ddbSAndi Kleen { 2802782403cSIan Rogers "BriefDescription": "Instructions Per Cycle across hyper-threads (per physical core)", 2813405de19SIan Rogers "MetricExpr": "INST_RETIRED.ANY / CORE_CLKS", 2823405de19SIan Rogers "MetricGroup": "Ret;SMT;tma_L1_group", 28328bc0ddbSAndi Kleen "MetricName": "CoreIPC" 28428bc0ddbSAndi Kleen }, 28528bc0ddbSAndi Kleen { 286fd550098SAndi Kleen "BriefDescription": "Floating Point Operations Per Cycle", 287*e85af8a6SIan Rogers "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE + 2 * FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + 4 * (FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) + 8 * SIMD_FP_256.PACKED_SINGLE) / CORE_CLKS", 2883405de19SIan Rogers "MetricGroup": "Flops;Ret", 289fd550098SAndi Kleen "MetricName": "FLOPc" 290fd550098SAndi Kleen }, 291fd550098SAndi Kleen { 292376d8b58SIan Rogers "BriefDescription": "Instruction-Level-Parallelism (average number of uops executed when there is execution) per-core", 293*e85af8a6SIan Rogers "MetricExpr": "UOPS_DISPATCHED.THREAD / (cpu@UOPS_DISPATCHED.CORE\\,cmask\\=1@ / 2 if #SMT_on else cpu@UOPS_DISPATCHED.CORE\\,cmask\\=1@)", 2942782403cSIan Rogers "MetricGroup": "Backend;Cor;Pipeline;PortsUtil", 29528bc0ddbSAndi Kleen "MetricName": "ILP" 29628bc0ddbSAndi Kleen }, 29728bc0ddbSAndi Kleen { 29861ec07f5SHaiyan Song "BriefDescription": "Core actual clocks when any Logical Processor is active on the Physical Core", 299*e85af8a6SIan Rogers "MetricExpr": "(CPU_CLK_UNHALTED.THREAD / 2 * (1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK) if #core_wide < 1 else (CPU_CLK_UNHALTED.THREAD_ANY / 2 if #SMT_on else CLKS))", 30028bc0ddbSAndi Kleen "MetricGroup": "SMT", 30128bc0ddbSAndi Kleen "MetricName": "CORE_CLKS" 30228bc0ddbSAndi Kleen }, 30328bc0ddbSAndi Kleen { 3043405de19SIan Rogers "BriefDescription": "Total number of retired Instructions Sample with: INST_RETIRED.PREC_DIST", 3052782403cSIan Rogers "MetricExpr": "INST_RETIRED.ANY", 3063405de19SIan Rogers "MetricGroup": "Summary;tma_L1_group", 3072782403cSIan Rogers "MetricName": "Instructions" 3082782403cSIan Rogers }, 3092782403cSIan Rogers { 310376d8b58SIan Rogers "BriefDescription": "Average number of Uops retired in cycles where at least one uop has retired.", 311376d8b58SIan Rogers "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / cpu@UOPS_RETIRED.RETIRE_SLOTS\\,cmask\\=1@", 312376d8b58SIan Rogers "MetricGroup": "Pipeline;Ret", 313376d8b58SIan Rogers "MetricName": "Retire" 314376d8b58SIan Rogers }, 315376d8b58SIan Rogers { 3162782403cSIan Rogers "BriefDescription": "Fraction of Uops delivered by the DSB (aka Decoded ICache; or Uop Cache)", 317*e85af8a6SIan Rogers "MetricExpr": "IDQ.DSB_UOPS / (IDQ.DSB_UOPS + LSD.UOPS + IDQ.MITE_UOPS + IDQ.MS_UOPS)", 3182782403cSIan Rogers "MetricGroup": "DSB;Fed;FetchBW", 3192782403cSIan Rogers "MetricName": "DSB_Coverage" 3202782403cSIan Rogers }, 3212782403cSIan Rogers { 322fd550098SAndi Kleen "BriefDescription": "Average CPU Utilization", 323*e85af8a6SIan Rogers "MetricExpr": "CPU_CLK_UNHALTED.REF_TSC / TSC", 3242782403cSIan Rogers "MetricGroup": "HPC;Summary", 32528bc0ddbSAndi Kleen "MetricName": "CPU_Utilization" 32628bc0ddbSAndi Kleen }, 32728bc0ddbSAndi Kleen { 3282782403cSIan Rogers "BriefDescription": "Measured Average Frequency for unhalted processors [GHz]", 329*e85af8a6SIan Rogers "MetricExpr": "Turbo_Utilization * TSC / 1e9 / duration_time", 3303405de19SIan Rogers "MetricGroup": "Power;Summary", 3312782403cSIan Rogers "MetricName": "Average_Frequency" 3322782403cSIan Rogers }, 3332782403cSIan Rogers { 33428bc0ddbSAndi Kleen "BriefDescription": "Giga Floating Point Operations Per Second", 335*e85af8a6SIan Rogers "MetricExpr": "(FP_COMP_OPS_EXE.SSE_SCALAR_SINGLE + FP_COMP_OPS_EXE.SSE_SCALAR_DOUBLE + 2 * FP_COMP_OPS_EXE.SSE_PACKED_DOUBLE + 4 * (FP_COMP_OPS_EXE.SSE_PACKED_SINGLE + SIMD_FP_256.PACKED_DOUBLE) + 8 * SIMD_FP_256.PACKED_SINGLE) / 1e9 / duration_time", 3362782403cSIan Rogers "MetricGroup": "Cor;Flops;HPC", 337376d8b58SIan Rogers "MetricName": "GFLOPs", 338376d8b58SIan Rogers "PublicDescription": "Giga Floating Point Operations Per Second. Aggregate across all supported options of: FP precisions, scalar and vector instructions, vector-width and AMX engine." 33928bc0ddbSAndi Kleen }, 34028bc0ddbSAndi Kleen { 341fd550098SAndi Kleen "BriefDescription": "Average Frequency Utilization relative nominal frequency", 3423405de19SIan Rogers "MetricExpr": "CLKS / CPU_CLK_UNHALTED.REF_TSC", 34328bc0ddbSAndi Kleen "MetricGroup": "Power", 34428bc0ddbSAndi Kleen "MetricName": "Turbo_Utilization" 34528bc0ddbSAndi Kleen }, 34628bc0ddbSAndi Kleen { 34761ec07f5SHaiyan Song "BriefDescription": "Fraction of cycles where both hardware Logical Processors were active", 348*e85af8a6SIan Rogers "MetricExpr": "(1 - CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / (CPU_CLK_UNHALTED.REF_XCLK_ANY / 2) if #SMT_on else 0)", 3492782403cSIan Rogers "MetricGroup": "SMT", 35028bc0ddbSAndi Kleen "MetricName": "SMT_2T_Utilization" 35128bc0ddbSAndi Kleen }, 35228bc0ddbSAndi Kleen { 3532782403cSIan Rogers "BriefDescription": "Fraction of cycles spent in the Operating System (OS) Kernel mode", 3542782403cSIan Rogers "MetricExpr": "CPU_CLK_UNHALTED.THREAD_P:k / CPU_CLK_UNHALTED.THREAD", 3552782403cSIan Rogers "MetricGroup": "OS", 35628bc0ddbSAndi Kleen "MetricName": "Kernel_Utilization" 35728bc0ddbSAndi Kleen }, 35828bc0ddbSAndi Kleen { 3592782403cSIan Rogers "BriefDescription": "Cycles Per Instruction for the Operating System (OS) Kernel mode", 3602782403cSIan Rogers "MetricExpr": "CPU_CLK_UNHALTED.THREAD_P:k / INST_RETIRED.ANY_P:k", 3612782403cSIan Rogers "MetricGroup": "OS", 3622782403cSIan Rogers "MetricName": "Kernel_CPI" 3632782403cSIan Rogers }, 3642782403cSIan Rogers { 365fd550098SAndi Kleen "BriefDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]", 366*e85af8a6SIan Rogers "MetricExpr": "64 * (UNC_M_CAS_COUNT.RD + UNC_M_CAS_COUNT.WR) / 1e9 / duration_time", 3672782403cSIan Rogers "MetricGroup": "HPC;Mem;MemoryBW;SoC", 368fd550098SAndi Kleen "MetricName": "DRAM_BW_Use" 369fd550098SAndi Kleen }, 370fd550098SAndi Kleen { 371*e85af8a6SIan Rogers "BriefDescription": "Average latency of data read request to external memory (in nanoseconds). Accounts for demand loads and L1/L2 prefetches", 372*e85af8a6SIan Rogers "MetricExpr": "1e9 * (UNC_C_TOR_OCCUPANCY.MISS_OPCODE@filter_opc\\=0x182@ / UNC_C_TOR_INSERTS.MISS_OPCODE@filter_opc\\=0x182@) / (Socket_CLKS / duration_time)", 373*e85af8a6SIan Rogers "MetricGroup": "Mem;MemoryLat;SoC", 374*e85af8a6SIan Rogers "MetricName": "MEM_Read_Latency" 375*e85af8a6SIan Rogers }, 376*e85af8a6SIan Rogers { 377*e85af8a6SIan Rogers "BriefDescription": "Average number of parallel data read requests to external memory. Accounts for demand loads and L1/L2 prefetches", 378*e85af8a6SIan Rogers "MetricExpr": "UNC_C_TOR_OCCUPANCY.MISS_OPCODE@filter_opc\\=0x182@ / UNC_C_TOR_OCCUPANCY.MISS_OPCODE@filter_opc\\=0x182\\,thresh\\=1@", 379*e85af8a6SIan Rogers "MetricGroup": "Mem;MemoryBW;SoC", 380*e85af8a6SIan Rogers "MetricName": "MEM_Parallel_Reads" 381*e85af8a6SIan Rogers }, 382*e85af8a6SIan Rogers { 383fd550098SAndi Kleen "BriefDescription": "Socket actual clocks when any core is active on that socket", 38461ec07f5SHaiyan Song "MetricExpr": "cbox_0@event\\=0x0@", 3852782403cSIan Rogers "MetricGroup": "SoC", 386fd550098SAndi Kleen "MetricName": "Socket_CLKS" 387fd550098SAndi Kleen }, 388fd550098SAndi Kleen { 3892782403cSIan Rogers "BriefDescription": "Instructions per Far Branch ( Far Branches apply upon transition from application to operating system, handling interrupts, exceptions) [lower number means higher occurrence rate]", 3902782403cSIan Rogers "MetricExpr": "INST_RETIRED.ANY / BR_INST_RETIRED.FAR_BRANCH:u", 3912782403cSIan Rogers "MetricGroup": "Branches;OS", 3922782403cSIan Rogers "MetricName": "IpFarBranch" 3932782403cSIan Rogers }, 3942782403cSIan Rogers { 395*e85af8a6SIan Rogers "BriefDescription": "Uncore frequency per die [GHZ]", 396*e85af8a6SIan Rogers "MetricExpr": "Socket_CLKS / #num_dies / duration_time / 1e9", 397*e85af8a6SIan Rogers "MetricGroup": "SoC", 398*e85af8a6SIan Rogers "MetricName": "UNCORE_FREQ" 399*e85af8a6SIan Rogers }, 400*e85af8a6SIan Rogers { 40161ec07f5SHaiyan Song "BriefDescription": "C3 residency percent per core", 402*e85af8a6SIan Rogers "MetricExpr": "cstate_core@c3\\-residency@ / TSC", 40328bc0ddbSAndi Kleen "MetricGroup": "Power", 404*e85af8a6SIan Rogers "MetricName": "C3_Core_Residency", 405*e85af8a6SIan Rogers "ScaleUnit": "100%" 40628bc0ddbSAndi Kleen }, 40728bc0ddbSAndi Kleen { 40861ec07f5SHaiyan Song "BriefDescription": "C6 residency percent per core", 409*e85af8a6SIan Rogers "MetricExpr": "cstate_core@c6\\-residency@ / TSC", 41028bc0ddbSAndi Kleen "MetricGroup": "Power", 411*e85af8a6SIan Rogers "MetricName": "C6_Core_Residency", 412*e85af8a6SIan Rogers "ScaleUnit": "100%" 41328bc0ddbSAndi Kleen }, 41428bc0ddbSAndi Kleen { 41561ec07f5SHaiyan Song "BriefDescription": "C7 residency percent per core", 416*e85af8a6SIan Rogers "MetricExpr": "cstate_core@c7\\-residency@ / TSC", 41728bc0ddbSAndi Kleen "MetricGroup": "Power", 418*e85af8a6SIan Rogers "MetricName": "C7_Core_Residency", 419*e85af8a6SIan Rogers "ScaleUnit": "100%" 42028bc0ddbSAndi Kleen }, 42128bc0ddbSAndi Kleen { 42261ec07f5SHaiyan Song "BriefDescription": "C2 residency percent per package", 423*e85af8a6SIan Rogers "MetricExpr": "cstate_pkg@c2\\-residency@ / TSC", 42428bc0ddbSAndi Kleen "MetricGroup": "Power", 425*e85af8a6SIan Rogers "MetricName": "C2_Pkg_Residency", 426*e85af8a6SIan Rogers "ScaleUnit": "100%" 42728bc0ddbSAndi Kleen }, 42828bc0ddbSAndi Kleen { 42961ec07f5SHaiyan Song "BriefDescription": "C3 residency percent per package", 430*e85af8a6SIan Rogers "MetricExpr": "cstate_pkg@c3\\-residency@ / TSC", 43128bc0ddbSAndi Kleen "MetricGroup": "Power", 432*e85af8a6SIan Rogers "MetricName": "C3_Pkg_Residency", 433*e85af8a6SIan Rogers "ScaleUnit": "100%" 43428bc0ddbSAndi Kleen }, 43528bc0ddbSAndi Kleen { 43661ec07f5SHaiyan Song "BriefDescription": "C6 residency percent per package", 437*e85af8a6SIan Rogers "MetricExpr": "cstate_pkg@c6\\-residency@ / TSC", 43828bc0ddbSAndi Kleen "MetricGroup": "Power", 439*e85af8a6SIan Rogers "MetricName": "C6_Pkg_Residency", 440*e85af8a6SIan Rogers "ScaleUnit": "100%" 44128bc0ddbSAndi Kleen }, 44228bc0ddbSAndi Kleen { 44361ec07f5SHaiyan Song "BriefDescription": "C7 residency percent per package", 444*e85af8a6SIan Rogers "MetricExpr": "cstate_pkg@c7\\-residency@ / TSC", 44528bc0ddbSAndi Kleen "MetricGroup": "Power", 446*e85af8a6SIan Rogers "MetricName": "C7_Pkg_Residency", 447*e85af8a6SIan Rogers "ScaleUnit": "100%" 44828bc0ddbSAndi Kleen } 44928bc0ddbSAndi Kleen] 450