16b138c7bSAndi Kleen[
26b138c7bSAndi Kleen    {
3*62201368SIan Rogers        "BriefDescription": "DRAM Activate Count; Activate due to Write",
4*62201368SIan Rogers        "Counter": "0,1,2,3",
5*62201368SIan Rogers        "EventCode": "0x1",
6*62201368SIan Rogers        "EventName": "UNC_M_ACT_COUNT.BYP",
7*62201368SIan Rogers        "PerPkg": "1",
8*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel.  Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS.  One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.",
9*62201368SIan Rogers        "UMask": "0x8",
10*62201368SIan Rogers        "Unit": "iMC"
11*62201368SIan Rogers    },
12*62201368SIan Rogers    {
13*62201368SIan Rogers        "BriefDescription": "DRAM Activate Count; Activate due to Read",
146b138c7bSAndi Kleen        "Counter": "0,1,2,3",
156b138c7bSAndi Kleen        "EventCode": "0x1",
166b138c7bSAndi Kleen        "EventName": "UNC_M_ACT_COUNT.RD",
176b138c7bSAndi Kleen        "PerPkg": "1",
18*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel.  Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS.  One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.",
19*62201368SIan Rogers        "UMask": "0x1",
20*62201368SIan Rogers        "Unit": "iMC"
21*62201368SIan Rogers    },
22*62201368SIan Rogers    {
23*62201368SIan Rogers        "BriefDescription": "DRAM Activate Count; Activate due to Write",
24*62201368SIan Rogers        "Counter": "0,1,2,3",
25*62201368SIan Rogers        "EventCode": "0x1",
26*62201368SIan Rogers        "EventName": "UNC_M_ACT_COUNT.WR",
27*62201368SIan Rogers        "PerPkg": "1",
28*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel.  Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS.  One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.",
29*62201368SIan Rogers        "UMask": "0x2",
30*62201368SIan Rogers        "Unit": "iMC"
31*62201368SIan Rogers    },
32*62201368SIan Rogers    {
33*62201368SIan Rogers        "BriefDescription": "ACT command issued by 2 cycle bypass",
34*62201368SIan Rogers        "Counter": "0,1,2,3",
35*62201368SIan Rogers        "EventCode": "0xa1",
36*62201368SIan Rogers        "EventName": "UNC_M_BYP_CMDS.ACT",
37*62201368SIan Rogers        "PerPkg": "1",
38*62201368SIan Rogers        "UMask": "0x1",
39*62201368SIan Rogers        "Unit": "iMC"
40*62201368SIan Rogers    },
41*62201368SIan Rogers    {
42*62201368SIan Rogers        "BriefDescription": "CAS command issued by 2 cycle bypass",
43*62201368SIan Rogers        "Counter": "0,1,2,3",
44*62201368SIan Rogers        "EventCode": "0xa1",
45*62201368SIan Rogers        "EventName": "UNC_M_BYP_CMDS.CAS",
46*62201368SIan Rogers        "PerPkg": "1",
47*62201368SIan Rogers        "UMask": "0x2",
48*62201368SIan Rogers        "Unit": "iMC"
49*62201368SIan Rogers    },
50*62201368SIan Rogers    {
51*62201368SIan Rogers        "BriefDescription": "PRE command issued by 2 cycle bypass",
52*62201368SIan Rogers        "Counter": "0,1,2,3",
53*62201368SIan Rogers        "EventCode": "0xa1",
54*62201368SIan Rogers        "EventName": "UNC_M_BYP_CMDS.PRE",
55*62201368SIan Rogers        "PerPkg": "1",
56*62201368SIan Rogers        "UMask": "0x4",
57*62201368SIan Rogers        "Unit": "iMC"
58*62201368SIan Rogers    },
59*62201368SIan Rogers    {
60*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM WR_CAS (w/ and w/out auto-pre)",
61*62201368SIan Rogers        "Counter": "0,1,2,3",
62*62201368SIan Rogers        "EventCode": "0x4",
63*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.ALL",
64*62201368SIan Rogers        "PerPkg": "1",
65*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM CAS commands issued on this channel.",
66*62201368SIan Rogers        "UMask": "0xF",
67*62201368SIan Rogers        "Unit": "iMC"
68*62201368SIan Rogers    },
69*62201368SIan Rogers    {
70*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM Reads (RD_CAS + Underfills)",
71*62201368SIan Rogers        "Counter": "0,1,2,3",
72*62201368SIan Rogers        "EventCode": "0x4",
73*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.RD",
74*62201368SIan Rogers        "PerPkg": "1",
75*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM Read CAS commands issued on this channel (including underfills).",
76afba2b08SIan Rogers        "UMask": "0x3",
776b138c7bSAndi Kleen        "Unit": "iMC"
786b138c7bSAndi Kleen    },
796b138c7bSAndi Kleen    {
80*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM RD_CAS (w/ and w/out auto-pre)",
816b138c7bSAndi Kleen        "Counter": "0,1,2,3",
826b138c7bSAndi Kleen        "EventCode": "0x4",
83*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.RD_REG",
846b138c7bSAndi Kleen        "PerPkg": "1",
85*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number or DRAM Read CAS commands issued on this channel.  This includes both regular RD CAS commands as well as those with implicit Precharge.  AutoPre is only used in systems that are using closed page policy.  We do not filter based on major mode, as RD_CAS is not issued during WMM (with the exception of underfills).",
86*62201368SIan Rogers        "UMask": "0x1",
876b138c7bSAndi Kleen        "Unit": "iMC"
886b138c7bSAndi Kleen    },
896b138c7bSAndi Kleen    {
90*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Read CAS issued in RMM",
916b138c7bSAndi Kleen        "Counter": "0,1,2,3",
926b138c7bSAndi Kleen        "EventCode": "0x4",
93*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.RD_RMM",
946b138c7bSAndi Kleen        "PerPkg": "1",
95*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands",
96*62201368SIan Rogers        "UMask": "0x20",
97*62201368SIan Rogers        "Unit": "iMC"
98*62201368SIan Rogers    },
99*62201368SIan Rogers    {
100*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Underfill Read Issued",
101*62201368SIan Rogers        "Counter": "0,1,2,3",
102*62201368SIan Rogers        "EventCode": "0x4",
103*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.RD_UNDERFILL",
104*62201368SIan Rogers        "PerPkg": "1",
105*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the number of underfill reads that are issued by the memory controller.  This will generally be about the same as the number of partial writes, but may be slightly less because of partials hitting in the WPQ.  While it is possible for underfills to be issed in both WMM and RMM, this event counts both.",
106*62201368SIan Rogers        "UMask": "0x2",
107*62201368SIan Rogers        "Unit": "iMC"
108*62201368SIan Rogers    },
109*62201368SIan Rogers    {
110*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Read CAS issued in WMM",
111*62201368SIan Rogers        "Counter": "0,1,2,3",
112*62201368SIan Rogers        "EventCode": "0x4",
113*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.RD_WMM",
114*62201368SIan Rogers        "PerPkg": "1",
115*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands",
116*62201368SIan Rogers        "UMask": "0x10",
117*62201368SIan Rogers        "Unit": "iMC"
118*62201368SIan Rogers    },
119*62201368SIan Rogers    {
120*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM WR_CAS (both Modes)",
121*62201368SIan Rogers        "Counter": "0,1,2,3",
122*62201368SIan Rogers        "EventCode": "0x4",
123*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.WR",
124*62201368SIan Rogers        "PerPkg": "1",
125*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM Write CAS commands issued on this channel.",
1266b138c7bSAndi Kleen        "UMask": "0xC",
1276b138c7bSAndi Kleen        "Unit": "iMC"
1286b138c7bSAndi Kleen    },
1296b138c7bSAndi Kleen    {
130*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; DRAM WR_CAS (w/ and w/out auto-pre) in Read Major Mode",
1316b138c7bSAndi Kleen        "Counter": "0,1,2,3",
132*62201368SIan Rogers        "EventCode": "0x4",
133*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.WR_RMM",
134*62201368SIan Rogers        "PerPkg": "1",
135*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of Opportunistic DRAM Write CAS commands issued on this channel while in Read-Major-Mode.",
136*62201368SIan Rogers        "UMask": "0x8",
137*62201368SIan Rogers        "Unit": "iMC"
138*62201368SIan Rogers    },
139*62201368SIan Rogers    {
140*62201368SIan Rogers        "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; DRAM WR_CAS (w/ and w/out auto-pre) in Write Major Mode",
141*62201368SIan Rogers        "Counter": "0,1,2,3",
142*62201368SIan Rogers        "EventCode": "0x4",
143*62201368SIan Rogers        "EventName": "UNC_M_CAS_COUNT.WR_WMM",
144*62201368SIan Rogers        "PerPkg": "1",
145*62201368SIan Rogers        "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number or DRAM Write CAS commands issued on this channel while in Write-Major-Mode.",
146*62201368SIan Rogers        "UMask": "0x4",
147*62201368SIan Rogers        "Unit": "iMC"
148*62201368SIan Rogers    },
149*62201368SIan Rogers    {
150*62201368SIan Rogers        "BriefDescription": "DRAM Clockticks",
151*62201368SIan Rogers        "Counter": "0,1,2,3",
152*62201368SIan Rogers        "EventName": "UNC_M_DCLOCKTICKS",
1536b138c7bSAndi Kleen        "PerPkg": "1",
1546b138c7bSAndi Kleen        "Unit": "iMC"
1556b138c7bSAndi Kleen    },
1566b138c7bSAndi Kleen    {
157*62201368SIan Rogers        "BriefDescription": "DRAM Precharge All Commands",
158*62201368SIan Rogers        "Counter": "0,1,2,3",
159*62201368SIan Rogers        "EventCode": "0x6",
160*62201368SIan Rogers        "EventName": "UNC_M_DRAM_PRE_ALL",
161*62201368SIan Rogers        "PerPkg": "1",
162*62201368SIan Rogers        "PublicDescription": "Counts the number of times that the precharge all command was sent.",
163*62201368SIan Rogers        "Unit": "iMC"
164*62201368SIan Rogers    },
165*62201368SIan Rogers    {
166*62201368SIan Rogers        "BriefDescription": "Number of DRAM Refreshes Issued",
167*62201368SIan Rogers        "Counter": "0,1,2,3",
168*62201368SIan Rogers        "EventCode": "0x5",
169*62201368SIan Rogers        "EventName": "UNC_M_DRAM_REFRESH.HIGH",
170*62201368SIan Rogers        "PerPkg": "1",
171*62201368SIan Rogers        "PublicDescription": "Counts the number of refreshes issued.",
172*62201368SIan Rogers        "UMask": "0x4",
173*62201368SIan Rogers        "Unit": "iMC"
174*62201368SIan Rogers    },
175*62201368SIan Rogers    {
176*62201368SIan Rogers        "BriefDescription": "Number of DRAM Refreshes Issued",
177*62201368SIan Rogers        "Counter": "0,1,2,3",
178*62201368SIan Rogers        "EventCode": "0x5",
179*62201368SIan Rogers        "EventName": "UNC_M_DRAM_REFRESH.PANIC",
180*62201368SIan Rogers        "PerPkg": "1",
181*62201368SIan Rogers        "PublicDescription": "Counts the number of refreshes issued.",
182*62201368SIan Rogers        "UMask": "0x2",
183*62201368SIan Rogers        "Unit": "iMC"
184*62201368SIan Rogers    },
185*62201368SIan Rogers    {
186*62201368SIan Rogers        "BriefDescription": "ECC Correctable Errors",
187*62201368SIan Rogers        "Counter": "0,1,2,3",
188*62201368SIan Rogers        "EventCode": "0x9",
189*62201368SIan Rogers        "EventName": "UNC_M_ECC_CORRECTABLE_ERRORS",
190*62201368SIan Rogers        "PerPkg": "1",
191*62201368SIan Rogers        "PublicDescription": "Counts the number of ECC errors detected and corrected by the iMC on this channel.  This counter is only useful with ECC DRAM devices.  This count will increment one time for each correction regardless of the number of bits corrected.  The iMC can correct up to 4 bit errors in independent channel mode and 8 bit erros in lockstep mode.",
192*62201368SIan Rogers        "Unit": "iMC"
193*62201368SIan Rogers    },
194*62201368SIan Rogers    {
195*62201368SIan Rogers        "BriefDescription": "Cycles in a Major Mode; Isoch Major Mode",
196*62201368SIan Rogers        "Counter": "0,1,2,3",
197*62201368SIan Rogers        "EventCode": "0x7",
198*62201368SIan Rogers        "EventName": "UNC_M_MAJOR_MODES.ISOCH",
199*62201368SIan Rogers        "PerPkg": "1",
200*62201368SIan Rogers        "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel.   Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; We group these two modes together so that we can use four counters to track each of the major modes at one time.  These major modes are used whenever there is an ISOCH txn in the memory controller.  In these mode, only ISOCH transactions are processed.",
201*62201368SIan Rogers        "UMask": "0x8",
202*62201368SIan Rogers        "Unit": "iMC"
203*62201368SIan Rogers    },
204*62201368SIan Rogers    {
205*62201368SIan Rogers        "BriefDescription": "Cycles in a Major Mode; Partial Major Mode",
206*62201368SIan Rogers        "Counter": "0,1,2,3",
207*62201368SIan Rogers        "EventCode": "0x7",
208*62201368SIan Rogers        "EventName": "UNC_M_MAJOR_MODES.PARTIAL",
209*62201368SIan Rogers        "PerPkg": "1",
210*62201368SIan Rogers        "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel.   Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; This major mode is used to drain starved underfill reads.  Regular reads and writes are blocked and only underfill reads will be processed.",
211*62201368SIan Rogers        "UMask": "0x4",
212*62201368SIan Rogers        "Unit": "iMC"
213*62201368SIan Rogers    },
214*62201368SIan Rogers    {
215*62201368SIan Rogers        "BriefDescription": "Cycles in a Major Mode; Read Major Mode",
216*62201368SIan Rogers        "Counter": "0,1,2,3",
217*62201368SIan Rogers        "EventCode": "0x7",
218*62201368SIan Rogers        "EventName": "UNC_M_MAJOR_MODES.READ",
219*62201368SIan Rogers        "PerPkg": "1",
220*62201368SIan Rogers        "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel.   Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; Read Major Mode is the default mode for the iMC, as reads are generally more critical to forward progress than writes.",
221*62201368SIan Rogers        "UMask": "0x1",
222*62201368SIan Rogers        "Unit": "iMC"
223*62201368SIan Rogers    },
224*62201368SIan Rogers    {
225*62201368SIan Rogers        "BriefDescription": "Cycles in a Major Mode; Write Major Mode",
226*62201368SIan Rogers        "Counter": "0,1,2,3",
227*62201368SIan Rogers        "EventCode": "0x7",
228*62201368SIan Rogers        "EventName": "UNC_M_MAJOR_MODES.WRITE",
229*62201368SIan Rogers        "PerPkg": "1",
230*62201368SIan Rogers        "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel.   Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; This mode is triggered when the WPQ hits high occupancy and causes writes to be higher priority than reads.  This can cause blips in the available read bandwidth in the system and temporarily increase read latencies in order to achieve better bus utilizations and higher bandwidth.",
231*62201368SIan Rogers        "UMask": "0x2",
232*62201368SIan Rogers        "Unit": "iMC"
233*62201368SIan Rogers    },
234*62201368SIan Rogers    {
235*62201368SIan Rogers        "BriefDescription": "Channel DLLOFF Cycles",
236*62201368SIan Rogers        "Counter": "0,1,2,3",
237*62201368SIan Rogers        "EventCode": "0x84",
238*62201368SIan Rogers        "EventName": "UNC_M_POWER_CHANNEL_DLLOFF",
239*62201368SIan Rogers        "PerPkg": "1",
240*62201368SIan Rogers        "PublicDescription": "Number of cycles when all the ranks in the channel are in CKE Slow (DLLOFF) mode.",
241*62201368SIan Rogers        "Unit": "iMC"
242*62201368SIan Rogers    },
243*62201368SIan Rogers    {
244*62201368SIan Rogers        "BriefDescription": "Channel PPD Cycles",
2456b138c7bSAndi Kleen        "Counter": "0,1,2,3",
2466b138c7bSAndi Kleen        "EventCode": "0x85",
2476b138c7bSAndi Kleen        "EventName": "UNC_M_POWER_CHANNEL_PPD",
2486b138c7bSAndi Kleen        "PerPkg": "1",
249*62201368SIan Rogers        "PublicDescription": "Number of cycles when all the ranks in the channel are in PPD mode.  If IBT=off is enabled, then this can be used to count those cycles.  If it is not enabled, then this can count the number of cycles when that could have been taken advantage of.",
2506b138c7bSAndi Kleen        "Unit": "iMC"
2516b138c7bSAndi Kleen    },
2526b138c7bSAndi Kleen    {
253*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
254*62201368SIan Rogers        "Counter": "0,1,2,3",
255*62201368SIan Rogers        "EventCode": "0x83",
256*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK0",
257*62201368SIan Rogers        "PerPkg": "1",
258*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
259*62201368SIan Rogers        "UMask": "0x1",
260*62201368SIan Rogers        "Unit": "iMC"
261*62201368SIan Rogers    },
262*62201368SIan Rogers    {
263*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
264*62201368SIan Rogers        "Counter": "0,1,2,3",
265*62201368SIan Rogers        "EventCode": "0x83",
266*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK1",
267*62201368SIan Rogers        "PerPkg": "1",
268*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
269*62201368SIan Rogers        "UMask": "0x2",
270*62201368SIan Rogers        "Unit": "iMC"
271*62201368SIan Rogers    },
272*62201368SIan Rogers    {
273*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
274*62201368SIan Rogers        "Counter": "0,1,2,3",
275*62201368SIan Rogers        "EventCode": "0x83",
276*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK2",
277*62201368SIan Rogers        "PerPkg": "1",
278*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
279*62201368SIan Rogers        "UMask": "0x4",
280*62201368SIan Rogers        "Unit": "iMC"
281*62201368SIan Rogers    },
282*62201368SIan Rogers    {
283*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
284*62201368SIan Rogers        "Counter": "0,1,2,3",
285*62201368SIan Rogers        "EventCode": "0x83",
286*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK3",
287*62201368SIan Rogers        "PerPkg": "1",
288*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
289*62201368SIan Rogers        "UMask": "0x8",
290*62201368SIan Rogers        "Unit": "iMC"
291*62201368SIan Rogers    },
292*62201368SIan Rogers    {
293*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
294*62201368SIan Rogers        "Counter": "0,1,2,3",
295*62201368SIan Rogers        "EventCode": "0x83",
296*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK4",
297*62201368SIan Rogers        "PerPkg": "1",
298*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
299*62201368SIan Rogers        "UMask": "0x10",
300*62201368SIan Rogers        "Unit": "iMC"
301*62201368SIan Rogers    },
302*62201368SIan Rogers    {
303*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
304*62201368SIan Rogers        "Counter": "0,1,2,3",
305*62201368SIan Rogers        "EventCode": "0x83",
306*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK5",
307*62201368SIan Rogers        "PerPkg": "1",
308*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
309*62201368SIan Rogers        "UMask": "0x20",
310*62201368SIan Rogers        "Unit": "iMC"
311*62201368SIan Rogers    },
312*62201368SIan Rogers    {
313*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
314*62201368SIan Rogers        "Counter": "0,1,2,3",
315*62201368SIan Rogers        "EventCode": "0x83",
316*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK6",
317*62201368SIan Rogers        "PerPkg": "1",
318*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
319*62201368SIan Rogers        "UMask": "0x40",
320*62201368SIan Rogers        "Unit": "iMC"
321*62201368SIan Rogers    },
322*62201368SIan Rogers    {
323*62201368SIan Rogers        "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID",
324*62201368SIan Rogers        "Counter": "0,1,2,3",
325*62201368SIan Rogers        "EventCode": "0x83",
326*62201368SIan Rogers        "EventName": "UNC_M_POWER_CKE_CYCLES.RANK7",
327*62201368SIan Rogers        "PerPkg": "1",
328*62201368SIan Rogers        "PublicDescription": "Number of cycles spent in CKE ON mode.  The filter allows you to select a rank to monitor.  If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation.  Multiple counters will need to be used to track multiple ranks simultaneously.  There is no distinction between the different CKE modes (APD, PPDS, PPDF).  This can be determined based on the system programming.  These events should commonly be used with Invert to get the number of cycles in power saving mode.  Edge Detect is also useful here.  Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).",
329*62201368SIan Rogers        "UMask": "0x80",
330*62201368SIan Rogers        "Unit": "iMC"
331*62201368SIan Rogers    },
332*62201368SIan Rogers    {
333*62201368SIan Rogers        "BriefDescription": "Critical Throttle Cycles",
3346b138c7bSAndi Kleen        "Counter": "0,1,2,3",
3356b138c7bSAndi Kleen        "EventCode": "0x86",
3366b138c7bSAndi Kleen        "EventName": "UNC_M_POWER_CRITICAL_THROTTLE_CYCLES",
3376b138c7bSAndi Kleen        "PerPkg": "1",
338*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles when the iMC is in critical thermal throttling.  When this happens, all traffic is blocked.  This should be rare unless something bad is going on in the platform.  There is no filtering by rank for this event.",
3396b138c7bSAndi Kleen        "Unit": "iMC"
3406b138c7bSAndi Kleen    },
3416b138c7bSAndi Kleen    {
342*62201368SIan Rogers        "BriefDescription": "Clock-Enabled Self-Refresh",
3436b138c7bSAndi Kleen        "Counter": "0,1,2,3",
3446b138c7bSAndi Kleen        "EventCode": "0x43",
3456b138c7bSAndi Kleen        "EventName": "UNC_M_POWER_SELF_REFRESH",
3466b138c7bSAndi Kleen        "PerPkg": "1",
347*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles when the iMC is in self-refresh and the iMC still has a clock.  This happens in some package C-states.  For example, the PCU may ask the iMC to enter self-refresh even though some of the cores are still processing.  One use of this is for Monroe technology.  Self-refresh is required during package C3 and C6, but there is no clock in the iMC at this time, so it is not possible to count these cases.",
3486b138c7bSAndi Kleen        "Unit": "iMC"
3496b138c7bSAndi Kleen    },
3506b138c7bSAndi Kleen    {
351*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
352*62201368SIan Rogers        "Counter": "0,1,2,3",
353*62201368SIan Rogers        "EventCode": "0x41",
354*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK0",
355*62201368SIan Rogers        "PerPkg": "1",
356*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.; Thermal throttling is performed per DIMM.  We support 3 DIMMs per channel.  This ID allows us to filter by ID.",
357*62201368SIan Rogers        "UMask": "0x1",
358*62201368SIan Rogers        "Unit": "iMC"
359*62201368SIan Rogers    },
360*62201368SIan Rogers    {
361*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
362*62201368SIan Rogers        "Counter": "0,1,2,3",
363*62201368SIan Rogers        "EventCode": "0x41",
364*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK1",
365*62201368SIan Rogers        "PerPkg": "1",
366*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
367*62201368SIan Rogers        "UMask": "0x2",
368*62201368SIan Rogers        "Unit": "iMC"
369*62201368SIan Rogers    },
370*62201368SIan Rogers    {
371*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
372*62201368SIan Rogers        "Counter": "0,1,2,3",
373*62201368SIan Rogers        "EventCode": "0x41",
374*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK2",
375*62201368SIan Rogers        "PerPkg": "1",
376*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
377*62201368SIan Rogers        "UMask": "0x4",
378*62201368SIan Rogers        "Unit": "iMC"
379*62201368SIan Rogers    },
380*62201368SIan Rogers    {
381*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
382*62201368SIan Rogers        "Counter": "0,1,2,3",
383*62201368SIan Rogers        "EventCode": "0x41",
384*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK3",
385*62201368SIan Rogers        "PerPkg": "1",
386*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
387*62201368SIan Rogers        "UMask": "0x8",
388*62201368SIan Rogers        "Unit": "iMC"
389*62201368SIan Rogers    },
390*62201368SIan Rogers    {
391*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
392*62201368SIan Rogers        "Counter": "0,1,2,3",
393*62201368SIan Rogers        "EventCode": "0x41",
394*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK4",
395*62201368SIan Rogers        "PerPkg": "1",
396*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
397*62201368SIan Rogers        "UMask": "0x10",
398*62201368SIan Rogers        "Unit": "iMC"
399*62201368SIan Rogers    },
400*62201368SIan Rogers    {
401*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
402*62201368SIan Rogers        "Counter": "0,1,2,3",
403*62201368SIan Rogers        "EventCode": "0x41",
404*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK5",
405*62201368SIan Rogers        "PerPkg": "1",
406*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
407*62201368SIan Rogers        "UMask": "0x20",
408*62201368SIan Rogers        "Unit": "iMC"
409*62201368SIan Rogers    },
410*62201368SIan Rogers    {
411*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
412*62201368SIan Rogers        "Counter": "0,1,2,3",
413*62201368SIan Rogers        "EventCode": "0x41",
414*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK6",
415*62201368SIan Rogers        "PerPkg": "1",
416*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
417*62201368SIan Rogers        "UMask": "0x40",
418*62201368SIan Rogers        "Unit": "iMC"
419*62201368SIan Rogers    },
420*62201368SIan Rogers    {
421*62201368SIan Rogers        "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID",
422*62201368SIan Rogers        "Counter": "0,1,2,3",
423*62201368SIan Rogers        "EventCode": "0x41",
424*62201368SIan Rogers        "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK7",
425*62201368SIan Rogers        "PerPkg": "1",
426*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling.  It is not possible to distinguish between the two.  This can be filtered by rank.  If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.",
427*62201368SIan Rogers        "UMask": "0x80",
428*62201368SIan Rogers        "Unit": "iMC"
429*62201368SIan Rogers    },
430*62201368SIan Rogers    {
431*62201368SIan Rogers        "BriefDescription": "Read Preemption Count; Read over Read Preemption",
432*62201368SIan Rogers        "Counter": "0,1,2,3",
433*62201368SIan Rogers        "EventCode": "0x8",
434*62201368SIan Rogers        "EventName": "UNC_M_PREEMPTION.RD_PREEMPT_RD",
435*62201368SIan Rogers        "PerPkg": "1",
436*62201368SIan Rogers        "PublicDescription": "Counts the number of times a read in the iMC preempts another read or write.  Generally reads to an open page are issued ahead of requests to closed pages.  This improves the page hit rate of the system.  However, high priority requests can cause pages of active requests to be closed in order to get them out.  This will reduce the latency of the high-priority request at the expense of lower bandwidth and increased overall average latency.; Filter for when a read preempts another read.",
437*62201368SIan Rogers        "UMask": "0x1",
438*62201368SIan Rogers        "Unit": "iMC"
439*62201368SIan Rogers    },
440*62201368SIan Rogers    {
441*62201368SIan Rogers        "BriefDescription": "Read Preemption Count; Read over Write Preemption",
442*62201368SIan Rogers        "Counter": "0,1,2,3",
443*62201368SIan Rogers        "EventCode": "0x8",
444*62201368SIan Rogers        "EventName": "UNC_M_PREEMPTION.RD_PREEMPT_WR",
445*62201368SIan Rogers        "PerPkg": "1",
446*62201368SIan Rogers        "PublicDescription": "Counts the number of times a read in the iMC preempts another read or write.  Generally reads to an open page are issued ahead of requests to closed pages.  This improves the page hit rate of the system.  However, high priority requests can cause pages of active requests to be closed in order to get them out.  This will reduce the latency of the high-priority request at the expense of lower bandwidth and increased overall average latency.; Filter for when a read preempts a write.",
447*62201368SIan Rogers        "UMask": "0x2",
448*62201368SIan Rogers        "Unit": "iMC"
449*62201368SIan Rogers    },
450*62201368SIan Rogers    {
451*62201368SIan Rogers        "BriefDescription": "DRAM Precharge commands.; Precharge due to bypass",
452*62201368SIan Rogers        "Counter": "0,1,2,3",
453*62201368SIan Rogers        "EventCode": "0x2",
454*62201368SIan Rogers        "EventName": "UNC_M_PRE_COUNT.BYP",
455*62201368SIan Rogers        "PerPkg": "1",
456*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.",
457*62201368SIan Rogers        "UMask": "0x10",
458*62201368SIan Rogers        "Unit": "iMC"
459*62201368SIan Rogers    },
460*62201368SIan Rogers    {
461*62201368SIan Rogers        "BriefDescription": "DRAM Precharge commands.; Precharge due to timer expiration",
462*62201368SIan Rogers        "Counter": "0,1,2,3",
463*62201368SIan Rogers        "EventCode": "0x2",
464*62201368SIan Rogers        "EventName": "UNC_M_PRE_COUNT.PAGE_CLOSE",
465*62201368SIan Rogers        "PerPkg": "1",
466*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.; Counts the number of DRAM Precharge commands sent on this channel as a result of the page close counter expiring.  This does not include implicit precharge commands sent in auto-precharge mode.",
467*62201368SIan Rogers        "UMask": "0x2",
468*62201368SIan Rogers        "Unit": "iMC"
469*62201368SIan Rogers    },
470*62201368SIan Rogers    {
471*62201368SIan Rogers        "BriefDescription": "DRAM Precharge commands.; Precharges due to page miss",
4726b138c7bSAndi Kleen        "Counter": "0,1,2,3",
4736b138c7bSAndi Kleen        "EventCode": "0x2",
4746b138c7bSAndi Kleen        "EventName": "UNC_M_PRE_COUNT.PAGE_MISS",
4756b138c7bSAndi Kleen        "PerPkg": "1",
476*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.; Counts the number of DRAM Precharge commands sent on this channel as a result of page misses.  This does not include explicit precharge commands sent with CAS commands in Auto-Precharge mode.  This does not include PRE commands sent as a result of the page close counter expiration.",
4776b138c7bSAndi Kleen        "UMask": "0x1",
4786b138c7bSAndi Kleen        "Unit": "iMC"
479*62201368SIan Rogers    },
480*62201368SIan Rogers    {
481*62201368SIan Rogers        "BriefDescription": "DRAM Precharge commands.; Precharge due to read",
482*62201368SIan Rogers        "Counter": "0,1,2,3",
483*62201368SIan Rogers        "EventCode": "0x2",
484*62201368SIan Rogers        "EventName": "UNC_M_PRE_COUNT.RD",
485*62201368SIan Rogers        "PerPkg": "1",
486*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.",
487*62201368SIan Rogers        "UMask": "0x4",
488*62201368SIan Rogers        "Unit": "iMC"
489*62201368SIan Rogers    },
490*62201368SIan Rogers    {
491*62201368SIan Rogers        "BriefDescription": "DRAM Precharge commands.; Precharge due to write",
492*62201368SIan Rogers        "Counter": "0,1,2,3",
493*62201368SIan Rogers        "EventCode": "0x2",
494*62201368SIan Rogers        "EventName": "UNC_M_PRE_COUNT.WR",
495*62201368SIan Rogers        "PerPkg": "1",
496*62201368SIan Rogers        "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.",
497*62201368SIan Rogers        "UMask": "0x8",
498*62201368SIan Rogers        "Unit": "iMC"
499*62201368SIan Rogers    },
500*62201368SIan Rogers    {
501*62201368SIan Rogers        "BriefDescription": "Read CAS issued with HIGH priority",
502*62201368SIan Rogers        "Counter": "0,1,2,3",
503*62201368SIan Rogers        "EventCode": "0xa0",
504*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_PRIO.HIGH",
505*62201368SIan Rogers        "PerPkg": "1",
506*62201368SIan Rogers        "UMask": "0x4",
507*62201368SIan Rogers        "Unit": "iMC"
508*62201368SIan Rogers    },
509*62201368SIan Rogers    {
510*62201368SIan Rogers        "BriefDescription": "Read CAS issued with LOW priority",
511*62201368SIan Rogers        "Counter": "0,1,2,3",
512*62201368SIan Rogers        "EventCode": "0xa0",
513*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_PRIO.LOW",
514*62201368SIan Rogers        "PerPkg": "1",
515*62201368SIan Rogers        "UMask": "0x1",
516*62201368SIan Rogers        "Unit": "iMC"
517*62201368SIan Rogers    },
518*62201368SIan Rogers    {
519*62201368SIan Rogers        "BriefDescription": "Read CAS issued with MEDIUM priority",
520*62201368SIan Rogers        "Counter": "0,1,2,3",
521*62201368SIan Rogers        "EventCode": "0xa0",
522*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_PRIO.MED",
523*62201368SIan Rogers        "PerPkg": "1",
524*62201368SIan Rogers        "UMask": "0x2",
525*62201368SIan Rogers        "Unit": "iMC"
526*62201368SIan Rogers    },
527*62201368SIan Rogers    {
528*62201368SIan Rogers        "BriefDescription": "Read CAS issued with PANIC NON ISOCH priority (starved)",
529*62201368SIan Rogers        "Counter": "0,1,2,3",
530*62201368SIan Rogers        "EventCode": "0xa0",
531*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_PRIO.PANIC",
532*62201368SIan Rogers        "PerPkg": "1",
533*62201368SIan Rogers        "UMask": "0x8",
534*62201368SIan Rogers        "Unit": "iMC"
535*62201368SIan Rogers    },
536*62201368SIan Rogers    {
537*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 0",
538*62201368SIan Rogers        "Counter": "0,1,2,3",
539*62201368SIan Rogers        "EventCode": "0xb0",
540*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK0",
541*62201368SIan Rogers        "PerPkg": "1",
542*62201368SIan Rogers        "UMask": "0x1",
543*62201368SIan Rogers        "Unit": "iMC"
544*62201368SIan Rogers    },
545*62201368SIan Rogers    {
546*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 1",
547*62201368SIan Rogers        "Counter": "0,1,2,3",
548*62201368SIan Rogers        "EventCode": "0xb0",
549*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK1",
550*62201368SIan Rogers        "PerPkg": "1",
551*62201368SIan Rogers        "UMask": "0x2",
552*62201368SIan Rogers        "Unit": "iMC"
553*62201368SIan Rogers    },
554*62201368SIan Rogers    {
555*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 2",
556*62201368SIan Rogers        "Counter": "0,1,2,3",
557*62201368SIan Rogers        "EventCode": "0xb0",
558*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK2",
559*62201368SIan Rogers        "PerPkg": "1",
560*62201368SIan Rogers        "UMask": "0x4",
561*62201368SIan Rogers        "Unit": "iMC"
562*62201368SIan Rogers    },
563*62201368SIan Rogers    {
564*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 3",
565*62201368SIan Rogers        "Counter": "0,1,2,3",
566*62201368SIan Rogers        "EventCode": "0xb0",
567*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK3",
568*62201368SIan Rogers        "PerPkg": "1",
569*62201368SIan Rogers        "UMask": "0x8",
570*62201368SIan Rogers        "Unit": "iMC"
571*62201368SIan Rogers    },
572*62201368SIan Rogers    {
573*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 4",
574*62201368SIan Rogers        "Counter": "0,1,2,3",
575*62201368SIan Rogers        "EventCode": "0xb0",
576*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK4",
577*62201368SIan Rogers        "PerPkg": "1",
578*62201368SIan Rogers        "UMask": "0x10",
579*62201368SIan Rogers        "Unit": "iMC"
580*62201368SIan Rogers    },
581*62201368SIan Rogers    {
582*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 5",
583*62201368SIan Rogers        "Counter": "0,1,2,3",
584*62201368SIan Rogers        "EventCode": "0xb0",
585*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK5",
586*62201368SIan Rogers        "PerPkg": "1",
587*62201368SIan Rogers        "UMask": "0x20",
588*62201368SIan Rogers        "Unit": "iMC"
589*62201368SIan Rogers    },
590*62201368SIan Rogers    {
591*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 6",
592*62201368SIan Rogers        "Counter": "0,1,2,3",
593*62201368SIan Rogers        "EventCode": "0xb0",
594*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK6",
595*62201368SIan Rogers        "PerPkg": "1",
596*62201368SIan Rogers        "UMask": "0x40",
597*62201368SIan Rogers        "Unit": "iMC"
598*62201368SIan Rogers    },
599*62201368SIan Rogers    {
600*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 0; Bank 7",
601*62201368SIan Rogers        "Counter": "0,1,2,3",
602*62201368SIan Rogers        "EventCode": "0xb0",
603*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK0.BANK7",
604*62201368SIan Rogers        "PerPkg": "1",
605*62201368SIan Rogers        "UMask": "0x80",
606*62201368SIan Rogers        "Unit": "iMC"
607*62201368SIan Rogers    },
608*62201368SIan Rogers    {
609*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 0",
610*62201368SIan Rogers        "Counter": "0,1,2,3",
611*62201368SIan Rogers        "EventCode": "0xB1",
612*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK0",
613*62201368SIan Rogers        "PerPkg": "1",
614*62201368SIan Rogers        "UMask": "0x1",
615*62201368SIan Rogers        "Unit": "iMC"
616*62201368SIan Rogers    },
617*62201368SIan Rogers    {
618*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 1",
619*62201368SIan Rogers        "Counter": "0,1,2,3",
620*62201368SIan Rogers        "EventCode": "0xB1",
621*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK1",
622*62201368SIan Rogers        "PerPkg": "1",
623*62201368SIan Rogers        "UMask": "0x2",
624*62201368SIan Rogers        "Unit": "iMC"
625*62201368SIan Rogers    },
626*62201368SIan Rogers    {
627*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 2",
628*62201368SIan Rogers        "Counter": "0,1,2,3",
629*62201368SIan Rogers        "EventCode": "0xB1",
630*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK2",
631*62201368SIan Rogers        "PerPkg": "1",
632*62201368SIan Rogers        "UMask": "0x4",
633*62201368SIan Rogers        "Unit": "iMC"
634*62201368SIan Rogers    },
635*62201368SIan Rogers    {
636*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 3",
637*62201368SIan Rogers        "Counter": "0,1,2,3",
638*62201368SIan Rogers        "EventCode": "0xB1",
639*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK3",
640*62201368SIan Rogers        "PerPkg": "1",
641*62201368SIan Rogers        "UMask": "0x8",
642*62201368SIan Rogers        "Unit": "iMC"
643*62201368SIan Rogers    },
644*62201368SIan Rogers    {
645*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 4",
646*62201368SIan Rogers        "Counter": "0,1,2,3",
647*62201368SIan Rogers        "EventCode": "0xB1",
648*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK4",
649*62201368SIan Rogers        "PerPkg": "1",
650*62201368SIan Rogers        "UMask": "0x10",
651*62201368SIan Rogers        "Unit": "iMC"
652*62201368SIan Rogers    },
653*62201368SIan Rogers    {
654*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 5",
655*62201368SIan Rogers        "Counter": "0,1,2,3",
656*62201368SIan Rogers        "EventCode": "0xB1",
657*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK5",
658*62201368SIan Rogers        "PerPkg": "1",
659*62201368SIan Rogers        "UMask": "0x20",
660*62201368SIan Rogers        "Unit": "iMC"
661*62201368SIan Rogers    },
662*62201368SIan Rogers    {
663*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 6",
664*62201368SIan Rogers        "Counter": "0,1,2,3",
665*62201368SIan Rogers        "EventCode": "0xB1",
666*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK6",
667*62201368SIan Rogers        "PerPkg": "1",
668*62201368SIan Rogers        "UMask": "0x40",
669*62201368SIan Rogers        "Unit": "iMC"
670*62201368SIan Rogers    },
671*62201368SIan Rogers    {
672*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 1; Bank 7",
673*62201368SIan Rogers        "Counter": "0,1,2,3",
674*62201368SIan Rogers        "EventCode": "0xB1",
675*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK1.BANK7",
676*62201368SIan Rogers        "PerPkg": "1",
677*62201368SIan Rogers        "UMask": "0x80",
678*62201368SIan Rogers        "Unit": "iMC"
679*62201368SIan Rogers    },
680*62201368SIan Rogers    {
681*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 0",
682*62201368SIan Rogers        "Counter": "0,1,2,3",
683*62201368SIan Rogers        "EventCode": "0xB2",
684*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK0",
685*62201368SIan Rogers        "PerPkg": "1",
686*62201368SIan Rogers        "UMask": "0x1",
687*62201368SIan Rogers        "Unit": "iMC"
688*62201368SIan Rogers    },
689*62201368SIan Rogers    {
690*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 1",
691*62201368SIan Rogers        "Counter": "0,1,2,3",
692*62201368SIan Rogers        "EventCode": "0xB2",
693*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK1",
694*62201368SIan Rogers        "PerPkg": "1",
695*62201368SIan Rogers        "UMask": "0x2",
696*62201368SIan Rogers        "Unit": "iMC"
697*62201368SIan Rogers    },
698*62201368SIan Rogers    {
699*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 2",
700*62201368SIan Rogers        "Counter": "0,1,2,3",
701*62201368SIan Rogers        "EventCode": "0xB2",
702*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK2",
703*62201368SIan Rogers        "PerPkg": "1",
704*62201368SIan Rogers        "UMask": "0x4",
705*62201368SIan Rogers        "Unit": "iMC"
706*62201368SIan Rogers    },
707*62201368SIan Rogers    {
708*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 3",
709*62201368SIan Rogers        "Counter": "0,1,2,3",
710*62201368SIan Rogers        "EventCode": "0xB2",
711*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK3",
712*62201368SIan Rogers        "PerPkg": "1",
713*62201368SIan Rogers        "UMask": "0x8",
714*62201368SIan Rogers        "Unit": "iMC"
715*62201368SIan Rogers    },
716*62201368SIan Rogers    {
717*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 4",
718*62201368SIan Rogers        "Counter": "0,1,2,3",
719*62201368SIan Rogers        "EventCode": "0xB2",
720*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK4",
721*62201368SIan Rogers        "PerPkg": "1",
722*62201368SIan Rogers        "UMask": "0x10",
723*62201368SIan Rogers        "Unit": "iMC"
724*62201368SIan Rogers    },
725*62201368SIan Rogers    {
726*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 5",
727*62201368SIan Rogers        "Counter": "0,1,2,3",
728*62201368SIan Rogers        "EventCode": "0xB2",
729*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK5",
730*62201368SIan Rogers        "PerPkg": "1",
731*62201368SIan Rogers        "UMask": "0x20",
732*62201368SIan Rogers        "Unit": "iMC"
733*62201368SIan Rogers    },
734*62201368SIan Rogers    {
735*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 6",
736*62201368SIan Rogers        "Counter": "0,1,2,3",
737*62201368SIan Rogers        "EventCode": "0xB2",
738*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK6",
739*62201368SIan Rogers        "PerPkg": "1",
740*62201368SIan Rogers        "UMask": "0x40",
741*62201368SIan Rogers        "Unit": "iMC"
742*62201368SIan Rogers    },
743*62201368SIan Rogers    {
744*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 2; Bank 7",
745*62201368SIan Rogers        "Counter": "0,1,2,3",
746*62201368SIan Rogers        "EventCode": "0xB2",
747*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK2.BANK7",
748*62201368SIan Rogers        "PerPkg": "1",
749*62201368SIan Rogers        "UMask": "0x80",
750*62201368SIan Rogers        "Unit": "iMC"
751*62201368SIan Rogers    },
752*62201368SIan Rogers    {
753*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 0",
754*62201368SIan Rogers        "Counter": "0,1,2,3",
755*62201368SIan Rogers        "EventCode": "0xB3",
756*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK0",
757*62201368SIan Rogers        "PerPkg": "1",
758*62201368SIan Rogers        "UMask": "0x1",
759*62201368SIan Rogers        "Unit": "iMC"
760*62201368SIan Rogers    },
761*62201368SIan Rogers    {
762*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 1",
763*62201368SIan Rogers        "Counter": "0,1,2,3",
764*62201368SIan Rogers        "EventCode": "0xB3",
765*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK1",
766*62201368SIan Rogers        "PerPkg": "1",
767*62201368SIan Rogers        "UMask": "0x2",
768*62201368SIan Rogers        "Unit": "iMC"
769*62201368SIan Rogers    },
770*62201368SIan Rogers    {
771*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 2",
772*62201368SIan Rogers        "Counter": "0,1,2,3",
773*62201368SIan Rogers        "EventCode": "0xB3",
774*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK2",
775*62201368SIan Rogers        "PerPkg": "1",
776*62201368SIan Rogers        "UMask": "0x4",
777*62201368SIan Rogers        "Unit": "iMC"
778*62201368SIan Rogers    },
779*62201368SIan Rogers    {
780*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 3",
781*62201368SIan Rogers        "Counter": "0,1,2,3",
782*62201368SIan Rogers        "EventCode": "0xB3",
783*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK3",
784*62201368SIan Rogers        "PerPkg": "1",
785*62201368SIan Rogers        "UMask": "0x8",
786*62201368SIan Rogers        "Unit": "iMC"
787*62201368SIan Rogers    },
788*62201368SIan Rogers    {
789*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 4",
790*62201368SIan Rogers        "Counter": "0,1,2,3",
791*62201368SIan Rogers        "EventCode": "0xB3",
792*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK4",
793*62201368SIan Rogers        "PerPkg": "1",
794*62201368SIan Rogers        "UMask": "0x10",
795*62201368SIan Rogers        "Unit": "iMC"
796*62201368SIan Rogers    },
797*62201368SIan Rogers    {
798*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 5",
799*62201368SIan Rogers        "Counter": "0,1,2,3",
800*62201368SIan Rogers        "EventCode": "0xB3",
801*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK5",
802*62201368SIan Rogers        "PerPkg": "1",
803*62201368SIan Rogers        "UMask": "0x20",
804*62201368SIan Rogers        "Unit": "iMC"
805*62201368SIan Rogers    },
806*62201368SIan Rogers    {
807*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 6",
808*62201368SIan Rogers        "Counter": "0,1,2,3",
809*62201368SIan Rogers        "EventCode": "0xB3",
810*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK6",
811*62201368SIan Rogers        "PerPkg": "1",
812*62201368SIan Rogers        "UMask": "0x40",
813*62201368SIan Rogers        "Unit": "iMC"
814*62201368SIan Rogers    },
815*62201368SIan Rogers    {
816*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 3; Bank 7",
817*62201368SIan Rogers        "Counter": "0,1,2,3",
818*62201368SIan Rogers        "EventCode": "0xB3",
819*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK3.BANK7",
820*62201368SIan Rogers        "PerPkg": "1",
821*62201368SIan Rogers        "UMask": "0x80",
822*62201368SIan Rogers        "Unit": "iMC"
823*62201368SIan Rogers    },
824*62201368SIan Rogers    {
825*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 0",
826*62201368SIan Rogers        "Counter": "0,1,2,3",
827*62201368SIan Rogers        "EventCode": "0xB4",
828*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK0",
829*62201368SIan Rogers        "PerPkg": "1",
830*62201368SIan Rogers        "UMask": "0x1",
831*62201368SIan Rogers        "Unit": "iMC"
832*62201368SIan Rogers    },
833*62201368SIan Rogers    {
834*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 1",
835*62201368SIan Rogers        "Counter": "0,1,2,3",
836*62201368SIan Rogers        "EventCode": "0xB4",
837*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK1",
838*62201368SIan Rogers        "PerPkg": "1",
839*62201368SIan Rogers        "UMask": "0x2",
840*62201368SIan Rogers        "Unit": "iMC"
841*62201368SIan Rogers    },
842*62201368SIan Rogers    {
843*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 2",
844*62201368SIan Rogers        "Counter": "0,1,2,3",
845*62201368SIan Rogers        "EventCode": "0xB4",
846*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK2",
847*62201368SIan Rogers        "PerPkg": "1",
848*62201368SIan Rogers        "UMask": "0x4",
849*62201368SIan Rogers        "Unit": "iMC"
850*62201368SIan Rogers    },
851*62201368SIan Rogers    {
852*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 3",
853*62201368SIan Rogers        "Counter": "0,1,2,3",
854*62201368SIan Rogers        "EventCode": "0xB4",
855*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK3",
856*62201368SIan Rogers        "PerPkg": "1",
857*62201368SIan Rogers        "UMask": "0x8",
858*62201368SIan Rogers        "Unit": "iMC"
859*62201368SIan Rogers    },
860*62201368SIan Rogers    {
861*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 4",
862*62201368SIan Rogers        "Counter": "0,1,2,3",
863*62201368SIan Rogers        "EventCode": "0xB4",
864*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK4",
865*62201368SIan Rogers        "PerPkg": "1",
866*62201368SIan Rogers        "UMask": "0x10",
867*62201368SIan Rogers        "Unit": "iMC"
868*62201368SIan Rogers    },
869*62201368SIan Rogers    {
870*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 5",
871*62201368SIan Rogers        "Counter": "0,1,2,3",
872*62201368SIan Rogers        "EventCode": "0xB4",
873*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK5",
874*62201368SIan Rogers        "PerPkg": "1",
875*62201368SIan Rogers        "UMask": "0x20",
876*62201368SIan Rogers        "Unit": "iMC"
877*62201368SIan Rogers    },
878*62201368SIan Rogers    {
879*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 6",
880*62201368SIan Rogers        "Counter": "0,1,2,3",
881*62201368SIan Rogers        "EventCode": "0xB4",
882*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK6",
883*62201368SIan Rogers        "PerPkg": "1",
884*62201368SIan Rogers        "UMask": "0x40",
885*62201368SIan Rogers        "Unit": "iMC"
886*62201368SIan Rogers    },
887*62201368SIan Rogers    {
888*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 4; Bank 7",
889*62201368SIan Rogers        "Counter": "0,1,2,3",
890*62201368SIan Rogers        "EventCode": "0xB4",
891*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK4.BANK7",
892*62201368SIan Rogers        "PerPkg": "1",
893*62201368SIan Rogers        "UMask": "0x80",
894*62201368SIan Rogers        "Unit": "iMC"
895*62201368SIan Rogers    },
896*62201368SIan Rogers    {
897*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 0",
898*62201368SIan Rogers        "Counter": "0,1,2,3",
899*62201368SIan Rogers        "EventCode": "0xB5",
900*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK0",
901*62201368SIan Rogers        "PerPkg": "1",
902*62201368SIan Rogers        "UMask": "0x1",
903*62201368SIan Rogers        "Unit": "iMC"
904*62201368SIan Rogers    },
905*62201368SIan Rogers    {
906*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 1",
907*62201368SIan Rogers        "Counter": "0,1,2,3",
908*62201368SIan Rogers        "EventCode": "0xB5",
909*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK1",
910*62201368SIan Rogers        "PerPkg": "1",
911*62201368SIan Rogers        "UMask": "0x2",
912*62201368SIan Rogers        "Unit": "iMC"
913*62201368SIan Rogers    },
914*62201368SIan Rogers    {
915*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 2",
916*62201368SIan Rogers        "Counter": "0,1,2,3",
917*62201368SIan Rogers        "EventCode": "0xB5",
918*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK2",
919*62201368SIan Rogers        "PerPkg": "1",
920*62201368SIan Rogers        "UMask": "0x4",
921*62201368SIan Rogers        "Unit": "iMC"
922*62201368SIan Rogers    },
923*62201368SIan Rogers    {
924*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 3",
925*62201368SIan Rogers        "Counter": "0,1,2,3",
926*62201368SIan Rogers        "EventCode": "0xB5",
927*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK3",
928*62201368SIan Rogers        "PerPkg": "1",
929*62201368SIan Rogers        "UMask": "0x8",
930*62201368SIan Rogers        "Unit": "iMC"
931*62201368SIan Rogers    },
932*62201368SIan Rogers    {
933*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 4",
934*62201368SIan Rogers        "Counter": "0,1,2,3",
935*62201368SIan Rogers        "EventCode": "0xB5",
936*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK4",
937*62201368SIan Rogers        "PerPkg": "1",
938*62201368SIan Rogers        "UMask": "0x10",
939*62201368SIan Rogers        "Unit": "iMC"
940*62201368SIan Rogers    },
941*62201368SIan Rogers    {
942*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 5",
943*62201368SIan Rogers        "Counter": "0,1,2,3",
944*62201368SIan Rogers        "EventCode": "0xB5",
945*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK5",
946*62201368SIan Rogers        "PerPkg": "1",
947*62201368SIan Rogers        "UMask": "0x20",
948*62201368SIan Rogers        "Unit": "iMC"
949*62201368SIan Rogers    },
950*62201368SIan Rogers    {
951*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 6",
952*62201368SIan Rogers        "Counter": "0,1,2,3",
953*62201368SIan Rogers        "EventCode": "0xB5",
954*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK6",
955*62201368SIan Rogers        "PerPkg": "1",
956*62201368SIan Rogers        "UMask": "0x40",
957*62201368SIan Rogers        "Unit": "iMC"
958*62201368SIan Rogers    },
959*62201368SIan Rogers    {
960*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 5; Bank 7",
961*62201368SIan Rogers        "Counter": "0,1,2,3",
962*62201368SIan Rogers        "EventCode": "0xB5",
963*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK5.BANK7",
964*62201368SIan Rogers        "PerPkg": "1",
965*62201368SIan Rogers        "UMask": "0x80",
966*62201368SIan Rogers        "Unit": "iMC"
967*62201368SIan Rogers    },
968*62201368SIan Rogers    {
969*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 0",
970*62201368SIan Rogers        "Counter": "0,1,2,3",
971*62201368SIan Rogers        "EventCode": "0xB6",
972*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK0",
973*62201368SIan Rogers        "PerPkg": "1",
974*62201368SIan Rogers        "UMask": "0x1",
975*62201368SIan Rogers        "Unit": "iMC"
976*62201368SIan Rogers    },
977*62201368SIan Rogers    {
978*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 1",
979*62201368SIan Rogers        "Counter": "0,1,2,3",
980*62201368SIan Rogers        "EventCode": "0xB6",
981*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK1",
982*62201368SIan Rogers        "PerPkg": "1",
983*62201368SIan Rogers        "UMask": "0x2",
984*62201368SIan Rogers        "Unit": "iMC"
985*62201368SIan Rogers    },
986*62201368SIan Rogers    {
987*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 2",
988*62201368SIan Rogers        "Counter": "0,1,2,3",
989*62201368SIan Rogers        "EventCode": "0xB6",
990*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK2",
991*62201368SIan Rogers        "PerPkg": "1",
992*62201368SIan Rogers        "UMask": "0x4",
993*62201368SIan Rogers        "Unit": "iMC"
994*62201368SIan Rogers    },
995*62201368SIan Rogers    {
996*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 3",
997*62201368SIan Rogers        "Counter": "0,1,2,3",
998*62201368SIan Rogers        "EventCode": "0xB6",
999*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK3",
1000*62201368SIan Rogers        "PerPkg": "1",
1001*62201368SIan Rogers        "UMask": "0x8",
1002*62201368SIan Rogers        "Unit": "iMC"
1003*62201368SIan Rogers    },
1004*62201368SIan Rogers    {
1005*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 4",
1006*62201368SIan Rogers        "Counter": "0,1,2,3",
1007*62201368SIan Rogers        "EventCode": "0xB6",
1008*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK4",
1009*62201368SIan Rogers        "PerPkg": "1",
1010*62201368SIan Rogers        "UMask": "0x10",
1011*62201368SIan Rogers        "Unit": "iMC"
1012*62201368SIan Rogers    },
1013*62201368SIan Rogers    {
1014*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 5",
1015*62201368SIan Rogers        "Counter": "0,1,2,3",
1016*62201368SIan Rogers        "EventCode": "0xB6",
1017*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK5",
1018*62201368SIan Rogers        "PerPkg": "1",
1019*62201368SIan Rogers        "UMask": "0x20",
1020*62201368SIan Rogers        "Unit": "iMC"
1021*62201368SIan Rogers    },
1022*62201368SIan Rogers    {
1023*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 6",
1024*62201368SIan Rogers        "Counter": "0,1,2,3",
1025*62201368SIan Rogers        "EventCode": "0xB6",
1026*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK6",
1027*62201368SIan Rogers        "PerPkg": "1",
1028*62201368SIan Rogers        "UMask": "0x40",
1029*62201368SIan Rogers        "Unit": "iMC"
1030*62201368SIan Rogers    },
1031*62201368SIan Rogers    {
1032*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 6; Bank 7",
1033*62201368SIan Rogers        "Counter": "0,1,2,3",
1034*62201368SIan Rogers        "EventCode": "0xB6",
1035*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK6.BANK7",
1036*62201368SIan Rogers        "PerPkg": "1",
1037*62201368SIan Rogers        "UMask": "0x80",
1038*62201368SIan Rogers        "Unit": "iMC"
1039*62201368SIan Rogers    },
1040*62201368SIan Rogers    {
1041*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 0",
1042*62201368SIan Rogers        "Counter": "0,1,2,3",
1043*62201368SIan Rogers        "EventCode": "0xB7",
1044*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK0",
1045*62201368SIan Rogers        "PerPkg": "1",
1046*62201368SIan Rogers        "UMask": "0x1",
1047*62201368SIan Rogers        "Unit": "iMC"
1048*62201368SIan Rogers    },
1049*62201368SIan Rogers    {
1050*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 1",
1051*62201368SIan Rogers        "Counter": "0,1,2,3",
1052*62201368SIan Rogers        "EventCode": "0xB7",
1053*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK1",
1054*62201368SIan Rogers        "PerPkg": "1",
1055*62201368SIan Rogers        "UMask": "0x2",
1056*62201368SIan Rogers        "Unit": "iMC"
1057*62201368SIan Rogers    },
1058*62201368SIan Rogers    {
1059*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 2",
1060*62201368SIan Rogers        "Counter": "0,1,2,3",
1061*62201368SIan Rogers        "EventCode": "0xB7",
1062*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK2",
1063*62201368SIan Rogers        "PerPkg": "1",
1064*62201368SIan Rogers        "UMask": "0x4",
1065*62201368SIan Rogers        "Unit": "iMC"
1066*62201368SIan Rogers    },
1067*62201368SIan Rogers    {
1068*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 3",
1069*62201368SIan Rogers        "Counter": "0,1,2,3",
1070*62201368SIan Rogers        "EventCode": "0xB7",
1071*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK3",
1072*62201368SIan Rogers        "PerPkg": "1",
1073*62201368SIan Rogers        "UMask": "0x8",
1074*62201368SIan Rogers        "Unit": "iMC"
1075*62201368SIan Rogers    },
1076*62201368SIan Rogers    {
1077*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 4",
1078*62201368SIan Rogers        "Counter": "0,1,2,3",
1079*62201368SIan Rogers        "EventCode": "0xB7",
1080*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK4",
1081*62201368SIan Rogers        "PerPkg": "1",
1082*62201368SIan Rogers        "UMask": "0x10",
1083*62201368SIan Rogers        "Unit": "iMC"
1084*62201368SIan Rogers    },
1085*62201368SIan Rogers    {
1086*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 5",
1087*62201368SIan Rogers        "Counter": "0,1,2,3",
1088*62201368SIan Rogers        "EventCode": "0xB7",
1089*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK5",
1090*62201368SIan Rogers        "PerPkg": "1",
1091*62201368SIan Rogers        "UMask": "0x20",
1092*62201368SIan Rogers        "Unit": "iMC"
1093*62201368SIan Rogers    },
1094*62201368SIan Rogers    {
1095*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 6",
1096*62201368SIan Rogers        "Counter": "0,1,2,3",
1097*62201368SIan Rogers        "EventCode": "0xB7",
1098*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK6",
1099*62201368SIan Rogers        "PerPkg": "1",
1100*62201368SIan Rogers        "UMask": "0x40",
1101*62201368SIan Rogers        "Unit": "iMC"
1102*62201368SIan Rogers    },
1103*62201368SIan Rogers    {
1104*62201368SIan Rogers        "BriefDescription": "RD_CAS Access to Rank 7; Bank 7",
1105*62201368SIan Rogers        "Counter": "0,1,2,3",
1106*62201368SIan Rogers        "EventCode": "0xB7",
1107*62201368SIan Rogers        "EventName": "UNC_M_RD_CAS_RANK7.BANK7",
1108*62201368SIan Rogers        "PerPkg": "1",
1109*62201368SIan Rogers        "UMask": "0x80",
1110*62201368SIan Rogers        "Unit": "iMC"
1111*62201368SIan Rogers    },
1112*62201368SIan Rogers    {
1113*62201368SIan Rogers        "BriefDescription": "Read Pending Queue Not Empty",
1114*62201368SIan Rogers        "Counter": "0,1,2,3",
1115*62201368SIan Rogers        "EventCode": "0x11",
1116*62201368SIan Rogers        "EventName": "UNC_M_RPQ_CYCLES_NE",
1117*62201368SIan Rogers        "PerPkg": "1",
1118*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles that the Read Pending Queue is not empty.  This can then be used to calculate the average occupancy (in conjunction with the Read Pending Queue Occupancy count).  The RPQ is used to schedule reads out to the memory controller and to track the requests.  Requests allocate into the RPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC.  They deallocate after the CAS command has been issued to memory.  This filter is to be used in conjunction with the occupancy filter so that one can correctly track the average occupancies for schedulable entries and scheduled requests.",
1119*62201368SIan Rogers        "Unit": "iMC"
1120*62201368SIan Rogers    },
1121*62201368SIan Rogers    {
1122*62201368SIan Rogers        "BriefDescription": "Read Pending Queue Allocations",
1123*62201368SIan Rogers        "Counter": "0,1,2,3",
1124*62201368SIan Rogers        "EventCode": "0x10",
1125*62201368SIan Rogers        "EventName": "UNC_M_RPQ_INSERTS",
1126*62201368SIan Rogers        "PerPkg": "1",
1127*62201368SIan Rogers        "PublicDescription": "Counts the number of allocations into the Read Pending Queue.  This queue is used to schedule reads out to the memory controller and to track the requests.  Requests allocate into the RPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC.  They deallocate after the CAS command has been issued to memory.  This includes both ISOCH and non-ISOCH requests.",
1128*62201368SIan Rogers        "Unit": "iMC"
1129*62201368SIan Rogers    },
1130*62201368SIan Rogers    {
1131*62201368SIan Rogers        "BriefDescription": "VMSE MXB write buffer occupancy",
1132*62201368SIan Rogers        "Counter": "0,1,2,3",
1133*62201368SIan Rogers        "EventCode": "0x91",
1134*62201368SIan Rogers        "EventName": "UNC_M_VMSE_MXB_WR_OCCUPANCY",
1135*62201368SIan Rogers        "PerPkg": "1",
1136*62201368SIan Rogers        "Unit": "iMC"
1137*62201368SIan Rogers    },
1138*62201368SIan Rogers    {
1139*62201368SIan Rogers        "BriefDescription": "VMSE WR PUSH issued; VMSE write PUSH issued in RMM",
1140*62201368SIan Rogers        "Counter": "0,1,2,3",
1141*62201368SIan Rogers        "EventCode": "0x90",
1142*62201368SIan Rogers        "EventName": "UNC_M_VMSE_WR_PUSH.RMM",
1143*62201368SIan Rogers        "PerPkg": "1",
1144*62201368SIan Rogers        "UMask": "0x2",
1145*62201368SIan Rogers        "Unit": "iMC"
1146*62201368SIan Rogers    },
1147*62201368SIan Rogers    {
1148*62201368SIan Rogers        "BriefDescription": "VMSE WR PUSH issued; VMSE write PUSH issued in WMM",
1149*62201368SIan Rogers        "Counter": "0,1,2,3",
1150*62201368SIan Rogers        "EventCode": "0x90",
1151*62201368SIan Rogers        "EventName": "UNC_M_VMSE_WR_PUSH.WMM",
1152*62201368SIan Rogers        "PerPkg": "1",
1153*62201368SIan Rogers        "UMask": "0x1",
1154*62201368SIan Rogers        "Unit": "iMC"
1155*62201368SIan Rogers    },
1156*62201368SIan Rogers    {
1157*62201368SIan Rogers        "BriefDescription": "Transition from WMM to RMM because of low threshold; Transition from WMM to RMM because of starve counter",
1158*62201368SIan Rogers        "Counter": "0,1,2,3",
1159*62201368SIan Rogers        "EventCode": "0xc0",
1160*62201368SIan Rogers        "EventName": "UNC_M_WMM_TO_RMM.LOW_THRESH",
1161*62201368SIan Rogers        "PerPkg": "1",
1162*62201368SIan Rogers        "UMask": "0x1",
1163*62201368SIan Rogers        "Unit": "iMC"
1164*62201368SIan Rogers    },
1165*62201368SIan Rogers    {
1166*62201368SIan Rogers        "BriefDescription": "Transition from WMM to RMM because of low threshold",
1167*62201368SIan Rogers        "Counter": "0,1,2,3",
1168*62201368SIan Rogers        "EventCode": "0xc0",
1169*62201368SIan Rogers        "EventName": "UNC_M_WMM_TO_RMM.STARVE",
1170*62201368SIan Rogers        "PerPkg": "1",
1171*62201368SIan Rogers        "UMask": "0x2",
1172*62201368SIan Rogers        "Unit": "iMC"
1173*62201368SIan Rogers    },
1174*62201368SIan Rogers    {
1175*62201368SIan Rogers        "BriefDescription": "Transition from WMM to RMM because of low threshold",
1176*62201368SIan Rogers        "Counter": "0,1,2,3",
1177*62201368SIan Rogers        "EventCode": "0xc0",
1178*62201368SIan Rogers        "EventName": "UNC_M_WMM_TO_RMM.VMSE_RETRY",
1179*62201368SIan Rogers        "PerPkg": "1",
1180*62201368SIan Rogers        "UMask": "0x4",
1181*62201368SIan Rogers        "Unit": "iMC"
1182*62201368SIan Rogers    },
1183*62201368SIan Rogers    {
1184*62201368SIan Rogers        "BriefDescription": "Write Pending Queue Full Cycles",
1185*62201368SIan Rogers        "Counter": "0,1,2,3",
1186*62201368SIan Rogers        "EventCode": "0x22",
1187*62201368SIan Rogers        "EventName": "UNC_M_WPQ_CYCLES_FULL",
1188*62201368SIan Rogers        "PerPkg": "1",
1189*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles when the Write Pending Queue is full.  When the WPQ is full, the HA will not be able to issue any additional read requests into the iMC.  This count should be similar count in the HA which tracks the number of cycles that the HA has no WPQ credits, just somewhat smaller to account for the credit return overhead.",
1190*62201368SIan Rogers        "Unit": "iMC"
1191*62201368SIan Rogers    },
1192*62201368SIan Rogers    {
1193*62201368SIan Rogers        "BriefDescription": "Write Pending Queue Not Empty",
1194*62201368SIan Rogers        "Counter": "0,1,2,3",
1195*62201368SIan Rogers        "EventCode": "0x21",
1196*62201368SIan Rogers        "EventName": "UNC_M_WPQ_CYCLES_NE",
1197*62201368SIan Rogers        "PerPkg": "1",
1198*62201368SIan Rogers        "PublicDescription": "Counts the number of cycles that the Write Pending Queue is not empty.  This can then be used to calculate the average queue occupancy (in conjunction with the WPQ Occupancy Accumulation count).  The WPQ is used to schedule write out to the memory controller and to track the writes.  Requests allocate into the WPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC.  They deallocate after being issued to DRAM.  Write requests themselves are able to complete (from the perspective of the rest of the system) as soon they have posted to the iMC.  This is not to be confused with actually performing the write to DRAM.  Therefore, the average latency for this queue is actually not useful for deconstruction intermediate write latencies.",
1199*62201368SIan Rogers        "Unit": "iMC"
1200*62201368SIan Rogers    },
1201*62201368SIan Rogers    {
1202*62201368SIan Rogers        "BriefDescription": "Write Pending Queue Allocations",
1203*62201368SIan Rogers        "Counter": "0,1,2,3",
1204*62201368SIan Rogers        "EventCode": "0x20",
1205*62201368SIan Rogers        "EventName": "UNC_M_WPQ_INSERTS",
1206*62201368SIan Rogers        "PerPkg": "1",
1207*62201368SIan Rogers        "PublicDescription": "Counts the number of allocations into the Write Pending Queue.  This can then be used to calculate the average queuing latency (in conjunction with the WPQ occupancy count).  The WPQ is used to schedule write out to the memory controller and to track the writes.  Requests allocate into the WPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC.  They deallocate after being issued to DRAM.  Write requests themselves are able to complete (from the perspective of the rest of the system) as soon they have posted to the iMC.",
1208*62201368SIan Rogers        "Unit": "iMC"
1209*62201368SIan Rogers    },
1210*62201368SIan Rogers    {
1211*62201368SIan Rogers        "BriefDescription": "Write Pending Queue CAM Match",
1212*62201368SIan Rogers        "Counter": "0,1,2,3",
1213*62201368SIan Rogers        "EventCode": "0x23",
1214*62201368SIan Rogers        "EventName": "UNC_M_WPQ_READ_HIT",
1215*62201368SIan Rogers        "PerPkg": "1",
1216*62201368SIan Rogers        "PublicDescription": "Counts the number of times a request hits in the WPQ (write-pending queue).  The iMC allows writes and reads to pass up other writes to different addresses.  Before a read or a write is issued, it will first CAM the WPQ to see if there is a write pending to that address.  When reads hit, they are able to directly pull their data from the WPQ instead of going to memory.  Writes that hit will overwrite the existing data.  Partial writes that hit will not need to do underfill reads and will simply update their relevant sections.",
1217*62201368SIan Rogers        "Unit": "iMC"
1218*62201368SIan Rogers    },
1219*62201368SIan Rogers    {
1220*62201368SIan Rogers        "BriefDescription": "Write Pending Queue CAM Match",
1221*62201368SIan Rogers        "Counter": "0,1,2,3",
1222*62201368SIan Rogers        "EventCode": "0x24",
1223*62201368SIan Rogers        "EventName": "UNC_M_WPQ_WRITE_HIT",
1224*62201368SIan Rogers        "PerPkg": "1",
1225*62201368SIan Rogers        "PublicDescription": "Counts the number of times a request hits in the WPQ (write-pending queue).  The iMC allows writes and reads to pass up other writes to different addresses.  Before a read or a write is issued, it will first CAM the WPQ to see if there is a write pending to that address.  When reads hit, they are able to directly pull their data from the WPQ instead of going to memory.  Writes that hit will overwrite the existing data.  Partial writes that hit will not need to do underfill reads and will simply update their relevant sections.",
1226*62201368SIan Rogers        "Unit": "iMC"
1227*62201368SIan Rogers    },
1228*62201368SIan Rogers    {
1229*62201368SIan Rogers        "BriefDescription": "Not getting the requested Major Mode",
1230*62201368SIan Rogers        "Counter": "0,1,2,3",
1231*62201368SIan Rogers        "EventCode": "0xc1",
1232*62201368SIan Rogers        "EventName": "UNC_M_WRONG_MM",
1233*62201368SIan Rogers        "PerPkg": "1",
1234*62201368SIan Rogers        "Unit": "iMC"
1235*62201368SIan Rogers    },
1236*62201368SIan Rogers    {
1237*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 0",
1238*62201368SIan Rogers        "Counter": "0,1,2,3",
1239*62201368SIan Rogers        "EventCode": "0xb8",
1240*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK0",
1241*62201368SIan Rogers        "PerPkg": "1",
1242*62201368SIan Rogers        "UMask": "0x1",
1243*62201368SIan Rogers        "Unit": "iMC"
1244*62201368SIan Rogers    },
1245*62201368SIan Rogers    {
1246*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 1",
1247*62201368SIan Rogers        "Counter": "0,1,2,3",
1248*62201368SIan Rogers        "EventCode": "0xb8",
1249*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK1",
1250*62201368SIan Rogers        "PerPkg": "1",
1251*62201368SIan Rogers        "UMask": "0x2",
1252*62201368SIan Rogers        "Unit": "iMC"
1253*62201368SIan Rogers    },
1254*62201368SIan Rogers    {
1255*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 2",
1256*62201368SIan Rogers        "Counter": "0,1,2,3",
1257*62201368SIan Rogers        "EventCode": "0xb8",
1258*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK2",
1259*62201368SIan Rogers        "PerPkg": "1",
1260*62201368SIan Rogers        "UMask": "0x4",
1261*62201368SIan Rogers        "Unit": "iMC"
1262*62201368SIan Rogers    },
1263*62201368SIan Rogers    {
1264*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 3",
1265*62201368SIan Rogers        "Counter": "0,1,2,3",
1266*62201368SIan Rogers        "EventCode": "0xb8",
1267*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK3",
1268*62201368SIan Rogers        "PerPkg": "1",
1269*62201368SIan Rogers        "UMask": "0x8",
1270*62201368SIan Rogers        "Unit": "iMC"
1271*62201368SIan Rogers    },
1272*62201368SIan Rogers    {
1273*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 4",
1274*62201368SIan Rogers        "Counter": "0,1,2,3",
1275*62201368SIan Rogers        "EventCode": "0xb8",
1276*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK4",
1277*62201368SIan Rogers        "PerPkg": "1",
1278*62201368SIan Rogers        "UMask": "0x10",
1279*62201368SIan Rogers        "Unit": "iMC"
1280*62201368SIan Rogers    },
1281*62201368SIan Rogers    {
1282*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 5",
1283*62201368SIan Rogers        "Counter": "0,1,2,3",
1284*62201368SIan Rogers        "EventCode": "0xb8",
1285*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK5",
1286*62201368SIan Rogers        "PerPkg": "1",
1287*62201368SIan Rogers        "UMask": "0x20",
1288*62201368SIan Rogers        "Unit": "iMC"
1289*62201368SIan Rogers    },
1290*62201368SIan Rogers    {
1291*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 6",
1292*62201368SIan Rogers        "Counter": "0,1,2,3",
1293*62201368SIan Rogers        "EventCode": "0xb8",
1294*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK6",
1295*62201368SIan Rogers        "PerPkg": "1",
1296*62201368SIan Rogers        "UMask": "0x40",
1297*62201368SIan Rogers        "Unit": "iMC"
1298*62201368SIan Rogers    },
1299*62201368SIan Rogers    {
1300*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 0; Bank 7",
1301*62201368SIan Rogers        "Counter": "0,1,2,3",
1302*62201368SIan Rogers        "EventCode": "0xb8",
1303*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK0.BANK7",
1304*62201368SIan Rogers        "PerPkg": "1",
1305*62201368SIan Rogers        "UMask": "0x80",
1306*62201368SIan Rogers        "Unit": "iMC"
1307*62201368SIan Rogers    },
1308*62201368SIan Rogers    {
1309*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 0",
1310*62201368SIan Rogers        "Counter": "0,1,2,3",
1311*62201368SIan Rogers        "EventCode": "0xB9",
1312*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK0",
1313*62201368SIan Rogers        "PerPkg": "1",
1314*62201368SIan Rogers        "UMask": "0x1",
1315*62201368SIan Rogers        "Unit": "iMC"
1316*62201368SIan Rogers    },
1317*62201368SIan Rogers    {
1318*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 1",
1319*62201368SIan Rogers        "Counter": "0,1,2,3",
1320*62201368SIan Rogers        "EventCode": "0xB9",
1321*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK1",
1322*62201368SIan Rogers        "PerPkg": "1",
1323*62201368SIan Rogers        "UMask": "0x2",
1324*62201368SIan Rogers        "Unit": "iMC"
1325*62201368SIan Rogers    },
1326*62201368SIan Rogers    {
1327*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 2",
1328*62201368SIan Rogers        "Counter": "0,1,2,3",
1329*62201368SIan Rogers        "EventCode": "0xB9",
1330*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK2",
1331*62201368SIan Rogers        "PerPkg": "1",
1332*62201368SIan Rogers        "UMask": "0x4",
1333*62201368SIan Rogers        "Unit": "iMC"
1334*62201368SIan Rogers    },
1335*62201368SIan Rogers    {
1336*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 3",
1337*62201368SIan Rogers        "Counter": "0,1,2,3",
1338*62201368SIan Rogers        "EventCode": "0xB9",
1339*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK3",
1340*62201368SIan Rogers        "PerPkg": "1",
1341*62201368SIan Rogers        "UMask": "0x8",
1342*62201368SIan Rogers        "Unit": "iMC"
1343*62201368SIan Rogers    },
1344*62201368SIan Rogers    {
1345*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 4",
1346*62201368SIan Rogers        "Counter": "0,1,2,3",
1347*62201368SIan Rogers        "EventCode": "0xB9",
1348*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK4",
1349*62201368SIan Rogers        "PerPkg": "1",
1350*62201368SIan Rogers        "UMask": "0x10",
1351*62201368SIan Rogers        "Unit": "iMC"
1352*62201368SIan Rogers    },
1353*62201368SIan Rogers    {
1354*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 5",
1355*62201368SIan Rogers        "Counter": "0,1,2,3",
1356*62201368SIan Rogers        "EventCode": "0xB9",
1357*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK5",
1358*62201368SIan Rogers        "PerPkg": "1",
1359*62201368SIan Rogers        "UMask": "0x20",
1360*62201368SIan Rogers        "Unit": "iMC"
1361*62201368SIan Rogers    },
1362*62201368SIan Rogers    {
1363*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 6",
1364*62201368SIan Rogers        "Counter": "0,1,2,3",
1365*62201368SIan Rogers        "EventCode": "0xB9",
1366*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK6",
1367*62201368SIan Rogers        "PerPkg": "1",
1368*62201368SIan Rogers        "UMask": "0x40",
1369*62201368SIan Rogers        "Unit": "iMC"
1370*62201368SIan Rogers    },
1371*62201368SIan Rogers    {
1372*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 1; Bank 7",
1373*62201368SIan Rogers        "Counter": "0,1,2,3",
1374*62201368SIan Rogers        "EventCode": "0xB9",
1375*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK1.BANK7",
1376*62201368SIan Rogers        "PerPkg": "1",
1377*62201368SIan Rogers        "UMask": "0x80",
1378*62201368SIan Rogers        "Unit": "iMC"
1379*62201368SIan Rogers    },
1380*62201368SIan Rogers    {
1381*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 0",
1382*62201368SIan Rogers        "Counter": "0,1,2,3",
1383*62201368SIan Rogers        "EventCode": "0xBA",
1384*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK0",
1385*62201368SIan Rogers        "PerPkg": "1",
1386*62201368SIan Rogers        "UMask": "0x1",
1387*62201368SIan Rogers        "Unit": "iMC"
1388*62201368SIan Rogers    },
1389*62201368SIan Rogers    {
1390*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 1",
1391*62201368SIan Rogers        "Counter": "0,1,2,3",
1392*62201368SIan Rogers        "EventCode": "0xBA",
1393*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK1",
1394*62201368SIan Rogers        "PerPkg": "1",
1395*62201368SIan Rogers        "UMask": "0x2",
1396*62201368SIan Rogers        "Unit": "iMC"
1397*62201368SIan Rogers    },
1398*62201368SIan Rogers    {
1399*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 2",
1400*62201368SIan Rogers        "Counter": "0,1,2,3",
1401*62201368SIan Rogers        "EventCode": "0xBA",
1402*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK2",
1403*62201368SIan Rogers        "PerPkg": "1",
1404*62201368SIan Rogers        "UMask": "0x4",
1405*62201368SIan Rogers        "Unit": "iMC"
1406*62201368SIan Rogers    },
1407*62201368SIan Rogers    {
1408*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 3",
1409*62201368SIan Rogers        "Counter": "0,1,2,3",
1410*62201368SIan Rogers        "EventCode": "0xBA",
1411*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK3",
1412*62201368SIan Rogers        "PerPkg": "1",
1413*62201368SIan Rogers        "UMask": "0x8",
1414*62201368SIan Rogers        "Unit": "iMC"
1415*62201368SIan Rogers    },
1416*62201368SIan Rogers    {
1417*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 4",
1418*62201368SIan Rogers        "Counter": "0,1,2,3",
1419*62201368SIan Rogers        "EventCode": "0xBA",
1420*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK4",
1421*62201368SIan Rogers        "PerPkg": "1",
1422*62201368SIan Rogers        "UMask": "0x10",
1423*62201368SIan Rogers        "Unit": "iMC"
1424*62201368SIan Rogers    },
1425*62201368SIan Rogers    {
1426*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 5",
1427*62201368SIan Rogers        "Counter": "0,1,2,3",
1428*62201368SIan Rogers        "EventCode": "0xBA",
1429*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK5",
1430*62201368SIan Rogers        "PerPkg": "1",
1431*62201368SIan Rogers        "UMask": "0x20",
1432*62201368SIan Rogers        "Unit": "iMC"
1433*62201368SIan Rogers    },
1434*62201368SIan Rogers    {
1435*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 6",
1436*62201368SIan Rogers        "Counter": "0,1,2,3",
1437*62201368SIan Rogers        "EventCode": "0xBA",
1438*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK6",
1439*62201368SIan Rogers        "PerPkg": "1",
1440*62201368SIan Rogers        "UMask": "0x40",
1441*62201368SIan Rogers        "Unit": "iMC"
1442*62201368SIan Rogers    },
1443*62201368SIan Rogers    {
1444*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 2; Bank 7",
1445*62201368SIan Rogers        "Counter": "0,1,2,3",
1446*62201368SIan Rogers        "EventCode": "0xBA",
1447*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK2.BANK7",
1448*62201368SIan Rogers        "PerPkg": "1",
1449*62201368SIan Rogers        "UMask": "0x80",
1450*62201368SIan Rogers        "Unit": "iMC"
1451*62201368SIan Rogers    },
1452*62201368SIan Rogers    {
1453*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 0",
1454*62201368SIan Rogers        "Counter": "0,1,2,3",
1455*62201368SIan Rogers        "EventCode": "0xBB",
1456*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK0",
1457*62201368SIan Rogers        "PerPkg": "1",
1458*62201368SIan Rogers        "UMask": "0x1",
1459*62201368SIan Rogers        "Unit": "iMC"
1460*62201368SIan Rogers    },
1461*62201368SIan Rogers    {
1462*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 1",
1463*62201368SIan Rogers        "Counter": "0,1,2,3",
1464*62201368SIan Rogers        "EventCode": "0xBB",
1465*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK1",
1466*62201368SIan Rogers        "PerPkg": "1",
1467*62201368SIan Rogers        "UMask": "0x2",
1468*62201368SIan Rogers        "Unit": "iMC"
1469*62201368SIan Rogers    },
1470*62201368SIan Rogers    {
1471*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 2",
1472*62201368SIan Rogers        "Counter": "0,1,2,3",
1473*62201368SIan Rogers        "EventCode": "0xBB",
1474*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK2",
1475*62201368SIan Rogers        "PerPkg": "1",
1476*62201368SIan Rogers        "UMask": "0x4",
1477*62201368SIan Rogers        "Unit": "iMC"
1478*62201368SIan Rogers    },
1479*62201368SIan Rogers    {
1480*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 3",
1481*62201368SIan Rogers        "Counter": "0,1,2,3",
1482*62201368SIan Rogers        "EventCode": "0xBB",
1483*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK3",
1484*62201368SIan Rogers        "PerPkg": "1",
1485*62201368SIan Rogers        "UMask": "0x8",
1486*62201368SIan Rogers        "Unit": "iMC"
1487*62201368SIan Rogers    },
1488*62201368SIan Rogers    {
1489*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 4",
1490*62201368SIan Rogers        "Counter": "0,1,2,3",
1491*62201368SIan Rogers        "EventCode": "0xBB",
1492*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK4",
1493*62201368SIan Rogers        "PerPkg": "1",
1494*62201368SIan Rogers        "UMask": "0x10",
1495*62201368SIan Rogers        "Unit": "iMC"
1496*62201368SIan Rogers    },
1497*62201368SIan Rogers    {
1498*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 5",
1499*62201368SIan Rogers        "Counter": "0,1,2,3",
1500*62201368SIan Rogers        "EventCode": "0xBB",
1501*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK5",
1502*62201368SIan Rogers        "PerPkg": "1",
1503*62201368SIan Rogers        "UMask": "0x20",
1504*62201368SIan Rogers        "Unit": "iMC"
1505*62201368SIan Rogers    },
1506*62201368SIan Rogers    {
1507*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 6",
1508*62201368SIan Rogers        "Counter": "0,1,2,3",
1509*62201368SIan Rogers        "EventCode": "0xBB",
1510*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK6",
1511*62201368SIan Rogers        "PerPkg": "1",
1512*62201368SIan Rogers        "UMask": "0x40",
1513*62201368SIan Rogers        "Unit": "iMC"
1514*62201368SIan Rogers    },
1515*62201368SIan Rogers    {
1516*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 3; Bank 7",
1517*62201368SIan Rogers        "Counter": "0,1,2,3",
1518*62201368SIan Rogers        "EventCode": "0xBB",
1519*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK3.BANK7",
1520*62201368SIan Rogers        "PerPkg": "1",
1521*62201368SIan Rogers        "UMask": "0x80",
1522*62201368SIan Rogers        "Unit": "iMC"
1523*62201368SIan Rogers    },
1524*62201368SIan Rogers    {
1525*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 0",
1526*62201368SIan Rogers        "Counter": "0,1,2,3",
1527*62201368SIan Rogers        "EventCode": "0xBC",
1528*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK0",
1529*62201368SIan Rogers        "PerPkg": "1",
1530*62201368SIan Rogers        "UMask": "0x1",
1531*62201368SIan Rogers        "Unit": "iMC"
1532*62201368SIan Rogers    },
1533*62201368SIan Rogers    {
1534*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 1",
1535*62201368SIan Rogers        "Counter": "0,1,2,3",
1536*62201368SIan Rogers        "EventCode": "0xBC",
1537*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK1",
1538*62201368SIan Rogers        "PerPkg": "1",
1539*62201368SIan Rogers        "UMask": "0x2",
1540*62201368SIan Rogers        "Unit": "iMC"
1541*62201368SIan Rogers    },
1542*62201368SIan Rogers    {
1543*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 2",
1544*62201368SIan Rogers        "Counter": "0,1,2,3",
1545*62201368SIan Rogers        "EventCode": "0xBC",
1546*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK2",
1547*62201368SIan Rogers        "PerPkg": "1",
1548*62201368SIan Rogers        "UMask": "0x4",
1549*62201368SIan Rogers        "Unit": "iMC"
1550*62201368SIan Rogers    },
1551*62201368SIan Rogers    {
1552*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 3",
1553*62201368SIan Rogers        "Counter": "0,1,2,3",
1554*62201368SIan Rogers        "EventCode": "0xBC",
1555*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK3",
1556*62201368SIan Rogers        "PerPkg": "1",
1557*62201368SIan Rogers        "UMask": "0x8",
1558*62201368SIan Rogers        "Unit": "iMC"
1559*62201368SIan Rogers    },
1560*62201368SIan Rogers    {
1561*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 4",
1562*62201368SIan Rogers        "Counter": "0,1,2,3",
1563*62201368SIan Rogers        "EventCode": "0xBC",
1564*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK4",
1565*62201368SIan Rogers        "PerPkg": "1",
1566*62201368SIan Rogers        "UMask": "0x10",
1567*62201368SIan Rogers        "Unit": "iMC"
1568*62201368SIan Rogers    },
1569*62201368SIan Rogers    {
1570*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 5",
1571*62201368SIan Rogers        "Counter": "0,1,2,3",
1572*62201368SIan Rogers        "EventCode": "0xBC",
1573*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK5",
1574*62201368SIan Rogers        "PerPkg": "1",
1575*62201368SIan Rogers        "UMask": "0x20",
1576*62201368SIan Rogers        "Unit": "iMC"
1577*62201368SIan Rogers    },
1578*62201368SIan Rogers    {
1579*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 6",
1580*62201368SIan Rogers        "Counter": "0,1,2,3",
1581*62201368SIan Rogers        "EventCode": "0xBC",
1582*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK6",
1583*62201368SIan Rogers        "PerPkg": "1",
1584*62201368SIan Rogers        "UMask": "0x40",
1585*62201368SIan Rogers        "Unit": "iMC"
1586*62201368SIan Rogers    },
1587*62201368SIan Rogers    {
1588*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 4; Bank 7",
1589*62201368SIan Rogers        "Counter": "0,1,2,3",
1590*62201368SIan Rogers        "EventCode": "0xBC",
1591*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK4.BANK7",
1592*62201368SIan Rogers        "PerPkg": "1",
1593*62201368SIan Rogers        "UMask": "0x80",
1594*62201368SIan Rogers        "Unit": "iMC"
1595*62201368SIan Rogers    },
1596*62201368SIan Rogers    {
1597*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 0",
1598*62201368SIan Rogers        "Counter": "0,1,2,3",
1599*62201368SIan Rogers        "EventCode": "0xBD",
1600*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK0",
1601*62201368SIan Rogers        "PerPkg": "1",
1602*62201368SIan Rogers        "UMask": "0x1",
1603*62201368SIan Rogers        "Unit": "iMC"
1604*62201368SIan Rogers    },
1605*62201368SIan Rogers    {
1606*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 1",
1607*62201368SIan Rogers        "Counter": "0,1,2,3",
1608*62201368SIan Rogers        "EventCode": "0xBD",
1609*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK1",
1610*62201368SIan Rogers        "PerPkg": "1",
1611*62201368SIan Rogers        "UMask": "0x2",
1612*62201368SIan Rogers        "Unit": "iMC"
1613*62201368SIan Rogers    },
1614*62201368SIan Rogers    {
1615*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 2",
1616*62201368SIan Rogers        "Counter": "0,1,2,3",
1617*62201368SIan Rogers        "EventCode": "0xBD",
1618*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK2",
1619*62201368SIan Rogers        "PerPkg": "1",
1620*62201368SIan Rogers        "UMask": "0x4",
1621*62201368SIan Rogers        "Unit": "iMC"
1622*62201368SIan Rogers    },
1623*62201368SIan Rogers    {
1624*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 3",
1625*62201368SIan Rogers        "Counter": "0,1,2,3",
1626*62201368SIan Rogers        "EventCode": "0xBD",
1627*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK3",
1628*62201368SIan Rogers        "PerPkg": "1",
1629*62201368SIan Rogers        "UMask": "0x8",
1630*62201368SIan Rogers        "Unit": "iMC"
1631*62201368SIan Rogers    },
1632*62201368SIan Rogers    {
1633*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 4",
1634*62201368SIan Rogers        "Counter": "0,1,2,3",
1635*62201368SIan Rogers        "EventCode": "0xBD",
1636*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK4",
1637*62201368SIan Rogers        "PerPkg": "1",
1638*62201368SIan Rogers        "UMask": "0x10",
1639*62201368SIan Rogers        "Unit": "iMC"
1640*62201368SIan Rogers    },
1641*62201368SIan Rogers    {
1642*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 5",
1643*62201368SIan Rogers        "Counter": "0,1,2,3",
1644*62201368SIan Rogers        "EventCode": "0xBD",
1645*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK5",
1646*62201368SIan Rogers        "PerPkg": "1",
1647*62201368SIan Rogers        "UMask": "0x20",
1648*62201368SIan Rogers        "Unit": "iMC"
1649*62201368SIan Rogers    },
1650*62201368SIan Rogers    {
1651*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 6",
1652*62201368SIan Rogers        "Counter": "0,1,2,3",
1653*62201368SIan Rogers        "EventCode": "0xBD",
1654*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK6",
1655*62201368SIan Rogers        "PerPkg": "1",
1656*62201368SIan Rogers        "UMask": "0x40",
1657*62201368SIan Rogers        "Unit": "iMC"
1658*62201368SIan Rogers    },
1659*62201368SIan Rogers    {
1660*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 5; Bank 7",
1661*62201368SIan Rogers        "Counter": "0,1,2,3",
1662*62201368SIan Rogers        "EventCode": "0xBD",
1663*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK5.BANK7",
1664*62201368SIan Rogers        "PerPkg": "1",
1665*62201368SIan Rogers        "UMask": "0x80",
1666*62201368SIan Rogers        "Unit": "iMC"
1667*62201368SIan Rogers    },
1668*62201368SIan Rogers    {
1669*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 0",
1670*62201368SIan Rogers        "Counter": "0,1,2,3",
1671*62201368SIan Rogers        "EventCode": "0xBE",
1672*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK0",
1673*62201368SIan Rogers        "PerPkg": "1",
1674*62201368SIan Rogers        "UMask": "0x1",
1675*62201368SIan Rogers        "Unit": "iMC"
1676*62201368SIan Rogers    },
1677*62201368SIan Rogers    {
1678*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 1",
1679*62201368SIan Rogers        "Counter": "0,1,2,3",
1680*62201368SIan Rogers        "EventCode": "0xBE",
1681*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK1",
1682*62201368SIan Rogers        "PerPkg": "1",
1683*62201368SIan Rogers        "UMask": "0x2",
1684*62201368SIan Rogers        "Unit": "iMC"
1685*62201368SIan Rogers    },
1686*62201368SIan Rogers    {
1687*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 2",
1688*62201368SIan Rogers        "Counter": "0,1,2,3",
1689*62201368SIan Rogers        "EventCode": "0xBE",
1690*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK2",
1691*62201368SIan Rogers        "PerPkg": "1",
1692*62201368SIan Rogers        "UMask": "0x4",
1693*62201368SIan Rogers        "Unit": "iMC"
1694*62201368SIan Rogers    },
1695*62201368SIan Rogers    {
1696*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 3",
1697*62201368SIan Rogers        "Counter": "0,1,2,3",
1698*62201368SIan Rogers        "EventCode": "0xBE",
1699*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK3",
1700*62201368SIan Rogers        "PerPkg": "1",
1701*62201368SIan Rogers        "UMask": "0x8",
1702*62201368SIan Rogers        "Unit": "iMC"
1703*62201368SIan Rogers    },
1704*62201368SIan Rogers    {
1705*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 4",
1706*62201368SIan Rogers        "Counter": "0,1,2,3",
1707*62201368SIan Rogers        "EventCode": "0xBE",
1708*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK4",
1709*62201368SIan Rogers        "PerPkg": "1",
1710*62201368SIan Rogers        "UMask": "0x10",
1711*62201368SIan Rogers        "Unit": "iMC"
1712*62201368SIan Rogers    },
1713*62201368SIan Rogers    {
1714*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 5",
1715*62201368SIan Rogers        "Counter": "0,1,2,3",
1716*62201368SIan Rogers        "EventCode": "0xBE",
1717*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK5",
1718*62201368SIan Rogers        "PerPkg": "1",
1719*62201368SIan Rogers        "UMask": "0x20",
1720*62201368SIan Rogers        "Unit": "iMC"
1721*62201368SIan Rogers    },
1722*62201368SIan Rogers    {
1723*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 6",
1724*62201368SIan Rogers        "Counter": "0,1,2,3",
1725*62201368SIan Rogers        "EventCode": "0xBE",
1726*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK6",
1727*62201368SIan Rogers        "PerPkg": "1",
1728*62201368SIan Rogers        "UMask": "0x40",
1729*62201368SIan Rogers        "Unit": "iMC"
1730*62201368SIan Rogers    },
1731*62201368SIan Rogers    {
1732*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 6; Bank 7",
1733*62201368SIan Rogers        "Counter": "0,1,2,3",
1734*62201368SIan Rogers        "EventCode": "0xBE",
1735*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK6.BANK7",
1736*62201368SIan Rogers        "PerPkg": "1",
1737*62201368SIan Rogers        "UMask": "0x80",
1738*62201368SIan Rogers        "Unit": "iMC"
1739*62201368SIan Rogers    },
1740*62201368SIan Rogers    {
1741*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 0",
1742*62201368SIan Rogers        "Counter": "0,1,2,3",
1743*62201368SIan Rogers        "EventCode": "0xBF",
1744*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK0",
1745*62201368SIan Rogers        "PerPkg": "1",
1746*62201368SIan Rogers        "UMask": "0x1",
1747*62201368SIan Rogers        "Unit": "iMC"
1748*62201368SIan Rogers    },
1749*62201368SIan Rogers    {
1750*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 1",
1751*62201368SIan Rogers        "Counter": "0,1,2,3",
1752*62201368SIan Rogers        "EventCode": "0xBF",
1753*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK1",
1754*62201368SIan Rogers        "PerPkg": "1",
1755*62201368SIan Rogers        "UMask": "0x2",
1756*62201368SIan Rogers        "Unit": "iMC"
1757*62201368SIan Rogers    },
1758*62201368SIan Rogers    {
1759*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 2",
1760*62201368SIan Rogers        "Counter": "0,1,2,3",
1761*62201368SIan Rogers        "EventCode": "0xBF",
1762*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK2",
1763*62201368SIan Rogers        "PerPkg": "1",
1764*62201368SIan Rogers        "UMask": "0x4",
1765*62201368SIan Rogers        "Unit": "iMC"
1766*62201368SIan Rogers    },
1767*62201368SIan Rogers    {
1768*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 3",
1769*62201368SIan Rogers        "Counter": "0,1,2,3",
1770*62201368SIan Rogers        "EventCode": "0xBF",
1771*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK3",
1772*62201368SIan Rogers        "PerPkg": "1",
1773*62201368SIan Rogers        "UMask": "0x8",
1774*62201368SIan Rogers        "Unit": "iMC"
1775*62201368SIan Rogers    },
1776*62201368SIan Rogers    {
1777*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 4",
1778*62201368SIan Rogers        "Counter": "0,1,2,3",
1779*62201368SIan Rogers        "EventCode": "0xBF",
1780*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK4",
1781*62201368SIan Rogers        "PerPkg": "1",
1782*62201368SIan Rogers        "UMask": "0x10",
1783*62201368SIan Rogers        "Unit": "iMC"
1784*62201368SIan Rogers    },
1785*62201368SIan Rogers    {
1786*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 5",
1787*62201368SIan Rogers        "Counter": "0,1,2,3",
1788*62201368SIan Rogers        "EventCode": "0xBF",
1789*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK5",
1790*62201368SIan Rogers        "PerPkg": "1",
1791*62201368SIan Rogers        "UMask": "0x20",
1792*62201368SIan Rogers        "Unit": "iMC"
1793*62201368SIan Rogers    },
1794*62201368SIan Rogers    {
1795*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 6",
1796*62201368SIan Rogers        "Counter": "0,1,2,3",
1797*62201368SIan Rogers        "EventCode": "0xBF",
1798*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK6",
1799*62201368SIan Rogers        "PerPkg": "1",
1800*62201368SIan Rogers        "UMask": "0x40",
1801*62201368SIan Rogers        "Unit": "iMC"
1802*62201368SIan Rogers    },
1803*62201368SIan Rogers    {
1804*62201368SIan Rogers        "BriefDescription": "WR_CAS Access to Rank 7; Bank 7",
1805*62201368SIan Rogers        "Counter": "0,1,2,3",
1806*62201368SIan Rogers        "EventCode": "0xBF",
1807*62201368SIan Rogers        "EventName": "UNC_M_WR_CAS_RANK7.BANK7",
1808*62201368SIan Rogers        "PerPkg": "1",
1809*62201368SIan Rogers        "UMask": "0x80",
1810*62201368SIan Rogers        "Unit": "iMC"
18116b138c7bSAndi Kleen    }
18126b138c7bSAndi Kleen]
1813