1[ 2 { 3 "BriefDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 4 "Counter": "0,1,2,3", 5 "CounterHTOff": "0,1,2,3", 6 "EventCode": "0xc7", 7 "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE", 8 "PublicDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 9 "SampleAfterValue": "2000003", 10 "UMask": "0x4" 11 }, 12 { 13 "BriefDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 4 calculations per element.", 14 "Counter": "0,1,2,3", 15 "CounterHTOff": "0,1,2,3", 16 "EventCode": "0xc7", 17 "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE", 18 "PublicDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 19 "SampleAfterValue": "2000003", 20 "UMask": "0x8" 21 }, 22 { 23 "BriefDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 4 calculations per element.", 24 "Counter": "0,1,2,3", 25 "CounterHTOff": "0,1,2,3", 26 "EventCode": "0xc7", 27 "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE", 28 "PublicDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 29 "SampleAfterValue": "2000003", 30 "UMask": "0x10" 31 }, 32 { 33 "BriefDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 8 calculations per element.", 34 "Counter": "0,1,2,3", 35 "CounterHTOff": "0,1,2,3", 36 "EventCode": "0xc7", 37 "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE", 38 "PublicDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 39 "SampleAfterValue": "2000003", 40 "UMask": "0x20" 41 }, 42 { 43 "BriefDescription": "Number of SSE/AVX computational double precision floating-point instructions retired; some instructions will count twice as noted below. Applies to SSE* and AVX* scalar and packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 44 "Counter": "0,1,2,3", 45 "CounterHTOff": "0,1,2,3", 46 "EventCode": "0xc7", 47 "EventName": "FP_ARITH_INST_RETIRED.DOUBLE", 48 "SampleAfterValue": "2000006", 49 "UMask": "0x15" 50 }, 51 { 52 "BriefDescription": "Number of SSE/AVX computational packed floating-point instructions retired; some instructions will count twice as noted below. Applies to SSE* and AVX* packed double and single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 53 "Counter": "0,1,2,3", 54 "CounterHTOff": "0,1,2,3", 55 "EventCode": "0xc7", 56 "EventName": "FP_ARITH_INST_RETIRED.PACKED", 57 "SampleAfterValue": "2000004", 58 "UMask": "0x3c" 59 }, 60 { 61 "BriefDescription": "Number of SSE/AVX computational scalar floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computation operation. Applies to SSE* and AVX* scalar double and single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 62 "Counter": "0,1,2,3", 63 "CounterHTOff": "0,1,2,3", 64 "EventCode": "0xc7", 65 "EventName": "FP_ARITH_INST_RETIRED.SCALAR", 66 "PublicDescription": "Number of SSE/AVX computational scalar single precision and double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 67 "SampleAfterValue": "2000003", 68 "UMask": "0x3" 69 }, 70 { 71 "BriefDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 72 "Counter": "0,1,2,3", 73 "CounterHTOff": "0,1,2,3", 74 "EventCode": "0xc7", 75 "EventName": "FP_ARITH_INST_RETIRED.SCALAR_DOUBLE", 76 "PublicDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 77 "SampleAfterValue": "2000003", 78 "UMask": "0x1" 79 }, 80 { 81 "BriefDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 82 "Counter": "0,1,2,3", 83 "CounterHTOff": "0,1,2,3", 84 "EventCode": "0xc7", 85 "EventName": "FP_ARITH_INST_RETIRED.SCALAR_SINGLE", 86 "PublicDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 87 "SampleAfterValue": "2000003", 88 "UMask": "0x2" 89 }, 90 { 91 "BriefDescription": "Number of SSE/AVX computational single precision floating-point instructions retired; some instructions will count twice as noted below. Applies to SSE* and AVX* scalar and packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 92 "Counter": "0,1,2,3", 93 "CounterHTOff": "0,1,2,3", 94 "EventCode": "0xc7", 95 "EventName": "FP_ARITH_INST_RETIRED.SINGLE", 96 "SampleAfterValue": "2000005", 97 "UMask": "0x2a" 98 }, 99 { 100 "BriefDescription": "Cycles with any input/output SSE or FP assist", 101 "Counter": "0,1,2,3", 102 "CounterHTOff": "0,1,2,3", 103 "CounterMask": "1", 104 "EventCode": "0xCA", 105 "EventName": "FP_ASSIST.ANY", 106 "PublicDescription": "This event counts cycles with any input and output SSE or x87 FP assist. If an input and output assist are detected on the same cycle the event increments by 1.", 107 "SampleAfterValue": "100003", 108 "UMask": "0x1e" 109 }, 110 { 111 "BriefDescription": "Number of SIMD FP assists due to input values", 112 "Counter": "0,1,2,3", 113 "CounterHTOff": "0,1,2,3,4,5,6,7", 114 "EventCode": "0xCA", 115 "EventName": "FP_ASSIST.SIMD_INPUT", 116 "PublicDescription": "This event counts any input SSE* FP assist - invalid operation, denormal operand, dividing by zero, SNaN operand. Counting includes only cases involving penalties that required micro-code assist intervention.", 117 "SampleAfterValue": "100003", 118 "UMask": "0x10" 119 }, 120 { 121 "BriefDescription": "Number of SIMD FP assists due to Output values", 122 "Counter": "0,1,2,3", 123 "CounterHTOff": "0,1,2,3,4,5,6,7", 124 "EventCode": "0xCA", 125 "EventName": "FP_ASSIST.SIMD_OUTPUT", 126 "PublicDescription": "This event counts the number of SSE* floating point (FP) micro-code assist (numeric overflow/underflow) when the output value (destination register) is invalid. Counting covers only cases involving penalties that require micro-code assist intervention.", 127 "SampleAfterValue": "100003", 128 "UMask": "0x8" 129 }, 130 { 131 "BriefDescription": "Number of X87 assists due to input value.", 132 "Counter": "0,1,2,3", 133 "CounterHTOff": "0,1,2,3,4,5,6,7", 134 "EventCode": "0xCA", 135 "EventName": "FP_ASSIST.X87_INPUT", 136 "PublicDescription": "This event counts x87 floating point (FP) micro-code assist (invalid operation, denormal operand, SNaN operand) when the input value (one of the source operands to an FP instruction) is invalid.", 137 "SampleAfterValue": "100003", 138 "UMask": "0x4" 139 }, 140 { 141 "BriefDescription": "Number of X87 assists due to output value.", 142 "Counter": "0,1,2,3", 143 "CounterHTOff": "0,1,2,3,4,5,6,7", 144 "EventCode": "0xCA", 145 "EventName": "FP_ASSIST.X87_OUTPUT", 146 "PublicDescription": "This event counts the number of x87 floating point (FP) micro-code assist (numeric overflow/underflow, inexact result) when the output value (destination register) is invalid.", 147 "SampleAfterValue": "100003", 148 "UMask": "0x2" 149 }, 150 { 151 "BriefDescription": "Number of SIMD Move Elimination candidate uops that were eliminated.", 152 "Counter": "0,1,2,3", 153 "CounterHTOff": "0,1,2,3,4,5,6,7", 154 "EventCode": "0x58", 155 "EventName": "MOVE_ELIMINATION.SIMD_ELIMINATED", 156 "SampleAfterValue": "1000003", 157 "UMask": "0x2" 158 }, 159 { 160 "BriefDescription": "Number of SIMD Move Elimination candidate uops that were not eliminated.", 161 "Counter": "0,1,2,3", 162 "CounterHTOff": "0,1,2,3,4,5,6,7", 163 "EventCode": "0x58", 164 "EventName": "MOVE_ELIMINATION.SIMD_NOT_ELIMINATED", 165 "SampleAfterValue": "1000003", 166 "UMask": "0x8" 167 }, 168 { 169 "BriefDescription": "Number of transitions from AVX-256 to legacy SSE when penalty applicable.", 170 "Counter": "0,1,2,3", 171 "CounterHTOff": "0,1,2,3,4,5,6,7", 172 "Errata": "BDM30", 173 "EventCode": "0xC1", 174 "EventName": "OTHER_ASSISTS.AVX_TO_SSE", 175 "PublicDescription": "This event counts the number of transitions from AVX-256 to legacy SSE when penalty is applicable.", 176 "SampleAfterValue": "100003", 177 "UMask": "0x8" 178 }, 179 { 180 "BriefDescription": "Number of transitions from SSE to AVX-256 when penalty applicable.", 181 "Counter": "0,1,2,3", 182 "CounterHTOff": "0,1,2,3,4,5,6,7", 183 "Errata": "BDM30", 184 "EventCode": "0xC1", 185 "EventName": "OTHER_ASSISTS.SSE_TO_AVX", 186 "PublicDescription": "This event counts the number of transitions from legacy SSE to AVX-256 when penalty is applicable.", 187 "SampleAfterValue": "100003", 188 "UMask": "0x10" 189 }, 190 { 191 "BriefDescription": "Micro-op dispatches cancelled due to insufficient SIMD physical register file read ports", 192 "Counter": "0,1,2,3", 193 "CounterHTOff": "0,1,2,3", 194 "EventCode": "0xA0", 195 "EventName": "UOP_DISPATCHES_CANCELLED.SIMD_PRF", 196 "PublicDescription": "This event counts the number of micro-operations cancelled after they were dispatched from the scheduler to the execution units when the total number of physical register read ports across all dispatch ports exceeds the read bandwidth of the physical register file. The SIMD_PRF subevent applies to the following instructions: VDPPS, DPPS, VPCMPESTRI, PCMPESTRI, VPCMPESTRM, PCMPESTRM, VFMADD*, VFMADDSUB*, VFMSUB*, VMSUBADD*, VFNMADD*, VFNMSUB*. See the Broadwell Optimization Guide for more information.", 197 "SampleAfterValue": "2000003", 198 "UMask": "0x3" 199 } 200] 201