1[ 2 { 3 "BriefDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend", 4 "MetricExpr": "IDQ_UOPS_NOT_DELIVERED.CORE / (4 * cycles)", 5 "MetricGroup": "TopdownL1", 6 "MetricName": "Frontend_Bound", 7 "PublicDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend. Frontend denotes the first part of the processor core responsible to fetch operations that are executed later on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch; cache-lines are fetched from the memory subsystem; parsed into instructions; and lastly decoded into micro-ops (uops). Ideally the Frontend can issue 4 uops every cycle to the Backend. Frontend Bound denotes unutilized issue-slots when there is no Backend stall; i.e. bubbles where Frontend delivered no uops while Backend could have accepted them. For example; stalls due to instruction-cache misses would be categorized under Frontend Bound." 8 }, 9 { 10 "BriefDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend. SMT version; use when SMT is enabled and measuring per logical CPU.", 11 "MetricExpr": "IDQ_UOPS_NOT_DELIVERED.CORE / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))", 12 "MetricGroup": "TopdownL1_SMT", 13 "MetricName": "Frontend_Bound_SMT", 14 "PublicDescription": "This category represents fraction of slots where the processor's Frontend undersupplies its Backend. Frontend denotes the first part of the processor core responsible to fetch operations that are executed later on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch; cache-lines are fetched from the memory subsystem; parsed into instructions; and lastly decoded into micro-ops (uops). Ideally the Frontend can issue 4 uops every cycle to the Backend. Frontend Bound denotes unutilized issue-slots when there is no Backend stall; i.e. bubbles where Frontend delivered no uops while Backend could have accepted them. For example; stalls due to instruction-cache misses would be categorized under Frontend Bound. SMT version; use when SMT is enabled and measuring per logical CPU." 15 }, 16 { 17 "BriefDescription": "This category represents fraction of slots wasted due to incorrect speculations", 18 "MetricExpr": "( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * INT_MISC.RECOVERY_CYCLES ) / (4 * cycles)", 19 "MetricGroup": "TopdownL1", 20 "MetricName": "Bad_Speculation", 21 "PublicDescription": "This category represents fraction of slots wasted due to incorrect speculations. This include slots used to issue uops that do not eventually get retired and slots for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For example; wasted work due to miss-predicted branches are categorized under Bad Speculation category. Incorrect data speculation followed by Memory Ordering Nukes is another example." 22 }, 23 { 24 "BriefDescription": "This category represents fraction of slots wasted due to incorrect speculations. SMT version; use when SMT is enabled and measuring per logical CPU.", 25 "MetricExpr": "( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (( INT_MISC.RECOVERY_CYCLES_ANY / 2 )) ) / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))", 26 "MetricGroup": "TopdownL1_SMT", 27 "MetricName": "Bad_Speculation_SMT", 28 "PublicDescription": "This category represents fraction of slots wasted due to incorrect speculations. This include slots used to issue uops that do not eventually get retired and slots for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For example; wasted work due to miss-predicted branches are categorized under Bad Speculation category. Incorrect data speculation followed by Memory Ordering Nukes is another example. SMT version; use when SMT is enabled and measuring per logical CPU." 29 }, 30 { 31 "BriefDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend", 32 "MetricExpr": "1 - ( (IDQ_UOPS_NOT_DELIVERED.CORE / (4 * cycles)) + (( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * INT_MISC.RECOVERY_CYCLES ) / (4 * cycles)) + (UOPS_RETIRED.RETIRE_SLOTS / (4 * cycles)) )", 33 "MetricGroup": "TopdownL1", 34 "MetricName": "Backend_Bound", 35 "PublicDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend. Backend is the portion of the processor core where the out-of-order scheduler dispatches ready uops into their respective execution units; and once completed these uops get retired according to program order. For example; stalls due to data-cache misses or stalls due to the divider unit being overloaded are both categorized under Backend Bound. Backend Bound is further divided into two main categories: Memory Bound and Core Bound." 36 }, 37 { 38 "BriefDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend. SMT version; use when SMT is enabled and measuring per logical CPU.", 39 "MetricExpr": "1 - ( (IDQ_UOPS_NOT_DELIVERED.CORE / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))) + (( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (( INT_MISC.RECOVERY_CYCLES_ANY / 2 )) ) / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))) + (UOPS_RETIRED.RETIRE_SLOTS / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))) )", 40 "MetricGroup": "TopdownL1_SMT", 41 "MetricName": "Backend_Bound_SMT", 42 "PublicDescription": "This category represents fraction of slots where no uops are being delivered due to a lack of required resources for accepting new uops in the Backend. Backend is the portion of the processor core where the out-of-order scheduler dispatches ready uops into their respective execution units; and once completed these uops get retired according to program order. For example; stalls due to data-cache misses or stalls due to the divider unit being overloaded are both categorized under Backend Bound. Backend Bound is further divided into two main categories: Memory Bound and Core Bound. SMT version; use when SMT is enabled and measuring per logical CPU." 43 }, 44 { 45 "BriefDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired", 46 "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / (4 * cycles)", 47 "MetricGroup": "TopdownL1", 48 "MetricName": "Retiring", 49 "PublicDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired. Ideally; all pipeline slots would be attributed to the Retiring category. Retiring of 100% would indicate the maximum 4 uops retired per cycle has been achieved. Maximizing Retiring typically increases the Instruction-Per-Cycle metric. Note that a high Retiring value does not necessary mean there is no room for more performance. For example; Microcode assists are categorized under Retiring. They hurt performance and can often be avoided. " 50 }, 51 { 52 "BriefDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired. SMT version; use when SMT is enabled and measuring per logical CPU.", 53 "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))", 54 "MetricGroup": "TopdownL1_SMT", 55 "MetricName": "Retiring_SMT", 56 "PublicDescription": "This category represents fraction of slots utilized by useful work i.e. issued uops that eventually get retired. Ideally; all pipeline slots would be attributed to the Retiring category. Retiring of 100% would indicate the maximum 4 uops retired per cycle has been achieved. Maximizing Retiring typically increases the Instruction-Per-Cycle metric. Note that a high Retiring value does not necessary mean there is no room for more performance. For example; Microcode assists are categorized under Retiring. They hurt performance and can often be avoided. SMT version; use when SMT is enabled and measuring per logical CPU." 57 }, 58 { 59 "BriefDescription": "Instructions Per Cycle (per Logical Processor)", 60 "MetricExpr": "INST_RETIRED.ANY / CPU_CLK_UNHALTED.THREAD", 61 "MetricGroup": "TopDownL1", 62 "MetricName": "IPC" 63 }, 64 { 65 "BriefDescription": "Uops Per Instruction", 66 "MetricExpr": "UOPS_RETIRED.RETIRE_SLOTS / INST_RETIRED.ANY", 67 "MetricGroup": "Pipeline;Retire", 68 "MetricName": "UPI" 69 }, 70 { 71 "BriefDescription": "Instruction per taken branch", 72 "MetricExpr": "INST_RETIRED.ANY / BR_INST_RETIRED.NEAR_TAKEN", 73 "MetricGroup": "Branches;Fetch_BW;PGO", 74 "MetricName": "IpTB" 75 }, 76 { 77 "BriefDescription": "Branch instructions per taken branch. ", 78 "MetricExpr": "BR_INST_RETIRED.ALL_BRANCHES / BR_INST_RETIRED.NEAR_TAKEN", 79 "MetricGroup": "Branches;PGO", 80 "MetricName": "BpTB" 81 }, 82 { 83 "BriefDescription": "Rough Estimation of fraction of fetched lines bytes that were likely (includes speculatively fetches) consumed by program instructions", 84 "MetricExpr": "min( 1 , IDQ.MITE_UOPS / ( (UOPS_RETIRED.RETIRE_SLOTS / INST_RETIRED.ANY) * 16 * ( ICACHE.HIT + ICACHE.MISSES ) / 4.0 ) )", 85 "MetricGroup": "PGO;IcMiss", 86 "MetricName": "IFetch_Line_Utilization" 87 }, 88 { 89 "BriefDescription": "Fraction of Uops delivered by the DSB (aka Decoded ICache; or Uop Cache)", 90 "MetricExpr": "IDQ.DSB_UOPS / (( IDQ.DSB_UOPS + LSD.UOPS + IDQ.MITE_UOPS + IDQ.MS_UOPS ) )", 91 "MetricGroup": "DSB;Fetch_BW", 92 "MetricName": "DSB_Coverage" 93 }, 94 { 95 "BriefDescription": "Cycles Per Instruction (per Logical Processor)", 96 "MetricExpr": "1 / (INST_RETIRED.ANY / cycles)", 97 "MetricGroup": "Pipeline;Summary", 98 "MetricName": "CPI" 99 }, 100 { 101 "BriefDescription": "Per-Logical Processor actual clocks when the Logical Processor is active.", 102 "MetricExpr": "CPU_CLK_UNHALTED.THREAD", 103 "MetricGroup": "Summary", 104 "MetricName": "CLKS" 105 }, 106 { 107 "BriefDescription": "Total issue-pipeline slots (per-Physical Core)", 108 "MetricExpr": "4 * cycles", 109 "MetricGroup": "TopDownL1", 110 "MetricName": "SLOTS" 111 }, 112 { 113 "BriefDescription": "Total issue-pipeline slots (per-Physical Core)", 114 "MetricExpr": "4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) ))", 115 "MetricGroup": "TopDownL1_SMT", 116 "MetricName": "SLOTS_SMT" 117 }, 118 { 119 "BriefDescription": "Instructions per Load (lower number means higher occurance rate)", 120 "MetricExpr": "INST_RETIRED.ANY / MEM_UOPS_RETIRED.ALL_LOADS", 121 "MetricGroup": "Instruction_Type", 122 "MetricName": "IpL" 123 }, 124 { 125 "BriefDescription": "Instructions per Store (lower number means higher occurance rate)", 126 "MetricExpr": "INST_RETIRED.ANY / MEM_UOPS_RETIRED.ALL_STORES", 127 "MetricGroup": "Instruction_Type", 128 "MetricName": "IpS" 129 }, 130 { 131 "BriefDescription": "Instructions per Branch (lower number means higher occurance rate)", 132 "MetricExpr": "INST_RETIRED.ANY / BR_INST_RETIRED.ALL_BRANCHES", 133 "MetricGroup": "Branches;Instruction_Type", 134 "MetricName": "IpB" 135 }, 136 { 137 "BriefDescription": "Instruction per (near) call (lower number means higher occurance rate)", 138 "MetricExpr": "INST_RETIRED.ANY / BR_INST_RETIRED.NEAR_CALL", 139 "MetricGroup": "Branches", 140 "MetricName": "IpCall" 141 }, 142 { 143 "BriefDescription": "Total number of retired Instructions", 144 "MetricExpr": "INST_RETIRED.ANY", 145 "MetricGroup": "Summary", 146 "MetricName": "Instructions" 147 }, 148 { 149 "BriefDescription": "Instructions Per Cycle (per physical core)", 150 "MetricExpr": "INST_RETIRED.ANY / cycles", 151 "MetricGroup": "SMT", 152 "MetricName": "CoreIPC" 153 }, 154 { 155 "BriefDescription": "Instructions Per Cycle (per physical core)", 156 "MetricExpr": "INST_RETIRED.ANY / (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) ))", 157 "MetricGroup": "SMT", 158 "MetricName": "CoreIPC_SMT" 159 }, 160 { 161 "BriefDescription": "Floating Point Operations Per Cycle", 162 "MetricExpr": "(( 1 * ( FP_ARITH_INST_RETIRED.SCALAR_SINGLE + FP_ARITH_INST_RETIRED.SCALAR_DOUBLE ) + 2 * FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE + 4 * ( FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE + FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE ) + 8 * FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE )) / cycles", 163 "MetricGroup": "FLOPS", 164 "MetricName": "FLOPc" 165 }, 166 { 167 "BriefDescription": "Floating Point Operations Per Cycle", 168 "MetricExpr": "(( 1 * ( FP_ARITH_INST_RETIRED.SCALAR_SINGLE + FP_ARITH_INST_RETIRED.SCALAR_DOUBLE ) + 2 * FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE + 4 * ( FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE + FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE ) + 8 * FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE )) / (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) ))", 169 "MetricGroup": "FLOPS_SMT", 170 "MetricName": "FLOPc_SMT" 171 }, 172 { 173 "BriefDescription": "Instruction-Level-Parallelism (average number of uops executed when there is at least 1 uop executed)", 174 "MetricExpr": "UOPS_EXECUTED.THREAD / (( cpu@UOPS_EXECUTED.CORE\\,cmask\\=1@ / 2 ) if #SMT_on else UOPS_EXECUTED.CYCLES_GE_1_UOP_EXEC)", 175 "MetricGroup": "Pipeline", 176 "MetricName": "ILP" 177 }, 178 { 179 "BriefDescription": "Branch Misprediction Cost: Fraction of TopDown slots wasted per non-speculative branch misprediction (jeclear)", 180 "MetricExpr": "( ((BR_MISP_RETIRED.ALL_BRANCHES / ( BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT )) * (( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * INT_MISC.RECOVERY_CYCLES ) / (4 * cycles))) + (4 * IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE / (4 * cycles)) * (12 * ( BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT + BACLEARS.ANY ) / cycles) / (4 * IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE / (4 * cycles)) ) * (4 * cycles) / BR_MISP_RETIRED.ALL_BRANCHES", 181 "MetricGroup": "BrMispredicts", 182 "MetricName": "Branch_Misprediction_Cost" 183 }, 184 { 185 "BriefDescription": "Branch Misprediction Cost: Fraction of TopDown slots wasted per non-speculative branch misprediction (jeclear)", 186 "MetricExpr": "( ((BR_MISP_RETIRED.ALL_BRANCHES / ( BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT )) * (( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * (( INT_MISC.RECOVERY_CYCLES_ANY / 2 )) ) / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) ))))) + (4 * IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))) * (12 * ( BR_MISP_RETIRED.ALL_BRANCHES + MACHINE_CLEARS.COUNT + BACLEARS.ANY ) / cycles) / (4 * IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE / (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )))) ) * (4 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) ))) / BR_MISP_RETIRED.ALL_BRANCHES", 187 "MetricGroup": "BrMispredicts_SMT", 188 "MetricName": "Branch_Misprediction_Cost_SMT" 189 }, 190 { 191 "BriefDescription": "Number of Instructions per non-speculative Branch Misprediction (JEClear)", 192 "MetricExpr": "INST_RETIRED.ANY / BR_MISP_RETIRED.ALL_BRANCHES", 193 "MetricGroup": "BrMispredicts", 194 "MetricName": "IpMispredict" 195 }, 196 { 197 "BriefDescription": "Core actual clocks when any Logical Processor is active on the Physical Core", 198 "MetricExpr": "( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )", 199 "MetricGroup": "SMT", 200 "MetricName": "CORE_CLKS" 201 }, 202 { 203 "BriefDescription": "Actual Average Latency for L1 data-cache miss demand loads (in core cycles)", 204 "MetricExpr": "L1D_PEND_MISS.PENDING / ( MEM_LOAD_UOPS_RETIRED.L1_MISS + mem_load_uops_retired.hit_lfb )", 205 "MetricGroup": "Memory_Bound;Memory_Lat", 206 "MetricName": "Load_Miss_Real_Latency" 207 }, 208 { 209 "BriefDescription": "Memory-Level-Parallelism (average number of L1 miss demand load when there is at least one such miss. Per-Logical Processor)", 210 "MetricExpr": "L1D_PEND_MISS.PENDING / L1D_PEND_MISS.PENDING_CYCLES", 211 "MetricGroup": "Memory_Bound;Memory_BW", 212 "MetricName": "MLP" 213 }, 214 { 215 "BriefDescription": "Utilization of the core's Page Walker(s) serving STLB misses triggered by instruction/Load/Store accesses", 216 "MetricExpr": "( ITLB_MISSES.WALK_DURATION + DTLB_LOAD_MISSES.WALK_DURATION + DTLB_STORE_MISSES.WALK_DURATION + 7 * ( DTLB_STORE_MISSES.WALK_COMPLETED + DTLB_LOAD_MISSES.WALK_COMPLETED + ITLB_MISSES.WALK_COMPLETED ) ) / ( 2 * cycles )", 217 "MetricGroup": "TLB", 218 "MetricName": "Page_Walks_Utilization" 219 }, 220 { 221 "BriefDescription": "Utilization of the core's Page Walker(s) serving STLB misses triggered by instruction/Load/Store accesses", 222 "MetricExpr": "( ITLB_MISSES.WALK_DURATION + DTLB_LOAD_MISSES.WALK_DURATION + DTLB_STORE_MISSES.WALK_DURATION + 7 * ( DTLB_STORE_MISSES.WALK_COMPLETED + DTLB_LOAD_MISSES.WALK_COMPLETED + ITLB_MISSES.WALK_COMPLETED ) ) / ( 2 * (( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / CPU_CLK_UNHALTED.REF_XCLK ) )) )", 223 "MetricGroup": "TLB_SMT", 224 "MetricName": "Page_Walks_Utilization_SMT" 225 }, 226 { 227 "BriefDescription": "Average data fill bandwidth to the L1 data cache [GB / sec]", 228 "MetricExpr": "64 * L1D.REPLACEMENT / 1000000000 / duration_time", 229 "MetricGroup": "Memory_BW", 230 "MetricName": "L1D_Cache_Fill_BW" 231 }, 232 { 233 "BriefDescription": "Average data fill bandwidth to the L2 cache [GB / sec]", 234 "MetricExpr": "64 * L2_LINES_IN.ALL / 1000000000 / duration_time", 235 "MetricGroup": "Memory_BW", 236 "MetricName": "L2_Cache_Fill_BW" 237 }, 238 { 239 "BriefDescription": "Average per-core data fill bandwidth to the L3 cache [GB / sec]", 240 "MetricExpr": "64 * LONGEST_LAT_CACHE.MISS / 1000000000 / duration_time", 241 "MetricGroup": "Memory_BW", 242 "MetricName": "L3_Cache_Fill_BW" 243 }, 244 { 245 "BriefDescription": "L1 cache true misses per kilo instruction for retired demand loads", 246 "MetricExpr": "1000 * MEM_LOAD_UOPS_RETIRED.L1_MISS / INST_RETIRED.ANY", 247 "MetricGroup": "Cache_Misses", 248 "MetricName": "L1MPKI" 249 }, 250 { 251 "BriefDescription": "L2 cache true misses per kilo instruction for retired demand loads", 252 "MetricExpr": "1000 * MEM_LOAD_UOPS_RETIRED.L2_MISS / INST_RETIRED.ANY", 253 "MetricGroup": "Cache_Misses", 254 "MetricName": "L2MPKI" 255 }, 256 { 257 "BriefDescription": "L2 cache misses per kilo instruction for all request types (including speculative)", 258 "MetricExpr": "1000 * L2_RQSTS.MISS / INST_RETIRED.ANY", 259 "MetricGroup": "Cache_Misses", 260 "MetricName": "L2MPKI_All" 261 }, 262 { 263 "BriefDescription": "L2 cache hits per kilo instruction for all request types (including speculative)", 264 "MetricExpr": "1000 * ( L2_RQSTS.REFERENCES - L2_RQSTS.MISS ) / INST_RETIRED.ANY", 265 "MetricGroup": "Cache_Misses", 266 "MetricName": "L2HPKI_All" 267 }, 268 { 269 "BriefDescription": "L3 cache true misses per kilo instruction for retired demand loads", 270 "MetricExpr": "1000 * MEM_LOAD_UOPS_RETIRED.L3_MISS / INST_RETIRED.ANY", 271 "MetricGroup": "Cache_Misses", 272 "MetricName": "L3MPKI" 273 }, 274 { 275 "BriefDescription": "Average CPU Utilization", 276 "MetricExpr": "CPU_CLK_UNHALTED.REF_TSC / msr@tsc@", 277 "MetricGroup": "Summary", 278 "MetricName": "CPU_Utilization" 279 }, 280 { 281 "BriefDescription": "Giga Floating Point Operations Per Second", 282 "MetricExpr": "( (( 1 * ( FP_ARITH_INST_RETIRED.SCALAR_SINGLE + FP_ARITH_INST_RETIRED.SCALAR_DOUBLE ) + 2 * FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE + 4 * ( FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE + FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE ) + 8 * FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE )) / 1000000000 ) / duration_time", 283 "MetricGroup": "FLOPS;Summary", 284 "MetricName": "GFLOPs" 285 }, 286 { 287 "BriefDescription": "Average Frequency Utilization relative nominal frequency", 288 "MetricExpr": "CPU_CLK_UNHALTED.THREAD / CPU_CLK_UNHALTED.REF_TSC", 289 "MetricGroup": "Power", 290 "MetricName": "Turbo_Utilization" 291 }, 292 { 293 "BriefDescription": "Fraction of cycles where both hardware Logical Processors were active", 294 "MetricExpr": "1 - CPU_CLK_THREAD_UNHALTED.ONE_THREAD_ACTIVE / ( CPU_CLK_THREAD_UNHALTED.REF_XCLK_ANY / 2 ) if #SMT_on else 0", 295 "MetricGroup": "SMT;Summary", 296 "MetricName": "SMT_2T_Utilization" 297 }, 298 { 299 "BriefDescription": "Fraction of cycles spent in Kernel mode", 300 "MetricExpr": "CPU_CLK_UNHALTED.THREAD:k / CPU_CLK_UNHALTED.THREAD", 301 "MetricGroup": "Summary", 302 "MetricName": "Kernel_Utilization" 303 }, 304 { 305 "BriefDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]", 306 "MetricExpr": "( 64 * ( uncore_imc@cas_count_read@ + uncore_imc@cas_count_write@ ) / 1000000000 ) / duration_time", 307 "MetricGroup": "Memory_BW", 308 "MetricName": "DRAM_BW_Use" 309 }, 310 { 311 "BriefDescription": "Average latency of data read request to external memory (in nanoseconds). Accounts for demand loads and L1/L2 prefetches", 312 "MetricExpr": "1000000000 * ( cbox@event\\=0x36\\,umask\\=0x3\\,filter_opc\\=0x182@ / cbox@event\\=0x35\\,umask\\=0x3\\,filter_opc\\=0x182@ ) / ( cbox_0@event\\=0x0@ / duration_time )", 313 "MetricGroup": "Memory_Lat", 314 "MetricName": "DRAM_Read_Latency" 315 }, 316 { 317 "BriefDescription": "Average number of parallel data read requests to external memory. Accounts for demand loads and L1/L2 prefetches", 318 "MetricExpr": "cbox@event\\=0x36\\,umask\\=0x3\\,filter_opc\\=0x182@ / cbox@event\\=0x36\\,umask\\=0x3\\,filter_opc\\=0x182\\,thresh\\=1@", 319 "MetricGroup": "Memory_BW", 320 "MetricName": "DRAM_Parallel_Reads" 321 }, 322 { 323 "BriefDescription": "Socket actual clocks when any core is active on that socket", 324 "MetricExpr": "cbox_0@event\\=0x0@", 325 "MetricGroup": "", 326 "MetricName": "Socket_CLKS" 327 }, 328 { 329 "BriefDescription": "C3 residency percent per core", 330 "MetricExpr": "(cstate_core@c3\\-residency@ / msr@tsc@) * 100", 331 "MetricGroup": "Power", 332 "MetricName": "C3_Core_Residency" 333 }, 334 { 335 "BriefDescription": "C6 residency percent per core", 336 "MetricExpr": "(cstate_core@c6\\-residency@ / msr@tsc@) * 100", 337 "MetricGroup": "Power", 338 "MetricName": "C6_Core_Residency" 339 }, 340 { 341 "BriefDescription": "C7 residency percent per core", 342 "MetricExpr": "(cstate_core@c7\\-residency@ / msr@tsc@) * 100", 343 "MetricGroup": "Power", 344 "MetricName": "C7_Core_Residency" 345 }, 346 { 347 "BriefDescription": "C2 residency percent per package", 348 "MetricExpr": "(cstate_pkg@c2\\-residency@ / msr@tsc@) * 100", 349 "MetricGroup": "Power", 350 "MetricName": "C2_Pkg_Residency" 351 }, 352 { 353 "BriefDescription": "C3 residency percent per package", 354 "MetricExpr": "(cstate_pkg@c3\\-residency@ / msr@tsc@) * 100", 355 "MetricGroup": "Power", 356 "MetricName": "C3_Pkg_Residency" 357 }, 358 { 359 "BriefDescription": "C6 residency percent per package", 360 "MetricExpr": "(cstate_pkg@c6\\-residency@ / msr@tsc@) * 100", 361 "MetricGroup": "Power", 362 "MetricName": "C6_Pkg_Residency" 363 }, 364 { 365 "BriefDescription": "C7 residency percent per package", 366 "MetricExpr": "(cstate_pkg@c7\\-residency@ / msr@tsc@) * 100", 367 "MetricGroup": "Power", 368 "MetricName": "C7_Pkg_Residency" 369 } 370] 371