1*f9900dd0SZhengjun Xing[
2*f9900dd0SZhengjun Xing    {
3*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to any number of reasons, including an L1 miss, WCB full, pagewalk, store address block or store data block, on a load that retires.",
4*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5",
5*f9900dd0SZhengjun Xing        "EventCode": "0x05",
6*f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.ANY_AT_RET",
7*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
8*f9900dd0SZhengjun Xing        "UMask": "0xff",
9*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
10*f9900dd0SZhengjun Xing    },
11*f9900dd0SZhengjun Xing    {
12*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to a core bound stall including a store address match, a DTLB miss or a page walk that detains the load from retiring.",
13*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
14*f9900dd0SZhengjun Xing        "EventCode": "0x05",
15*f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.L1_BOUND_AT_RET",
16*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
17*f9900dd0SZhengjun Xing        "UMask": "0xf4",
18*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
19*f9900dd0SZhengjun Xing    },
20*f9900dd0SZhengjun Xing    {
21*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to other block cases when load subsequently retires when load subsequently retires.",
22*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
23*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5",
24*f9900dd0SZhengjun Xing        "EventCode": "0x05",
25*f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.OTHER_AT_RET",
26*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3,4,5",
27*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
28*f9900dd0SZhengjun Xing        "UMask": "0xc0",
29*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
30*f9900dd0SZhengjun Xing    },
31*f9900dd0SZhengjun Xing    {
32*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to a pagewalk when load subsequently retires.",
33*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
34*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5",
35*f9900dd0SZhengjun Xing        "EventCode": "0x05",
36*f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.PGWALK_AT_RET",
37*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3,4,5",
38*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
39*f9900dd0SZhengjun Xing        "UMask": "0xa0",
40*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
41*f9900dd0SZhengjun Xing    },
42*f9900dd0SZhengjun Xing    {
43*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to a store address match when load subsequently retires.",
44*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
45*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5",
46*f9900dd0SZhengjun Xing        "EventCode": "0x05",
47*f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.ST_ADDR_AT_RET",
48*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3,4,5",
49*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
50*f9900dd0SZhengjun Xing        "UMask": "0x84",
51*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
52*f9900dd0SZhengjun Xing    },
53*f9900dd0SZhengjun Xing    {
54*f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of machine clears due to memory ordering caused by a snoop from an external agent. Does not count internally generated machine clears such as those due to memory disambiguation.",
55*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
56*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5",
57*f9900dd0SZhengjun Xing        "EventCode": "0xc3",
58*f9900dd0SZhengjun Xing        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
59*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3,4,5",
60*f9900dd0SZhengjun Xing        "SampleAfterValue": "20003",
61*f9900dd0SZhengjun Xing        "UMask": "0x2",
62*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
63*f9900dd0SZhengjun Xing    },
64*f9900dd0SZhengjun Xing    {
65*f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand data reads that were not supplied by the L3 cache.",
66*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
67*f9900dd0SZhengjun Xing        "EventCode": "0xB7",
68*f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
69*f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
70*f9900dd0SZhengjun Xing        "MSRValue": "0x3F84400001",
71*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
72*f9900dd0SZhengjun Xing        "UMask": "0x1",
73*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
74*f9900dd0SZhengjun Xing    },
75*f9900dd0SZhengjun Xing    {
76*f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the L3 cache.",
77*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
78*f9900dd0SZhengjun Xing        "EventCode": "0xB7",
79*f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_RFO.L3_MISS",
80*f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
81*f9900dd0SZhengjun Xing        "MSRValue": "0x3F84400002",
82*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
83*f9900dd0SZhengjun Xing        "UMask": "0x1",
84*f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
85*f9900dd0SZhengjun Xing    },
86*f9900dd0SZhengjun Xing    {
87*f9900dd0SZhengjun Xing        "BriefDescription": "Execution stalls while L3 cache miss demand load is outstanding.",
88*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
89*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
90*f9900dd0SZhengjun Xing        "CounterMask": "6",
91*f9900dd0SZhengjun Xing        "EventCode": "0xa3",
92*f9900dd0SZhengjun Xing        "EventName": "CYCLE_ACTIVITY.STALLS_L3_MISS",
93*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3",
94*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
95*f9900dd0SZhengjun Xing        "UMask": "0x6",
96*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
97*f9900dd0SZhengjun Xing    },
98*f9900dd0SZhengjun Xing    {
99*f9900dd0SZhengjun Xing        "BriefDescription": "Number of machine clears due to memory ordering conflicts.",
100*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
101*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3,4,5,6,7",
102*f9900dd0SZhengjun Xing        "EventCode": "0xc3",
103*f9900dd0SZhengjun Xing        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
104*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3,4,5,6,7",
105*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
106*f9900dd0SZhengjun Xing        "UMask": "0x2",
107*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
108*f9900dd0SZhengjun Xing    },
109*f9900dd0SZhengjun Xing    {
110*f9900dd0SZhengjun Xing        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
111*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
112*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
113*f9900dd0SZhengjun Xing        "CounterMask": "2",
114*f9900dd0SZhengjun Xing        "EventCode": "0x47",
115*f9900dd0SZhengjun Xing        "EventName": "MEMORY_ACTIVITY.CYCLES_L1D_MISS",
116*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3",
117*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
118*f9900dd0SZhengjun Xing        "UMask": "0x2",
119*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
120*f9900dd0SZhengjun Xing    },
121*f9900dd0SZhengjun Xing    {
122*f9900dd0SZhengjun Xing        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
123*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
124*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
125*f9900dd0SZhengjun Xing        "CounterMask": "3",
126*f9900dd0SZhengjun Xing        "EventCode": "0x47",
127*f9900dd0SZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L1D_MISS",
128*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3",
129*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
130*f9900dd0SZhengjun Xing        "UMask": "0x3",
131*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
132*f9900dd0SZhengjun Xing    },
133*f9900dd0SZhengjun Xing    {
134*f9900dd0SZhengjun Xing        "BriefDescription": "TBD",
135*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
136*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
137*f9900dd0SZhengjun Xing        "CounterMask": "5",
138*f9900dd0SZhengjun Xing        "EventCode": "0x47",
139*f9900dd0SZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L2_MISS",
140*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3",
141*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
142*f9900dd0SZhengjun Xing        "UMask": "0x5",
143*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
144*f9900dd0SZhengjun Xing    },
145*f9900dd0SZhengjun Xing    {
146*f9900dd0SZhengjun Xing        "BriefDescription": "TBD",
147*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
148*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
149*f9900dd0SZhengjun Xing        "CounterMask": "9",
150*f9900dd0SZhengjun Xing        "EventCode": "0x47",
151*f9900dd0SZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L3_MISS",
152*f9900dd0SZhengjun Xing        "PEBScounters": "0,1,2,3",
153*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
154*f9900dd0SZhengjun Xing        "UMask": "0x9",
155*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
156*f9900dd0SZhengjun Xing    },
157*f9900dd0SZhengjun Xing    {
158*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.",
159*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
160*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
161*f9900dd0SZhengjun Xing        "Data_LA": "1",
162*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
163*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128",
164*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
165*f9900dd0SZhengjun Xing        "MSRValue": "0x80",
166*f9900dd0SZhengjun Xing        "PEBS": "2",
167*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
168*f9900dd0SZhengjun Xing        "SampleAfterValue": "1009",
169*f9900dd0SZhengjun Xing        "TakenAlone": "1",
170*f9900dd0SZhengjun Xing        "UMask": "0x1",
171*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
172*f9900dd0SZhengjun Xing    },
173*f9900dd0SZhengjun Xing    {
174*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.",
175*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
176*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
177*f9900dd0SZhengjun Xing        "Data_LA": "1",
178*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
179*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16",
180*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
181*f9900dd0SZhengjun Xing        "MSRValue": "0x10",
182*f9900dd0SZhengjun Xing        "PEBS": "2",
183*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
184*f9900dd0SZhengjun Xing        "SampleAfterValue": "20011",
185*f9900dd0SZhengjun Xing        "TakenAlone": "1",
186*f9900dd0SZhengjun Xing        "UMask": "0x1",
187*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
188*f9900dd0SZhengjun Xing    },
189*f9900dd0SZhengjun Xing    {
190*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.",
191*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
192*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
193*f9900dd0SZhengjun Xing        "Data_LA": "1",
194*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
195*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256",
196*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
197*f9900dd0SZhengjun Xing        "MSRValue": "0x100",
198*f9900dd0SZhengjun Xing        "PEBS": "2",
199*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
200*f9900dd0SZhengjun Xing        "SampleAfterValue": "503",
201*f9900dd0SZhengjun Xing        "TakenAlone": "1",
202*f9900dd0SZhengjun Xing        "UMask": "0x1",
203*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
204*f9900dd0SZhengjun Xing    },
205*f9900dd0SZhengjun Xing    {
206*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.",
207*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
208*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
209*f9900dd0SZhengjun Xing        "Data_LA": "1",
210*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
211*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32",
212*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
213*f9900dd0SZhengjun Xing        "MSRValue": "0x20",
214*f9900dd0SZhengjun Xing        "PEBS": "2",
215*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
216*f9900dd0SZhengjun Xing        "SampleAfterValue": "100007",
217*f9900dd0SZhengjun Xing        "TakenAlone": "1",
218*f9900dd0SZhengjun Xing        "UMask": "0x1",
219*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
220*f9900dd0SZhengjun Xing    },
221*f9900dd0SZhengjun Xing    {
222*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.",
223*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
224*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
225*f9900dd0SZhengjun Xing        "Data_LA": "1",
226*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
227*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4",
228*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
229*f9900dd0SZhengjun Xing        "MSRValue": "0x4",
230*f9900dd0SZhengjun Xing        "PEBS": "2",
231*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
232*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
233*f9900dd0SZhengjun Xing        "TakenAlone": "1",
234*f9900dd0SZhengjun Xing        "UMask": "0x1",
235*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
236*f9900dd0SZhengjun Xing    },
237*f9900dd0SZhengjun Xing    {
238*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.",
239*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
240*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
241*f9900dd0SZhengjun Xing        "Data_LA": "1",
242*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
243*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512",
244*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
245*f9900dd0SZhengjun Xing        "MSRValue": "0x200",
246*f9900dd0SZhengjun Xing        "PEBS": "2",
247*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
248*f9900dd0SZhengjun Xing        "SampleAfterValue": "101",
249*f9900dd0SZhengjun Xing        "TakenAlone": "1",
250*f9900dd0SZhengjun Xing        "UMask": "0x1",
251*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
252*f9900dd0SZhengjun Xing    },
253*f9900dd0SZhengjun Xing    {
254*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.",
255*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
256*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
257*f9900dd0SZhengjun Xing        "Data_LA": "1",
258*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
259*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64",
260*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
261*f9900dd0SZhengjun Xing        "MSRValue": "0x40",
262*f9900dd0SZhengjun Xing        "PEBS": "2",
263*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
264*f9900dd0SZhengjun Xing        "SampleAfterValue": "2003",
265*f9900dd0SZhengjun Xing        "TakenAlone": "1",
266*f9900dd0SZhengjun Xing        "UMask": "0x1",
267*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
268*f9900dd0SZhengjun Xing    },
269*f9900dd0SZhengjun Xing    {
270*f9900dd0SZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.",
271*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
272*f9900dd0SZhengjun Xing        "Counter": "1,2,3,4,5,6,7",
273*f9900dd0SZhengjun Xing        "Data_LA": "1",
274*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
275*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8",
276*f9900dd0SZhengjun Xing        "MSRIndex": "0x3F6",
277*f9900dd0SZhengjun Xing        "MSRValue": "0x8",
278*f9900dd0SZhengjun Xing        "PEBS": "2",
279*f9900dd0SZhengjun Xing        "PEBScounters": "1,2,3,4,5,6,7",
280*f9900dd0SZhengjun Xing        "SampleAfterValue": "50021",
281*f9900dd0SZhengjun Xing        "TakenAlone": "1",
282*f9900dd0SZhengjun Xing        "UMask": "0x1",
283*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
284*f9900dd0SZhengjun Xing    },
285*f9900dd0SZhengjun Xing    {
286*f9900dd0SZhengjun Xing        "BriefDescription": "Retired instructions with at least 1 store uop. This PEBS event is the trigger for stores sampled by the PEBS Store Facility.",
287*f9900dd0SZhengjun Xing        "CollectPEBSRecord": "2",
288*f9900dd0SZhengjun Xing        "Data_LA": "1",
289*f9900dd0SZhengjun Xing        "EventCode": "0xcd",
290*f9900dd0SZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.STORE_SAMPLE",
291*f9900dd0SZhengjun Xing        "PEBS": "2",
292*f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
293*f9900dd0SZhengjun Xing        "UMask": "0x2",
294*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
295*f9900dd0SZhengjun Xing    },
296*f9900dd0SZhengjun Xing    {
297*f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand data reads that were not supplied by the L3 cache.",
298*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
299*f9900dd0SZhengjun Xing        "EventCode": "0x2A,0x2B",
300*f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
301*f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
302*f9900dd0SZhengjun Xing        "MSRValue": "0x3FBFC00001",
303*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
304*f9900dd0SZhengjun Xing        "UMask": "0x1",
305*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
306*f9900dd0SZhengjun Xing    },
307*f9900dd0SZhengjun Xing    {
308*f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand read for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the L3 cache.",
309*f9900dd0SZhengjun Xing        "Counter": "0,1,2,3",
310*f9900dd0SZhengjun Xing        "EventCode": "0x2A,0x2B",
311*f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_RFO.L3_MISS",
312*f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
313*f9900dd0SZhengjun Xing        "MSRValue": "0x3FBFC00002",
314*f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
315*f9900dd0SZhengjun Xing        "UMask": "0x1",
316*f9900dd0SZhengjun Xing        "Unit": "cpu_core"
317*f9900dd0SZhengjun Xing    }
318*f9900dd0SZhengjun Xing]