1f9900dd0SZhengjun Xing[
2f9900dd0SZhengjun Xing    {
34c12f41aSZhengjun Xing        "BriefDescription": "Execution stalls while L3 cache miss demand load is outstanding.",
44c12f41aSZhengjun Xing        "CounterMask": "6",
54c12f41aSZhengjun Xing        "EventCode": "0xa3",
64c12f41aSZhengjun Xing        "EventName": "CYCLE_ACTIVITY.STALLS_L3_MISS",
74c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
84c12f41aSZhengjun Xing        "UMask": "0x6",
94c12f41aSZhengjun Xing        "Unit": "cpu_core"
104c12f41aSZhengjun Xing    },
114c12f41aSZhengjun Xing    {
12f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to any number of reasons, including an L1 miss, WCB full, pagewalk, store address block or store data block, on a load that retires.",
13f9900dd0SZhengjun Xing        "EventCode": "0x05",
14f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.ANY_AT_RET",
15f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
16f9900dd0SZhengjun Xing        "UMask": "0xff",
17f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
18f9900dd0SZhengjun Xing    },
19f9900dd0SZhengjun Xing    {
20f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer is stalled due to a core bound stall including a store address match, a DTLB miss or a page walk that detains the load from retiring.",
21f9900dd0SZhengjun Xing        "EventCode": "0x05",
22f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.L1_BOUND_AT_RET",
23f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
24f9900dd0SZhengjun Xing        "UMask": "0xf4",
25f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
26f9900dd0SZhengjun Xing    },
27f9900dd0SZhengjun Xing    {
285fa2481cSZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to other block cases.",
29f9900dd0SZhengjun Xing        "EventCode": "0x05",
30f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.OTHER_AT_RET",
314c12f41aSZhengjun Xing        "PublicDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to other block cases such as pipeline conflicts, fences, etc.",
32f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
33f9900dd0SZhengjun Xing        "UMask": "0xc0",
34f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
35f9900dd0SZhengjun Xing    },
36f9900dd0SZhengjun Xing    {
375fa2481cSZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to a pagewalk.",
38f9900dd0SZhengjun Xing        "EventCode": "0x05",
39f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.PGWALK_AT_RET",
40f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
41f9900dd0SZhengjun Xing        "UMask": "0xa0",
42f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
43f9900dd0SZhengjun Xing    },
44f9900dd0SZhengjun Xing    {
455fa2481cSZhengjun Xing        "BriefDescription": "Counts the number of cycles that the head (oldest load) of the load buffer and retirement are both stalled due to a store address match.",
46f9900dd0SZhengjun Xing        "EventCode": "0x05",
47f9900dd0SZhengjun Xing        "EventName": "LD_HEAD.ST_ADDR_AT_RET",
48f9900dd0SZhengjun Xing        "SampleAfterValue": "1000003",
49f9900dd0SZhengjun Xing        "UMask": "0x84",
50f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
51f9900dd0SZhengjun Xing    },
52f9900dd0SZhengjun Xing    {
53f9900dd0SZhengjun Xing        "BriefDescription": "Counts the number of machine clears due to memory ordering caused by a snoop from an external agent. Does not count internally generated machine clears such as those due to memory disambiguation.",
54f9900dd0SZhengjun Xing        "EventCode": "0xc3",
55f9900dd0SZhengjun Xing        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
56f9900dd0SZhengjun Xing        "SampleAfterValue": "20003",
57f9900dd0SZhengjun Xing        "UMask": "0x2",
58f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
59f9900dd0SZhengjun Xing    },
60f9900dd0SZhengjun Xing    {
614c12f41aSZhengjun Xing        "BriefDescription": "Number of machine clears due to memory ordering conflicts.",
624c12f41aSZhengjun Xing        "EventCode": "0xc3",
634c12f41aSZhengjun Xing        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
644c12f41aSZhengjun Xing        "PublicDescription": "Counts the number of Machine Clears detected dye to memory ordering. Memory Ordering Machine Clears may apply when a memory read may not conform to the memory ordering rules of the x86 architecture",
654c12f41aSZhengjun Xing        "SampleAfterValue": "100003",
664c12f41aSZhengjun Xing        "UMask": "0x2",
674c12f41aSZhengjun Xing        "Unit": "cpu_core"
684c12f41aSZhengjun Xing    },
694c12f41aSZhengjun Xing    {
704c12f41aSZhengjun Xing        "BriefDescription": "Cycles while L1 cache miss demand load is outstanding.",
714c12f41aSZhengjun Xing        "CounterMask": "2",
724c12f41aSZhengjun Xing        "EventCode": "0x47",
734c12f41aSZhengjun Xing        "EventName": "MEMORY_ACTIVITY.CYCLES_L1D_MISS",
744c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
754c12f41aSZhengjun Xing        "UMask": "0x2",
764c12f41aSZhengjun Xing        "Unit": "cpu_core"
774c12f41aSZhengjun Xing    },
784c12f41aSZhengjun Xing    {
794c12f41aSZhengjun Xing        "BriefDescription": "Execution stalls while L1 cache miss demand load is outstanding.",
804c12f41aSZhengjun Xing        "CounterMask": "3",
814c12f41aSZhengjun Xing        "EventCode": "0x47",
824c12f41aSZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L1D_MISS",
834c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
844c12f41aSZhengjun Xing        "UMask": "0x3",
854c12f41aSZhengjun Xing        "Unit": "cpu_core"
864c12f41aSZhengjun Xing    },
874c12f41aSZhengjun Xing    {
884c12f41aSZhengjun Xing        "BriefDescription": "MEMORY_ACTIVITY.STALLS_L2_MISS",
894c12f41aSZhengjun Xing        "CounterMask": "5",
904c12f41aSZhengjun Xing        "EventCode": "0x47",
914c12f41aSZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L2_MISS",
924c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
934c12f41aSZhengjun Xing        "UMask": "0x5",
944c12f41aSZhengjun Xing        "Unit": "cpu_core"
954c12f41aSZhengjun Xing    },
964c12f41aSZhengjun Xing    {
974c12f41aSZhengjun Xing        "BriefDescription": "MEMORY_ACTIVITY.STALLS_L3_MISS",
984c12f41aSZhengjun Xing        "CounterMask": "9",
994c12f41aSZhengjun Xing        "EventCode": "0x47",
1004c12f41aSZhengjun Xing        "EventName": "MEMORY_ACTIVITY.STALLS_L3_MISS",
1014c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
1024c12f41aSZhengjun Xing        "UMask": "0x9",
1034c12f41aSZhengjun Xing        "Unit": "cpu_core"
1044c12f41aSZhengjun Xing    },
1054c12f41aSZhengjun Xing    {
1064c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.",
1074c12f41aSZhengjun Xing        "Data_LA": "1",
1084c12f41aSZhengjun Xing        "EventCode": "0xcd",
1094c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128",
1104c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1114c12f41aSZhengjun Xing        "MSRValue": "0x80",
1124c12f41aSZhengjun Xing        "PEBS": "2",
1134c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 128 cycles.  Reported latency may be longer than just the memory latency.",
1144c12f41aSZhengjun Xing        "SampleAfterValue": "1009",
1154c12f41aSZhengjun Xing        "UMask": "0x1",
1164c12f41aSZhengjun Xing        "Unit": "cpu_core"
1174c12f41aSZhengjun Xing    },
1184c12f41aSZhengjun Xing    {
1194c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.",
1204c12f41aSZhengjun Xing        "Data_LA": "1",
1214c12f41aSZhengjun Xing        "EventCode": "0xcd",
1224c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16",
1234c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1244c12f41aSZhengjun Xing        "MSRValue": "0x10",
1254c12f41aSZhengjun Xing        "PEBS": "2",
1264c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 16 cycles.  Reported latency may be longer than just the memory latency.",
1274c12f41aSZhengjun Xing        "SampleAfterValue": "20011",
1284c12f41aSZhengjun Xing        "UMask": "0x1",
1294c12f41aSZhengjun Xing        "Unit": "cpu_core"
1304c12f41aSZhengjun Xing    },
1314c12f41aSZhengjun Xing    {
1324c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.",
1334c12f41aSZhengjun Xing        "Data_LA": "1",
1344c12f41aSZhengjun Xing        "EventCode": "0xcd",
1354c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256",
1364c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1374c12f41aSZhengjun Xing        "MSRValue": "0x100",
1384c12f41aSZhengjun Xing        "PEBS": "2",
1394c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 256 cycles.  Reported latency may be longer than just the memory latency.",
1404c12f41aSZhengjun Xing        "SampleAfterValue": "503",
1414c12f41aSZhengjun Xing        "UMask": "0x1",
1424c12f41aSZhengjun Xing        "Unit": "cpu_core"
1434c12f41aSZhengjun Xing    },
1444c12f41aSZhengjun Xing    {
1454c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.",
1464c12f41aSZhengjun Xing        "Data_LA": "1",
1474c12f41aSZhengjun Xing        "EventCode": "0xcd",
1484c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32",
1494c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1504c12f41aSZhengjun Xing        "MSRValue": "0x20",
1514c12f41aSZhengjun Xing        "PEBS": "2",
1524c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 32 cycles.  Reported latency may be longer than just the memory latency.",
1534c12f41aSZhengjun Xing        "SampleAfterValue": "100007",
1544c12f41aSZhengjun Xing        "UMask": "0x1",
1554c12f41aSZhengjun Xing        "Unit": "cpu_core"
1564c12f41aSZhengjun Xing    },
1574c12f41aSZhengjun Xing    {
1584c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.",
1594c12f41aSZhengjun Xing        "Data_LA": "1",
1604c12f41aSZhengjun Xing        "EventCode": "0xcd",
1614c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4",
1624c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1634c12f41aSZhengjun Xing        "MSRValue": "0x4",
1644c12f41aSZhengjun Xing        "PEBS": "2",
1654c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 4 cycles.  Reported latency may be longer than just the memory latency.",
1664c12f41aSZhengjun Xing        "SampleAfterValue": "100003",
1674c12f41aSZhengjun Xing        "UMask": "0x1",
1684c12f41aSZhengjun Xing        "Unit": "cpu_core"
1694c12f41aSZhengjun Xing    },
1704c12f41aSZhengjun Xing    {
1714c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.",
1724c12f41aSZhengjun Xing        "Data_LA": "1",
1734c12f41aSZhengjun Xing        "EventCode": "0xcd",
1744c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512",
1754c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1764c12f41aSZhengjun Xing        "MSRValue": "0x200",
1774c12f41aSZhengjun Xing        "PEBS": "2",
1784c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 512 cycles.  Reported latency may be longer than just the memory latency.",
1794c12f41aSZhengjun Xing        "SampleAfterValue": "101",
1804c12f41aSZhengjun Xing        "UMask": "0x1",
1814c12f41aSZhengjun Xing        "Unit": "cpu_core"
1824c12f41aSZhengjun Xing    },
1834c12f41aSZhengjun Xing    {
1844c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.",
1854c12f41aSZhengjun Xing        "Data_LA": "1",
1864c12f41aSZhengjun Xing        "EventCode": "0xcd",
1874c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64",
1884c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
1894c12f41aSZhengjun Xing        "MSRValue": "0x40",
1904c12f41aSZhengjun Xing        "PEBS": "2",
1914c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 64 cycles.  Reported latency may be longer than just the memory latency.",
1924c12f41aSZhengjun Xing        "SampleAfterValue": "2003",
1934c12f41aSZhengjun Xing        "UMask": "0x1",
1944c12f41aSZhengjun Xing        "Unit": "cpu_core"
1954c12f41aSZhengjun Xing    },
1964c12f41aSZhengjun Xing    {
1974c12f41aSZhengjun Xing        "BriefDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.",
1984c12f41aSZhengjun Xing        "Data_LA": "1",
1994c12f41aSZhengjun Xing        "EventCode": "0xcd",
2004c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8",
2014c12f41aSZhengjun Xing        "MSRIndex": "0x3F6",
2024c12f41aSZhengjun Xing        "MSRValue": "0x8",
2034c12f41aSZhengjun Xing        "PEBS": "2",
2044c12f41aSZhengjun Xing        "PublicDescription": "Counts randomly selected loads when the latency from first dispatch to completion is greater than 8 cycles.  Reported latency may be longer than just the memory latency.",
2054c12f41aSZhengjun Xing        "SampleAfterValue": "50021",
2064c12f41aSZhengjun Xing        "UMask": "0x1",
2074c12f41aSZhengjun Xing        "Unit": "cpu_core"
2084c12f41aSZhengjun Xing    },
2094c12f41aSZhengjun Xing    {
2104c12f41aSZhengjun Xing        "BriefDescription": "Retired memory store access operations. A PDist event for PEBS Store Latency Facility.",
2114c12f41aSZhengjun Xing        "Data_LA": "1",
2124c12f41aSZhengjun Xing        "EventCode": "0xcd",
2134c12f41aSZhengjun Xing        "EventName": "MEM_TRANS_RETIRED.STORE_SAMPLE",
2144c12f41aSZhengjun Xing        "PEBS": "2",
2154c12f41aSZhengjun Xing        "PublicDescription": "Counts Retired memory accesses with at least 1 store operation. This PEBS event is the precisely-distributed (PDist) trigger covering all stores uops for sampling by the PEBS Store Latency Facility. The facility is described in Intel SDM Volume 3 section 19.9.8",
2164c12f41aSZhengjun Xing        "SampleAfterValue": "1000003",
2174c12f41aSZhengjun Xing        "UMask": "0x2",
2184c12f41aSZhengjun Xing        "Unit": "cpu_core"
2194c12f41aSZhengjun Xing    },
2204c12f41aSZhengjun Xing    {
221f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand data reads that were not supplied by the L3 cache.",
222f9900dd0SZhengjun Xing        "EventCode": "0xB7",
223f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
224f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
225f9900dd0SZhengjun Xing        "MSRValue": "0x3F84400001",
226f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
227f9900dd0SZhengjun Xing        "UMask": "0x1",
228f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
229f9900dd0SZhengjun Xing    },
230f9900dd0SZhengjun Xing    {
231a80de066SIan Rogers        "BriefDescription": "Counts demand data reads that were not supplied by the L3 cache.",
2324c12f41aSZhengjun Xing        "EventCode": "0x2A,0x2B",
2334c12f41aSZhengjun Xing        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS",
2344c12f41aSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
2354c12f41aSZhengjun Xing        "MSRValue": "0x3FBFC00001",
2364c12f41aSZhengjun Xing        "SampleAfterValue": "100003",
2374c12f41aSZhengjun Xing        "UMask": "0x1",
2384c12f41aSZhengjun Xing        "Unit": "cpu_core"
2394c12f41aSZhengjun Xing    },
2404c12f41aSZhengjun Xing    {
2414c12f41aSZhengjun Xing        "BriefDescription": "Counts demand data reads that were not supplied by the L3 cache.",
242a80de066SIan Rogers        "EventCode": "0xB7",
243a80de066SIan Rogers        "EventName": "OCR.DEMAND_DATA_RD.L3_MISS_LOCAL",
244a80de066SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
245a80de066SIan Rogers        "MSRValue": "0x3F84400001",
246a80de066SIan Rogers        "SampleAfterValue": "100003",
247a80de066SIan Rogers        "UMask": "0x1",
248a80de066SIan Rogers        "Unit": "cpu_atom"
249a80de066SIan Rogers    },
250a80de066SIan Rogers    {
251f9900dd0SZhengjun Xing        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the L3 cache.",
252f9900dd0SZhengjun Xing        "EventCode": "0xB7",
253f9900dd0SZhengjun Xing        "EventName": "OCR.DEMAND_RFO.L3_MISS",
254f9900dd0SZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
255f9900dd0SZhengjun Xing        "MSRValue": "0x3F84400002",
256f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
257f9900dd0SZhengjun Xing        "UMask": "0x1",
258f9900dd0SZhengjun Xing        "Unit": "cpu_atom"
259f9900dd0SZhengjun Xing    },
260f9900dd0SZhengjun Xing    {
2614c12f41aSZhengjun Xing        "BriefDescription": "Counts demand read for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the L3 cache.",
2624c12f41aSZhengjun Xing        "EventCode": "0x2A,0x2B",
2634c12f41aSZhengjun Xing        "EventName": "OCR.DEMAND_RFO.L3_MISS",
2644c12f41aSZhengjun Xing        "MSRIndex": "0x1a6,0x1a7",
2654c12f41aSZhengjun Xing        "MSRValue": "0x3FBFC00002",
2664c12f41aSZhengjun Xing        "SampleAfterValue": "100003",
2674c12f41aSZhengjun Xing        "UMask": "0x1",
2684c12f41aSZhengjun Xing        "Unit": "cpu_core"
2694c12f41aSZhengjun Xing    },
2704c12f41aSZhengjun Xing    {
271a80de066SIan Rogers        "BriefDescription": "Counts demand reads for ownership (RFO) and software prefetches for exclusive ownership (PREFETCHW) that were not supplied by the L3 cache.",
272a80de066SIan Rogers        "EventCode": "0xB7",
273a80de066SIan Rogers        "EventName": "OCR.DEMAND_RFO.L3_MISS_LOCAL",
274a80de066SIan Rogers        "MSRIndex": "0x1a6,0x1a7",
275a80de066SIan Rogers        "MSRValue": "0x3F84400002",
276a80de066SIan Rogers        "SampleAfterValue": "100003",
277a80de066SIan Rogers        "UMask": "0x1",
278a80de066SIan Rogers        "Unit": "cpu_atom"
279a80de066SIan Rogers    },
280a80de066SIan Rogers    {
281*ad10c920SIan Rogers        "BriefDescription": "Counts demand data read requests that miss the L3 cache.",
2824c12f41aSZhengjun Xing        "EventCode": "0x21",
2834c12f41aSZhengjun Xing        "EventName": "OFFCORE_REQUESTS.L3_MISS_DEMAND_DATA_RD",
284f9900dd0SZhengjun Xing        "SampleAfterValue": "100003",
2854c12f41aSZhengjun Xing        "UMask": "0x10",
286f9900dd0SZhengjun Xing        "Unit": "cpu_core"
287f9900dd0SZhengjun Xing    },
288f9900dd0SZhengjun Xing    {
2894c12f41aSZhengjun Xing        "BriefDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache.",
2904c12f41aSZhengjun Xing        "EventCode": "0x20",
2914c12f41aSZhengjun Xing        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.L3_MISS_DEMAND_DATA_RD",
2924c12f41aSZhengjun Xing        "PublicDescription": "For every cycle, increments by the number of demand data read requests pending that are known to have missed the L3 cache.  Note that this does not capture all elapsed cycles while requests are outstanding - only cycles from when the requests were known by the requesting core to have missed the L3 cache.",
2934c12f41aSZhengjun Xing        "SampleAfterValue": "2000003",
2944c12f41aSZhengjun Xing        "UMask": "0x10",
295f9900dd0SZhengjun Xing        "Unit": "cpu_core"
296f9900dd0SZhengjun Xing    }
297f9900dd0SZhengjun Xing]
298