132daa5d7SKajol Jain[
232daa5d7SKajol Jain  {
3*8fc4e4aaSKajol Jain    "EventCode": "0x100FE",
432daa5d7SKajol Jain    "EventName": "PM_INST_CMPL",
532daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions completed."
632daa5d7SKajol Jain  },
732daa5d7SKajol Jain  {
8*8fc4e4aaSKajol Jain    "EventCode": "0x1000C",
932daa5d7SKajol Jain    "EventName": "PM_LSU_LD0_FIN",
1032daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in LD0 port."
1132daa5d7SKajol Jain  },
1232daa5d7SKajol Jain  {
13*8fc4e4aaSKajol Jain    "EventCode": "0x1000E",
1432daa5d7SKajol Jain    "EventName": "PM_MMA_ISSUED",
1532daa5d7SKajol Jain    "BriefDescription": "MMA instructions issued."
1632daa5d7SKajol Jain  },
1732daa5d7SKajol Jain  {
18*8fc4e4aaSKajol Jain    "EventCode": "0x10012",
1932daa5d7SKajol Jain    "EventName": "PM_LSU_ST0_FIN",
2032daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST0 port."
2132daa5d7SKajol Jain  },
2232daa5d7SKajol Jain  {
23*8fc4e4aaSKajol Jain    "EventCode": "0x10014",
2432daa5d7SKajol Jain    "EventName": "PM_LSU_ST4_FIN",
2532daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST4 port."
2632daa5d7SKajol Jain  },
2732daa5d7SKajol Jain  {
28*8fc4e4aaSKajol Jain    "EventCode": "0x10018",
2932daa5d7SKajol Jain    "EventName": "PM_IC_DEMAND_CYC",
3032daa5d7SKajol Jain    "BriefDescription": "Cycles in which an instruction reload is pending to satisfy a demand miss."
3132daa5d7SKajol Jain  },
3232daa5d7SKajol Jain  {
33*8fc4e4aaSKajol Jain    "EventCode": "0x10022",
3432daa5d7SKajol Jain    "EventName": "PM_PMC2_SAVED",
3532daa5d7SKajol Jain    "BriefDescription": "The conditions for the speculative event selected for PMC2 are met and PMC2 is charged."
3632daa5d7SKajol Jain  },
3732daa5d7SKajol Jain  {
38*8fc4e4aaSKajol Jain    "EventCode": "0x10024",
3932daa5d7SKajol Jain    "EventName": "PM_PMC5_OVERFLOW",
4032daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC5 caused the event counter to overflow."
4132daa5d7SKajol Jain  },
4232daa5d7SKajol Jain  {
43*8fc4e4aaSKajol Jain    "EventCode": "0x10058",
4432daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_FIN_AT_DISP",
4532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline finished at dispatch and did not require execution in the LSU, BRU or VSU."
4632daa5d7SKajol Jain  },
4732daa5d7SKajol Jain  {
48*8fc4e4aaSKajol Jain    "EventCode": "0x1005A",
4932daa5d7SKajol Jain    "EventName": "PM_FLUSH_MPRED",
5032daa5d7SKajol Jain    "BriefDescription": "A flush occurred due to a mispredicted branch. Includes target and direction."
5132daa5d7SKajol Jain  },
5232daa5d7SKajol Jain  {
53*8fc4e4aaSKajol Jain    "EventCode": "0x1C05A",
5432daa5d7SKajol Jain    "EventName": "PM_DERAT_MISS_2M",
5532daa5d7SKajol Jain    "BriefDescription": "Data ERAT Miss (Data TLB Access) page size 2M. Implies radix translation. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
5632daa5d7SKajol Jain  },
5732daa5d7SKajol Jain  {
58*8fc4e4aaSKajol Jain    "EventCode": "0x1E05A",
59*8fc4e4aaSKajol Jain    "EventName": "PM_CMPL_STALL_LWSYNC",
60*8fc4e4aaSKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a lwsync waiting to complete."
6132daa5d7SKajol Jain  },
6232daa5d7SKajol Jain  {
63*8fc4e4aaSKajol Jain    "EventCode": "0x10068",
6432daa5d7SKajol Jain    "EventName": "PM_BR_FIN",
6532daa5d7SKajol Jain    "BriefDescription": "A branch instruction finished. Includes predicted/mispredicted/unconditional."
6632daa5d7SKajol Jain  },
6732daa5d7SKajol Jain  {
68*8fc4e4aaSKajol Jain    "EventCode": "0x1006A",
6932daa5d7SKajol Jain    "EventName": "PM_FX_LSU_FIN",
7032daa5d7SKajol Jain    "BriefDescription": "Simple fixed point instruction issued to the store unit. Measured at finish time."
7132daa5d7SKajol Jain  },
7232daa5d7SKajol Jain  {
73*8fc4e4aaSKajol Jain    "EventCode": "0x1006C",
7432daa5d7SKajol Jain    "EventName": "PM_RUN_CYC_ST_MODE",
7532daa5d7SKajol Jain    "BriefDescription": "Cycles when the run latch is set and the core is in ST mode."
7632daa5d7SKajol Jain  },
7732daa5d7SKajol Jain  {
78*8fc4e4aaSKajol Jain    "EventCode": "0x20004",
7932daa5d7SKajol Jain    "EventName": "PM_ISSUE_STALL",
8032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was dispatched but not issued yet."
8132daa5d7SKajol Jain  },
8232daa5d7SKajol Jain  {
83*8fc4e4aaSKajol Jain    "EventCode": "0x2000A",
8432daa5d7SKajol Jain    "EventName": "PM_HYPERVISOR_CYC",
8532daa5d7SKajol Jain    "BriefDescription": "Cycles when the thread is in Hypervisor state. MSR[S HV PR]=010."
8632daa5d7SKajol Jain  },
8732daa5d7SKajol Jain  {
88*8fc4e4aaSKajol Jain    "EventCode": "0x2000E",
8932daa5d7SKajol Jain    "EventName": "PM_LSU_LD1_FIN",
9032daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in LD1 port."
9132daa5d7SKajol Jain  },
9232daa5d7SKajol Jain  {
93*8fc4e4aaSKajol Jain    "EventCode": "0x2C014",
9432daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_SPECIAL",
9532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline required special handling before completing."
9632daa5d7SKajol Jain  },
9732daa5d7SKajol Jain  {
98*8fc4e4aaSKajol Jain    "EventCode": "0x2C018",
9932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DMISS_L3MISS",
10032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from a source beyond the local L2 or local L3."
10132daa5d7SKajol Jain  },
10232daa5d7SKajol Jain  {
103*8fc4e4aaSKajol Jain    "EventCode": "0x2D010",
10432daa5d7SKajol Jain    "EventName": "PM_LSU_ST1_FIN",
10532daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST1 port."
10632daa5d7SKajol Jain  },
10732daa5d7SKajol Jain  {
108*8fc4e4aaSKajol Jain    "EventCode": "0x2D012",
10932daa5d7SKajol Jain    "EventName": "PM_VSU1_ISSUE",
11032daa5d7SKajol Jain    "BriefDescription": "VSU instructions issued to VSU pipe 1."
11132daa5d7SKajol Jain  },
11232daa5d7SKajol Jain  {
113*8fc4e4aaSKajol Jain    "EventCode": "0x2D018",
11432daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_VSU",
11532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in the VSU (includes FXU, VSU, CRU)."
11632daa5d7SKajol Jain  },
11732daa5d7SKajol Jain  {
118*8fc4e4aaSKajol Jain    "EventCode": "0x2D01C",
119*8fc4e4aaSKajol Jain    "EventName": "PM_CMPL_STALL_STCX",
120*8fc4e4aaSKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a stcx waiting for resolution from the nest before completing."
12132daa5d7SKajol Jain  },
12232daa5d7SKajol Jain  {
123*8fc4e4aaSKajol Jain    "EventCode": "0x2E01E",
124*8fc4e4aaSKajol Jain    "EventName": "PM_EXEC_STALL_NTC_FLUSH",
125*8fc4e4aaSKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in any unit before it was flushed. Note that if the flush of the oldest instruction happens after finish, the cycles from dispatch to issue will be included in PM_DISP_STALL and the cycles from issue to finish will be included in PM_EXEC_STALL and its corresponding children. This event will also count cycles when the previous NTF instruction is still completing and the new NTF instruction is stalled at dispatch."
126*8fc4e4aaSKajol Jain  },
127*8fc4e4aaSKajol Jain  {
128*8fc4e4aaSKajol Jain    "EventCode": "0x2013C",
12932daa5d7SKajol Jain    "EventName": "PM_MRK_FX_LSU_FIN",
13032daa5d7SKajol Jain    "BriefDescription": "The marked instruction was simple fixed point that was issued to the store unit. Measured at finish time."
13132daa5d7SKajol Jain  },
13232daa5d7SKajol Jain  {
133*8fc4e4aaSKajol Jain    "EventCode": "0x2405A",
13432daa5d7SKajol Jain    "EventName": "PM_NTC_FIN",
13532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline (NTC) finishes. Note that instructions can finish out of order, therefore not all the instructions that finish have a Next-to-complete status."
13632daa5d7SKajol Jain  },
13732daa5d7SKajol Jain  {
138*8fc4e4aaSKajol Jain    "EventCode": "0x201E2",
13932daa5d7SKajol Jain    "EventName": "PM_MRK_LD_MISS_L1",
14032daa5d7SKajol Jain    "BriefDescription": "Marked DL1 Demand Miss counted at finish time."
14132daa5d7SKajol Jain  },
14232daa5d7SKajol Jain  {
143*8fc4e4aaSKajol Jain    "EventCode": "0x200F4",
14432daa5d7SKajol Jain    "EventName": "PM_RUN_CYC",
14532daa5d7SKajol Jain    "BriefDescription": "Processor cycles gated by the run latch."
14632daa5d7SKajol Jain  },
14732daa5d7SKajol Jain  {
148*8fc4e4aaSKajol Jain    "EventCode": "0x30008",
14932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL",
15032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting to finish in one of the execution units (BRU, LSU, VSU). Only cycles between issue and finish are counted in this category."
15132daa5d7SKajol Jain  },
15232daa5d7SKajol Jain  {
153*8fc4e4aaSKajol Jain    "EventCode": "0x3001A",
15432daa5d7SKajol Jain    "EventName": "PM_LSU_ST2_FIN",
15532daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST2 port."
15632daa5d7SKajol Jain  },
15732daa5d7SKajol Jain  {
158*8fc4e4aaSKajol Jain    "EventCode": "0x30020",
15932daa5d7SKajol Jain    "EventName": "PM_PMC2_REWIND",
16032daa5d7SKajol Jain    "BriefDescription": "The speculative event selected for PMC2 rewinds and the counter for PMC2 is not charged."
16132daa5d7SKajol Jain  },
16232daa5d7SKajol Jain  {
163*8fc4e4aaSKajol Jain    "EventCode": "0x30022",
16432daa5d7SKajol Jain    "EventName": "PM_PMC4_SAVED",
16532daa5d7SKajol Jain    "BriefDescription": "The conditions for the speculative event selected for PMC4 are met and PMC4 is charged."
16632daa5d7SKajol Jain  },
16732daa5d7SKajol Jain  {
168*8fc4e4aaSKajol Jain    "EventCode": "0x30024",
16932daa5d7SKajol Jain    "EventName": "PM_PMC6_OVERFLOW",
17032daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC6 caused the event counter to overflow."
17132daa5d7SKajol Jain  },
17232daa5d7SKajol Jain  {
173*8fc4e4aaSKajol Jain    "EventCode": "0x30028",
17432daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_MEM_ECC",
17532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for the non-speculative finish of either a stcx waiting for its result or a load waiting for non-critical sectors of data and ECC."
17632daa5d7SKajol Jain  },
17732daa5d7SKajol Jain  {
178*8fc4e4aaSKajol Jain    "EventCode": "0x30036",
17932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_SIMPLE_FX",
18032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a simple fixed point instruction executing in the Load Store Unit."
18132daa5d7SKajol Jain  },
18232daa5d7SKajol Jain  {
183*8fc4e4aaSKajol Jain    "EventCode": "0x3003A",
18432daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_EXCEPTION",
18532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was not allowed to complete because it was interrupted by ANY exception, which has to be serviced before the instruction can complete."
18632daa5d7SKajol Jain  },
18732daa5d7SKajol Jain  {
188*8fc4e4aaSKajol Jain    "EventCode": "0x3F044",
18932daa5d7SKajol Jain    "EventName": "PM_VSU2_ISSUE",
19032daa5d7SKajol Jain    "BriefDescription": "VSU instructions issued to VSU pipe 2."
19132daa5d7SKajol Jain  },
19232daa5d7SKajol Jain  {
193*8fc4e4aaSKajol Jain    "EventCode": "0x30058",
19432daa5d7SKajol Jain    "EventName": "PM_TLBIE_FIN",
19532daa5d7SKajol Jain    "BriefDescription": "TLBIE instructions finished in the LSU. Two TLBIEs can finish each cycle. All will be counted."
19632daa5d7SKajol Jain  },
19732daa5d7SKajol Jain  {
198*8fc4e4aaSKajol Jain    "EventCode": "0x3D058",
19932daa5d7SKajol Jain    "EventName": "PM_SCALAR_FSQRT_FDIV_ISSUE",
20032daa5d7SKajol Jain    "BriefDescription": "Scalar versions of four floating point operations: fdiv,fsqrt (xvdivdp, xvdivsp, xvsqrtdp, xvsqrtsp)."
20132daa5d7SKajol Jain  },
20232daa5d7SKajol Jain  {
203*8fc4e4aaSKajol Jain    "EventCode": "0x30066",
20432daa5d7SKajol Jain    "EventName": "PM_LSU_FIN",
20532daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation (up to 4 per cycle)."
20632daa5d7SKajol Jain  },
20732daa5d7SKajol Jain  {
208*8fc4e4aaSKajol Jain    "EventCode": "0x40004",
20932daa5d7SKajol Jain    "EventName": "PM_FXU_ISSUE",
21032daa5d7SKajol Jain    "BriefDescription": "A fixed point instruction was issued to the VSU."
21132daa5d7SKajol Jain  },
21232daa5d7SKajol Jain  {
213*8fc4e4aaSKajol Jain    "EventCode": "0x40008",
21432daa5d7SKajol Jain    "EventName": "PM_NTC_ALL_FIN",
21532daa5d7SKajol Jain    "BriefDescription": "Cycles in which both instructions in the ICT entry pair show as finished. These are the cycles between finish and completion for the oldest pair of instructions in the pipeline."
21632daa5d7SKajol Jain  },
21732daa5d7SKajol Jain  {
218*8fc4e4aaSKajol Jain    "EventCode": "0x40010",
21932daa5d7SKajol Jain    "EventName": "PM_PMC3_OVERFLOW",
22032daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC3 caused the event counter to overflow."
22132daa5d7SKajol Jain  },
22232daa5d7SKajol Jain  {
223*8fc4e4aaSKajol Jain    "EventCode": "0x4C012",
22432daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DERAT_ONLY_MISS",
22532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline suffered an ERAT miss and waited for it resolve."
22632daa5d7SKajol Jain  },
22732daa5d7SKajol Jain  {
228*8fc4e4aaSKajol Jain    "EventCode": "0x4C018",
22932daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL",
23032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline cannot complete because the thread was blocked for any reason."
23132daa5d7SKajol Jain  },
23232daa5d7SKajol Jain  {
233*8fc4e4aaSKajol Jain    "EventCode": "0x4C01E",
23432daa5d7SKajol Jain    "EventName": "PM_LSU_ST3_FIN",
23532daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST3 port."
23632daa5d7SKajol Jain  },
23732daa5d7SKajol Jain  {
238*8fc4e4aaSKajol Jain    "EventCode": "0x4D018",
23932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_BRU",
24032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in the Branch unit."
24132daa5d7SKajol Jain  },
24232daa5d7SKajol Jain  {
243*8fc4e4aaSKajol Jain    "EventCode": "0x4D01A",
24432daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_HWSYNC",
24532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a hwsync waiting for response from L2 before completing."
24632daa5d7SKajol Jain  },
24732daa5d7SKajol Jain  {
248*8fc4e4aaSKajol Jain    "EventCode": "0x4D01C",
24932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_TLBIEL",
25032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a TLBIEL instruction executing in the Load Store Unit. TLBIEL instructions have lower overhead than TLBIE instructions because they don't get set to the nest."
25132daa5d7SKajol Jain  },
25232daa5d7SKajol Jain  {
253*8fc4e4aaSKajol Jain    "EventCode": "0x4E012",
25432daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_UNKNOWN",
25532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline completed without an ntf_type pulse. The ntf_pulse was missed by the ISU because the NTF finishes and completions came too close together."
25632daa5d7SKajol Jain  },
25732daa5d7SKajol Jain  {
258*8fc4e4aaSKajol Jain    "EventCode": "0x4D020",
25932daa5d7SKajol Jain    "EventName": "PM_VSU3_ISSUE",
26032daa5d7SKajol Jain    "BriefDescription": "VSU instruction was issued to VSU pipe 3."
26132daa5d7SKajol Jain  },
26232daa5d7SKajol Jain  {
263*8fc4e4aaSKajol Jain    "EventCode": "0x40132",
26432daa5d7SKajol Jain    "EventName": "PM_MRK_LSU_FIN",
26532daa5d7SKajol Jain    "BriefDescription": "LSU marked instruction finish."
26632daa5d7SKajol Jain  },
26732daa5d7SKajol Jain  {
268*8fc4e4aaSKajol Jain    "EventCode": "0x45058",
26932daa5d7SKajol Jain    "EventName": "PM_IC_MISS_CMPL",
27032daa5d7SKajol Jain    "BriefDescription": "Non-speculative icache miss, counted at completion."
27132daa5d7SKajol Jain  },
27232daa5d7SKajol Jain  {
273*8fc4e4aaSKajol Jain    "EventCode": "0x4D050",
27432daa5d7SKajol Jain    "EventName": "PM_VSU_NON_FLOP_CMPL",
27532daa5d7SKajol Jain    "BriefDescription": "Non-floating point VSU instructions completed."
27632daa5d7SKajol Jain  },
27732daa5d7SKajol Jain  {
278*8fc4e4aaSKajol Jain    "EventCode": "0x4D052",
27932daa5d7SKajol Jain    "EventName": "PM_2FLOP_CMPL",
28032daa5d7SKajol Jain    "BriefDescription": "Double Precision vector version of fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg completed."
28132daa5d7SKajol Jain  },
28232daa5d7SKajol Jain  {
283*8fc4e4aaSKajol Jain    "EventCode": "0x400F2",
28432daa5d7SKajol Jain    "EventName": "PM_1PLUS_PPC_DISP",
28532daa5d7SKajol Jain    "BriefDescription": "Cycles at least one Instr Dispatched."
28632daa5d7SKajol Jain  },
28732daa5d7SKajol Jain  {
288*8fc4e4aaSKajol Jain    "EventCode": "0x400F8",
28932daa5d7SKajol Jain    "EventName": "PM_FLUSH",
29032daa5d7SKajol Jain    "BriefDescription": "Flush (any type)."
29132daa5d7SKajol Jain  }
29232daa5d7SKajol Jain]
293