1*32daa5d7SKajol Jain[
2*32daa5d7SKajol Jain  {
3*32daa5d7SKajol Jain    "EventCode": "100FE",
4*32daa5d7SKajol Jain    "EventName": "PM_INST_CMPL",
5*32daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions completed."
6*32daa5d7SKajol Jain  },
7*32daa5d7SKajol Jain  {
8*32daa5d7SKajol Jain    "EventCode": "10006",
9*32daa5d7SKajol Jain    "EventName": "PM_DISP_STALL_HELD_OTHER_CYC",
10*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch for any other reason."
11*32daa5d7SKajol Jain  },
12*32daa5d7SKajol Jain  {
13*32daa5d7SKajol Jain    "EventCode": "1000C",
14*32daa5d7SKajol Jain    "EventName": "PM_LSU_LD0_FIN",
15*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in LD0 port."
16*32daa5d7SKajol Jain  },
17*32daa5d7SKajol Jain  {
18*32daa5d7SKajol Jain    "EventCode": "1000E",
19*32daa5d7SKajol Jain    "EventName": "PM_MMA_ISSUED",
20*32daa5d7SKajol Jain    "BriefDescription": "MMA instructions issued."
21*32daa5d7SKajol Jain  },
22*32daa5d7SKajol Jain  {
23*32daa5d7SKajol Jain    "EventCode": "10012",
24*32daa5d7SKajol Jain    "EventName": "PM_LSU_ST0_FIN",
25*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST0 port."
26*32daa5d7SKajol Jain  },
27*32daa5d7SKajol Jain  {
28*32daa5d7SKajol Jain    "EventCode": "10014",
29*32daa5d7SKajol Jain    "EventName": "PM_LSU_ST4_FIN",
30*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST4 port."
31*32daa5d7SKajol Jain  },
32*32daa5d7SKajol Jain  {
33*32daa5d7SKajol Jain    "EventCode": "10018",
34*32daa5d7SKajol Jain    "EventName": "PM_IC_DEMAND_CYC",
35*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which an instruction reload is pending to satisfy a demand miss."
36*32daa5d7SKajol Jain  },
37*32daa5d7SKajol Jain  {
38*32daa5d7SKajol Jain    "EventCode": "10022",
39*32daa5d7SKajol Jain    "EventName": "PM_PMC2_SAVED",
40*32daa5d7SKajol Jain    "BriefDescription": "The conditions for the speculative event selected for PMC2 are met and PMC2 is charged."
41*32daa5d7SKajol Jain  },
42*32daa5d7SKajol Jain  {
43*32daa5d7SKajol Jain    "EventCode": "10024",
44*32daa5d7SKajol Jain    "EventName": "PM_PMC5_OVERFLOW",
45*32daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC5 caused the event counter to overflow."
46*32daa5d7SKajol Jain  },
47*32daa5d7SKajol Jain  {
48*32daa5d7SKajol Jain    "EventCode": "10058",
49*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_FIN_AT_DISP",
50*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline finished at dispatch and did not require execution in the LSU, BRU or VSU."
51*32daa5d7SKajol Jain  },
52*32daa5d7SKajol Jain  {
53*32daa5d7SKajol Jain    "EventCode": "1005A",
54*32daa5d7SKajol Jain    "EventName": "PM_FLUSH_MPRED",
55*32daa5d7SKajol Jain    "BriefDescription": "A flush occurred due to a mispredicted branch. Includes target and direction."
56*32daa5d7SKajol Jain  },
57*32daa5d7SKajol Jain  {
58*32daa5d7SKajol Jain    "EventCode": "1C05A",
59*32daa5d7SKajol Jain    "EventName": "PM_DERAT_MISS_2M",
60*32daa5d7SKajol Jain    "BriefDescription": "Data ERAT Miss (Data TLB Access) page size 2M. Implies radix translation. When MMCR1[16]=0 this event counts only DERAT reloads for demand misses. When MMCR1[16]=1 this event includes demand misses and prefetches."
61*32daa5d7SKajol Jain  },
62*32daa5d7SKajol Jain  {
63*32daa5d7SKajol Jain    "EventCode": "10064",
64*32daa5d7SKajol Jain    "EventName": "PM_DISP_STALL_IC_L2",
65*32daa5d7SKajol Jain    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L2."
66*32daa5d7SKajol Jain  },
67*32daa5d7SKajol Jain  {
68*32daa5d7SKajol Jain    "EventCode": "10068",
69*32daa5d7SKajol Jain    "EventName": "PM_BR_FIN",
70*32daa5d7SKajol Jain    "BriefDescription": "A branch instruction finished. Includes predicted/mispredicted/unconditional."
71*32daa5d7SKajol Jain  },
72*32daa5d7SKajol Jain  {
73*32daa5d7SKajol Jain    "EventCode": "1006A",
74*32daa5d7SKajol Jain    "EventName": "PM_FX_LSU_FIN",
75*32daa5d7SKajol Jain    "BriefDescription": "Simple fixed point instruction issued to the store unit. Measured at finish time."
76*32daa5d7SKajol Jain  },
77*32daa5d7SKajol Jain  {
78*32daa5d7SKajol Jain    "EventCode": "1006C",
79*32daa5d7SKajol Jain    "EventName": "PM_RUN_CYC_ST_MODE",
80*32daa5d7SKajol Jain    "BriefDescription": "Cycles when the run latch is set and the core is in ST mode."
81*32daa5d7SKajol Jain  },
82*32daa5d7SKajol Jain  {
83*32daa5d7SKajol Jain    "EventCode": "20004",
84*32daa5d7SKajol Jain    "EventName": "PM_ISSUE_STALL",
85*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was dispatched but not issued yet."
86*32daa5d7SKajol Jain  },
87*32daa5d7SKajol Jain  {
88*32daa5d7SKajol Jain    "EventCode": "2000A",
89*32daa5d7SKajol Jain    "EventName": "PM_HYPERVISOR_CYC",
90*32daa5d7SKajol Jain    "BriefDescription": "Cycles when the thread is in Hypervisor state. MSR[S HV PR]=010."
91*32daa5d7SKajol Jain  },
92*32daa5d7SKajol Jain  {
93*32daa5d7SKajol Jain    "EventCode": "2000E",
94*32daa5d7SKajol Jain    "EventName": "PM_LSU_LD1_FIN",
95*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in LD1 port."
96*32daa5d7SKajol Jain  },
97*32daa5d7SKajol Jain  {
98*32daa5d7SKajol Jain    "EventCode": "2C014",
99*32daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_SPECIAL",
100*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline required special handling before completing."
101*32daa5d7SKajol Jain  },
102*32daa5d7SKajol Jain  {
103*32daa5d7SKajol Jain    "EventCode": "2C018",
104*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DMISS_L3MISS",
105*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from a source beyond the local L2 or local L3."
106*32daa5d7SKajol Jain  },
107*32daa5d7SKajol Jain  {
108*32daa5d7SKajol Jain    "EventCode": "2D010",
109*32daa5d7SKajol Jain    "EventName": "PM_LSU_ST1_FIN",
110*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST1 port."
111*32daa5d7SKajol Jain  },
112*32daa5d7SKajol Jain  {
113*32daa5d7SKajol Jain    "EventCode": "2D012",
114*32daa5d7SKajol Jain    "EventName": "PM_VSU1_ISSUE",
115*32daa5d7SKajol Jain    "BriefDescription": "VSU instructions issued to VSU pipe 1."
116*32daa5d7SKajol Jain  },
117*32daa5d7SKajol Jain  {
118*32daa5d7SKajol Jain    "EventCode": "2D018",
119*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_VSU",
120*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in the VSU (includes FXU, VSU, CRU)."
121*32daa5d7SKajol Jain  },
122*32daa5d7SKajol Jain  {
123*32daa5d7SKajol Jain    "EventCode": "2E01E",
124*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_NTC_FLUSH",
125*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in any unit before it was flushed. Note that if the flush of the oldest instruction happens after finish, the cycles from dispatch to issue will be included in PM_DISP_STALL and the cycles from issue to finish will be included in PM_EXEC_STALL and its corresponding children."
126*32daa5d7SKajol Jain  },
127*32daa5d7SKajol Jain  {
128*32daa5d7SKajol Jain    "EventCode": "2013C",
129*32daa5d7SKajol Jain    "EventName": "PM_MRK_FX_LSU_FIN",
130*32daa5d7SKajol Jain    "BriefDescription": "The marked instruction was simple fixed point that was issued to the store unit. Measured at finish time."
131*32daa5d7SKajol Jain  },
132*32daa5d7SKajol Jain  {
133*32daa5d7SKajol Jain    "EventCode": "2405A",
134*32daa5d7SKajol Jain    "EventName": "PM_NTC_FIN",
135*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline (NTC) finishes. Note that instructions can finish out of order, therefore not all the instructions that finish have a Next-to-complete status."
136*32daa5d7SKajol Jain  },
137*32daa5d7SKajol Jain  {
138*32daa5d7SKajol Jain    "EventCode": "201E2",
139*32daa5d7SKajol Jain    "EventName": "PM_MRK_LD_MISS_L1",
140*32daa5d7SKajol Jain    "BriefDescription": "Marked DL1 Demand Miss counted at finish time."
141*32daa5d7SKajol Jain  },
142*32daa5d7SKajol Jain  {
143*32daa5d7SKajol Jain    "EventCode": "200F4",
144*32daa5d7SKajol Jain    "EventName": "PM_RUN_CYC",
145*32daa5d7SKajol Jain    "BriefDescription": "Processor cycles gated by the run latch."
146*32daa5d7SKajol Jain  },
147*32daa5d7SKajol Jain  {
148*32daa5d7SKajol Jain    "EventCode": "30004",
149*32daa5d7SKajol Jain    "EventName": "PM_DISP_STALL_FLUSH",
150*32daa5d7SKajol Jain    "BriefDescription": "Cycles when dispatch was stalled because of a flush that happened to an instruction(s) that was not yet NTC. PM_EXEC_STALL_NTC_FLUSH only includes instructions that were flushed after becoming NTC."
151*32daa5d7SKajol Jain  },
152*32daa5d7SKajol Jain  {
153*32daa5d7SKajol Jain    "EventCode": "30008",
154*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL",
155*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting to finish in one of the execution units (BRU, LSU, VSU). Only cycles between issue and finish are counted in this category."
156*32daa5d7SKajol Jain  },
157*32daa5d7SKajol Jain  {
158*32daa5d7SKajol Jain    "EventCode": "3001A",
159*32daa5d7SKajol Jain    "EventName": "PM_LSU_ST2_FIN",
160*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST2 port."
161*32daa5d7SKajol Jain  },
162*32daa5d7SKajol Jain  {
163*32daa5d7SKajol Jain    "EventCode": "30020",
164*32daa5d7SKajol Jain    "EventName": "PM_PMC2_REWIND",
165*32daa5d7SKajol Jain    "BriefDescription": "The speculative event selected for PMC2 rewinds and the counter for PMC2 is not charged."
166*32daa5d7SKajol Jain  },
167*32daa5d7SKajol Jain  {
168*32daa5d7SKajol Jain    "EventCode": "30022",
169*32daa5d7SKajol Jain    "EventName": "PM_PMC4_SAVED",
170*32daa5d7SKajol Jain    "BriefDescription": "The conditions for the speculative event selected for PMC4 are met and PMC4 is charged."
171*32daa5d7SKajol Jain  },
172*32daa5d7SKajol Jain  {
173*32daa5d7SKajol Jain    "EventCode": "30024",
174*32daa5d7SKajol Jain    "EventName": "PM_PMC6_OVERFLOW",
175*32daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC6 caused the event counter to overflow."
176*32daa5d7SKajol Jain  },
177*32daa5d7SKajol Jain  {
178*32daa5d7SKajol Jain    "EventCode": "30028",
179*32daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_MEM_ECC",
180*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for the non-speculative finish of either a stcx waiting for its result or a load waiting for non-critical sectors of data and ECC."
181*32daa5d7SKajol Jain  },
182*32daa5d7SKajol Jain  {
183*32daa5d7SKajol Jain    "EventCode": "30036",
184*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_SIMPLE_FX",
185*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a simple fixed point instruction executing in the Load Store Unit."
186*32daa5d7SKajol Jain  },
187*32daa5d7SKajol Jain  {
188*32daa5d7SKajol Jain    "EventCode": "3003A",
189*32daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_EXCEPTION",
190*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was not allowed to complete because it was interrupted by ANY exception, which has to be serviced before the instruction can complete."
191*32daa5d7SKajol Jain  },
192*32daa5d7SKajol Jain  {
193*32daa5d7SKajol Jain    "EventCode": "3F044",
194*32daa5d7SKajol Jain    "EventName": "PM_VSU2_ISSUE",
195*32daa5d7SKajol Jain    "BriefDescription": "VSU instructions issued to VSU pipe 2."
196*32daa5d7SKajol Jain  },
197*32daa5d7SKajol Jain  {
198*32daa5d7SKajol Jain    "EventCode": "30058",
199*32daa5d7SKajol Jain    "EventName": "PM_TLBIE_FIN",
200*32daa5d7SKajol Jain    "BriefDescription": "TLBIE instructions finished in the LSU. Two TLBIEs can finish each cycle. All will be counted."
201*32daa5d7SKajol Jain  },
202*32daa5d7SKajol Jain  {
203*32daa5d7SKajol Jain    "EventCode": "3D058",
204*32daa5d7SKajol Jain    "EventName": "PM_SCALAR_FSQRT_FDIV_ISSUE",
205*32daa5d7SKajol Jain    "BriefDescription": "Scalar versions of four floating point operations: fdiv,fsqrt (xvdivdp, xvdivsp, xvsqrtdp, xvsqrtsp)."
206*32daa5d7SKajol Jain  },
207*32daa5d7SKajol Jain  {
208*32daa5d7SKajol Jain    "EventCode": "30066",
209*32daa5d7SKajol Jain    "EventName": "PM_LSU_FIN",
210*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation (up to 4 per cycle)."
211*32daa5d7SKajol Jain  },
212*32daa5d7SKajol Jain  {
213*32daa5d7SKajol Jain    "EventCode": "40004",
214*32daa5d7SKajol Jain    "EventName": "PM_FXU_ISSUE",
215*32daa5d7SKajol Jain    "BriefDescription": "A fixed point instruction was issued to the VSU."
216*32daa5d7SKajol Jain  },
217*32daa5d7SKajol Jain  {
218*32daa5d7SKajol Jain    "EventCode": "40008",
219*32daa5d7SKajol Jain    "EventName": "PM_NTC_ALL_FIN",
220*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which both instructions in the ICT entry pair show as finished. These are the cycles between finish and completion for the oldest pair of instructions in the pipeline."
221*32daa5d7SKajol Jain  },
222*32daa5d7SKajol Jain  {
223*32daa5d7SKajol Jain    "EventCode": "40010",
224*32daa5d7SKajol Jain    "EventName": "PM_PMC3_OVERFLOW",
225*32daa5d7SKajol Jain    "BriefDescription": "The event selected for PMC3 caused the event counter to overflow."
226*32daa5d7SKajol Jain  },
227*32daa5d7SKajol Jain  {
228*32daa5d7SKajol Jain    "EventCode": "4C012",
229*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DERAT_ONLY_MISS",
230*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline suffered an ERAT miss and waited for it resolve."
231*32daa5d7SKajol Jain  },
232*32daa5d7SKajol Jain  {
233*32daa5d7SKajol Jain    "EventCode": "4C018",
234*32daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL",
235*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline cannot complete because the thread was blocked for any reason."
236*32daa5d7SKajol Jain  },
237*32daa5d7SKajol Jain  {
238*32daa5d7SKajol Jain    "EventCode": "4C01E",
239*32daa5d7SKajol Jain    "EventName": "PM_LSU_ST3_FIN",
240*32daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST3 port."
241*32daa5d7SKajol Jain  },
242*32daa5d7SKajol Jain  {
243*32daa5d7SKajol Jain    "EventCode": "4D018",
244*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_BRU",
245*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in the Branch unit."
246*32daa5d7SKajol Jain  },
247*32daa5d7SKajol Jain  {
248*32daa5d7SKajol Jain    "EventCode": "4D01A",
249*32daa5d7SKajol Jain    "EventName": "PM_CMPL_STALL_HWSYNC",
250*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a hwsync waiting for response from L2 before completing."
251*32daa5d7SKajol Jain  },
252*32daa5d7SKajol Jain  {
253*32daa5d7SKajol Jain    "EventCode": "4D01C",
254*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_TLBIEL",
255*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a TLBIEL instruction executing in the Load Store Unit. TLBIEL instructions have lower overhead than TLBIE instructions because they don't get set to the nest."
256*32daa5d7SKajol Jain  },
257*32daa5d7SKajol Jain  {
258*32daa5d7SKajol Jain    "EventCode": "4E012",
259*32daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_UNKNOWN",
260*32daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline completed without an ntf_type pulse. The ntf_pulse was missed by the ISU because the NTF finishes and completions came too close together."
261*32daa5d7SKajol Jain  },
262*32daa5d7SKajol Jain  {
263*32daa5d7SKajol Jain    "EventCode": "4D020",
264*32daa5d7SKajol Jain    "EventName": "PM_VSU3_ISSUE",
265*32daa5d7SKajol Jain    "BriefDescription": "VSU instruction was issued to VSU pipe 3."
266*32daa5d7SKajol Jain  },
267*32daa5d7SKajol Jain  {
268*32daa5d7SKajol Jain    "EventCode": "40132",
269*32daa5d7SKajol Jain    "EventName": "PM_MRK_LSU_FIN",
270*32daa5d7SKajol Jain    "BriefDescription": "LSU marked instruction finish."
271*32daa5d7SKajol Jain  },
272*32daa5d7SKajol Jain  {
273*32daa5d7SKajol Jain    "EventCode": "45058",
274*32daa5d7SKajol Jain    "EventName": "PM_IC_MISS_CMPL",
275*32daa5d7SKajol Jain    "BriefDescription": "Non-speculative icache miss, counted at completion."
276*32daa5d7SKajol Jain  },
277*32daa5d7SKajol Jain  {
278*32daa5d7SKajol Jain    "EventCode": "4D050",
279*32daa5d7SKajol Jain    "EventName": "PM_VSU_NON_FLOP_CMPL",
280*32daa5d7SKajol Jain    "BriefDescription": "Non-floating point VSU instructions completed."
281*32daa5d7SKajol Jain  },
282*32daa5d7SKajol Jain  {
283*32daa5d7SKajol Jain    "EventCode": "4D052",
284*32daa5d7SKajol Jain    "EventName": "PM_2FLOP_CMPL",
285*32daa5d7SKajol Jain    "BriefDescription": "Double Precision vector version of fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg completed."
286*32daa5d7SKajol Jain  },
287*32daa5d7SKajol Jain  {
288*32daa5d7SKajol Jain    "EventCode": "400F2",
289*32daa5d7SKajol Jain    "EventName": "PM_1PLUS_PPC_DISP",
290*32daa5d7SKajol Jain    "BriefDescription": "Cycles at least one Instr Dispatched."
291*32daa5d7SKajol Jain  },
292*32daa5d7SKajol Jain  {
293*32daa5d7SKajol Jain    "EventCode": "400F8",
294*32daa5d7SKajol Jain    "EventName": "PM_FLUSH",
295*32daa5d7SKajol Jain    "BriefDescription": "Flush (any type)."
296*32daa5d7SKajol Jain  }
297*32daa5d7SKajol Jain]
298