132daa5d7SKajol Jain[
232daa5d7SKajol Jain  {
3*8fc4e4aaSKajol Jain    "EventCode": "0x10016",
432daa5d7SKajol Jain    "EventName": "PM_VSU0_ISSUE",
532daa5d7SKajol Jain    "BriefDescription": "VSU instructions issued to VSU pipe 0."
632daa5d7SKajol Jain  },
732daa5d7SKajol Jain  {
8*8fc4e4aaSKajol Jain    "EventCode": "0x1001C",
932daa5d7SKajol Jain    "EventName": "PM_ULTRAVISOR_INST_CMPL",
1032daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions that completed while the thread was in ultravisor state."
1132daa5d7SKajol Jain  },
1232daa5d7SKajol Jain  {
13*8fc4e4aaSKajol Jain    "EventCode": "0x100F0",
1432daa5d7SKajol Jain    "EventName": "PM_CYC",
1532daa5d7SKajol Jain    "BriefDescription": "Processor cycles."
1632daa5d7SKajol Jain  },
1732daa5d7SKajol Jain  {
18*8fc4e4aaSKajol Jain    "EventCode": "0x10134",
1932daa5d7SKajol Jain    "EventName": "PM_MRK_ST_DONE_L2",
2032daa5d7SKajol Jain    "BriefDescription": "Marked stores completed in L2 (RC machine done)."
2132daa5d7SKajol Jain  },
2232daa5d7SKajol Jain  {
23*8fc4e4aaSKajol Jain    "EventCode": "0x1505E",
2432daa5d7SKajol Jain    "EventName": "PM_LD_HIT_L1",
2532daa5d7SKajol Jain    "BriefDescription": "Loads that finished without experiencing an L1 miss."
2632daa5d7SKajol Jain  },
2732daa5d7SKajol Jain  {
28*8fc4e4aaSKajol Jain    "EventCode": "0x1F056",
2932daa5d7SKajol Jain    "EventName": "PM_DISP_SS0_2_INSTR_CYC",
3032daa5d7SKajol Jain    "BriefDescription": "Cycles in which Superslice 0 dispatches either 1 or 2 instructions."
3132daa5d7SKajol Jain  },
3232daa5d7SKajol Jain  {
33*8fc4e4aaSKajol Jain    "EventCode": "0x1F15C",
3432daa5d7SKajol Jain    "EventName": "PM_MRK_STCX_L2_CYC",
3532daa5d7SKajol Jain    "BriefDescription": "Cycles spent in the nest portion of a marked Stcx instruction. It starts counting when the operation starts to drain to the L2 and it stops counting when the instruction retires from the Instruction Completion Table (ICT) in the Instruction Sequencing Unit (ISU)."
3632daa5d7SKajol Jain  },
3732daa5d7SKajol Jain  {
38*8fc4e4aaSKajol Jain    "EventCode": "0x10066",
3932daa5d7SKajol Jain    "EventName": "PM_ADJUNCT_CYC",
4032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the thread is in Adjunct state. MSR[S HV PR] bits = 011."
4132daa5d7SKajol Jain  },
4232daa5d7SKajol Jain  {
43*8fc4e4aaSKajol Jain    "EventCode": "0x101E4",
4432daa5d7SKajol Jain    "EventName": "PM_MRK_L1_ICACHE_MISS",
4532daa5d7SKajol Jain    "BriefDescription": "Marked Instruction suffered an icache Miss."
4632daa5d7SKajol Jain  },
4732daa5d7SKajol Jain  {
48*8fc4e4aaSKajol Jain    "EventCode": "0x101EA",
4932daa5d7SKajol Jain    "EventName": "PM_MRK_L1_RELOAD_VALID",
5032daa5d7SKajol Jain    "BriefDescription": "Marked demand reload."
5132daa5d7SKajol Jain  },
5232daa5d7SKajol Jain  {
53*8fc4e4aaSKajol Jain    "EventCode": "0x100F4",
5432daa5d7SKajol Jain    "EventName": "PM_FLOP_CMPL",
5532daa5d7SKajol Jain    "BriefDescription": "Floating Point Operations Completed. Includes any type. It counts once for each 1, 2, 4 or 8 flop instruction. Use PM_1|2|4|8_FLOP_CMPL events to count flops."
5632daa5d7SKajol Jain  },
5732daa5d7SKajol Jain  {
58*8fc4e4aaSKajol Jain    "EventCode": "0x100FA",
5932daa5d7SKajol Jain    "EventName": "PM_RUN_LATCH_ANY_THREAD_CYC",
6032daa5d7SKajol Jain    "BriefDescription": "Cycles when at least one thread has the run latch set."
6132daa5d7SKajol Jain  },
6232daa5d7SKajol Jain  {
63*8fc4e4aaSKajol Jain    "EventCode": "0x100FC",
6432daa5d7SKajol Jain    "EventName": "PM_LD_REF_L1",
6532daa5d7SKajol Jain    "BriefDescription": "All L1 D cache load references counted at finish, gated by reject. In P9 and earlier this event counted only cacheable loads but in P10 both cacheable and non-cacheable loads are included."
6632daa5d7SKajol Jain  },
6732daa5d7SKajol Jain  {
68*8fc4e4aaSKajol Jain    "EventCode": "0x2000C",
6932daa5d7SKajol Jain    "EventName": "PM_RUN_LATCH_ALL_THREADS_CYC",
7032daa5d7SKajol Jain    "BriefDescription": "Cycles when the run latch is set for all threads."
7132daa5d7SKajol Jain  },
7232daa5d7SKajol Jain  {
73*8fc4e4aaSKajol Jain    "EventCode": "0x2E010",
7432daa5d7SKajol Jain    "EventName": "PM_ADJUNCT_INST_CMPL",
7532daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions that completed while the thread is in Adjunct state."
7632daa5d7SKajol Jain  },
7732daa5d7SKajol Jain  {
78*8fc4e4aaSKajol Jain    "EventCode": "0x2E014",
7932daa5d7SKajol Jain    "EventName": "PM_STCX_FIN",
8032daa5d7SKajol Jain    "BriefDescription": "Conditional store instruction (STCX) finished. LARX and STCX are instructions used to acquire a lock."
8132daa5d7SKajol Jain  },
8232daa5d7SKajol Jain  {
83*8fc4e4aaSKajol Jain    "EventCode": "0x20130",
8432daa5d7SKajol Jain    "EventName": "PM_MRK_INST_DECODED",
8532daa5d7SKajol Jain    "BriefDescription": "An instruction was marked at decode time. Random Instruction Sampling (RIS) only."
8632daa5d7SKajol Jain  },
8732daa5d7SKajol Jain  {
88*8fc4e4aaSKajol Jain    "EventCode": "0x20132",
8932daa5d7SKajol Jain    "EventName": "PM_MRK_DFU_ISSUE",
9032daa5d7SKajol Jain    "BriefDescription": "The marked instruction was a decimal floating point operation issued to the VSU. Measured at issue time."
9132daa5d7SKajol Jain  },
9232daa5d7SKajol Jain  {
93*8fc4e4aaSKajol Jain    "EventCode": "0x20134",
9432daa5d7SKajol Jain    "EventName": "PM_MRK_FXU_ISSUE",
9532daa5d7SKajol Jain    "BriefDescription": "The marked instruction was a fixed point operation issued to the VSU. Measured at issue time."
9632daa5d7SKajol Jain  },
9732daa5d7SKajol Jain  {
98*8fc4e4aaSKajol Jain    "EventCode": "0x2505C",
9932daa5d7SKajol Jain    "EventName": "PM_VSU_ISSUE",
10032daa5d7SKajol Jain    "BriefDescription": "At least one VSU instruction was issued to one of the VSU pipes. Up to 4 per cycle. Includes fixed point operations."
10132daa5d7SKajol Jain  },
10232daa5d7SKajol Jain  {
103*8fc4e4aaSKajol Jain    "EventCode": "0x2F054",
10432daa5d7SKajol Jain    "EventName": "PM_DISP_SS1_2_INSTR_CYC",
10532daa5d7SKajol Jain    "BriefDescription": "Cycles in which Superslice 1 dispatches either 1 or 2 instructions."
10632daa5d7SKajol Jain  },
10732daa5d7SKajol Jain  {
108*8fc4e4aaSKajol Jain    "EventCode": "0x2F056",
10932daa5d7SKajol Jain    "EventName": "PM_DISP_SS1_4_INSTR_CYC",
11032daa5d7SKajol Jain    "BriefDescription": "Cycles in which Superslice 1 dispatches either 3 or 4 instructions."
11132daa5d7SKajol Jain  },
11232daa5d7SKajol Jain  {
113*8fc4e4aaSKajol Jain    "EventCode": "0x2006C",
11432daa5d7SKajol Jain    "EventName": "PM_RUN_CYC_SMT4_MODE",
11532daa5d7SKajol Jain    "BriefDescription": "Cycles when this thread's run latch is set and the core is in SMT4 mode."
11632daa5d7SKajol Jain  },
11732daa5d7SKajol Jain  {
118*8fc4e4aaSKajol Jain    "EventCode": "0x201E0",
11932daa5d7SKajol Jain    "EventName": "PM_MRK_DATA_FROM_MEMORY",
12032daa5d7SKajol Jain    "BriefDescription": "The processor's data cache was reloaded from local, remote, or distant memory due to a demand miss for a marked load."
12132daa5d7SKajol Jain  },
12232daa5d7SKajol Jain  {
123*8fc4e4aaSKajol Jain    "EventCode": "0x201E4",
12432daa5d7SKajol Jain    "EventName": "PM_MRK_DATA_FROM_L3MISS",
12532daa5d7SKajol Jain    "BriefDescription": "The processor's data cache was reloaded from a source other than the local core's L1, L2, or L3 due to a demand miss for a marked load."
12632daa5d7SKajol Jain  },
12732daa5d7SKajol Jain  {
128*8fc4e4aaSKajol Jain    "EventCode": "0x201E8",
12932daa5d7SKajol Jain    "EventName": "PM_THRESH_EXC_512",
13032daa5d7SKajol Jain    "BriefDescription": "Threshold counter exceeded a value of 512."
13132daa5d7SKajol Jain  },
13232daa5d7SKajol Jain  {
133*8fc4e4aaSKajol Jain    "EventCode": "0x200F2",
13432daa5d7SKajol Jain    "EventName": "PM_INST_DISP",
13532daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions dispatched."
13632daa5d7SKajol Jain  },
13732daa5d7SKajol Jain  {
138*8fc4e4aaSKajol Jain    "EventCode": "0x30132",
13932daa5d7SKajol Jain    "EventName": "PM_MRK_VSU_FIN",
14032daa5d7SKajol Jain    "BriefDescription": "VSU marked instructions finished. Excludes simple FX instructions issued to the Store Unit."
14132daa5d7SKajol Jain  },
14232daa5d7SKajol Jain  {
143*8fc4e4aaSKajol Jain    "EventCode": "0x30038",
14432daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DMISS_LMEM",
14532daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from the local memory, local OpenCapp cache, or local OpenCapp memory."
14632daa5d7SKajol Jain  },
14732daa5d7SKajol Jain  {
148*8fc4e4aaSKajol Jain    "EventCode": "0x3F04A",
14932daa5d7SKajol Jain    "EventName": "PM_LSU_ST5_FIN",
15032daa5d7SKajol Jain    "BriefDescription": "LSU Finished an internal operation in ST2 port."
15132daa5d7SKajol Jain  },
15232daa5d7SKajol Jain  {
153*8fc4e4aaSKajol Jain    "EventCode": "0x3405A",
15432daa5d7SKajol Jain    "EventName": "PM_PRIVILEGED_INST_CMPL",
15532daa5d7SKajol Jain    "BriefDescription": "PowerPC Instructions that completed while the thread is in Privileged state."
15632daa5d7SKajol Jain  },
15732daa5d7SKajol Jain  {
158*8fc4e4aaSKajol Jain    "EventCode": "0x3F150",
15932daa5d7SKajol Jain    "EventName": "PM_MRK_ST_DRAIN_CYC",
16032daa5d7SKajol Jain    "BriefDescription": "cycles to drain st from core to L2."
16132daa5d7SKajol Jain  },
16232daa5d7SKajol Jain  {
163*8fc4e4aaSKajol Jain    "EventCode": "0x3F054",
16432daa5d7SKajol Jain    "EventName": "PM_DISP_SS0_4_INSTR_CYC",
16532daa5d7SKajol Jain    "BriefDescription": "Cycles in which Superslice 0 dispatches either 3 or 4 instructions."
16632daa5d7SKajol Jain  },
16732daa5d7SKajol Jain  {
168*8fc4e4aaSKajol Jain    "EventCode": "0x3F056",
16932daa5d7SKajol Jain    "EventName": "PM_DISP_SS0_8_INSTR_CYC",
17032daa5d7SKajol Jain    "BriefDescription": "Cycles in which Superslice 0 dispatches either 5, 6, 7 or 8 instructions."
17132daa5d7SKajol Jain  },
17232daa5d7SKajol Jain  {
173*8fc4e4aaSKajol Jain    "EventCode": "0x30162",
17432daa5d7SKajol Jain    "EventName": "PM_MRK_ISSUE_DEPENDENT_LOAD",
17532daa5d7SKajol Jain    "BriefDescription": "The marked instruction was dependent on a load. It is eligible for issue kill."
17632daa5d7SKajol Jain  },
17732daa5d7SKajol Jain  {
178*8fc4e4aaSKajol Jain    "EventCode": "0x40114",
17932daa5d7SKajol Jain    "EventName": "PM_MRK_START_PROBE_NOP_DISP",
18032daa5d7SKajol Jain    "BriefDescription": "Marked Start probe nop dispatched. Instruction AND R0,R0,R0."
18132daa5d7SKajol Jain  },
18232daa5d7SKajol Jain  {
183*8fc4e4aaSKajol Jain    "EventCode": "0x4001C",
18432daa5d7SKajol Jain    "EventName": "PM_VSU_FIN",
18532daa5d7SKajol Jain    "BriefDescription": "VSU instructions finished."
18632daa5d7SKajol Jain  },
18732daa5d7SKajol Jain  {
188*8fc4e4aaSKajol Jain    "EventCode": "0x4C01A",
18932daa5d7SKajol Jain    "EventName": "PM_EXEC_STALL_DMISS_OFF_NODE",
19032daa5d7SKajol Jain    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was waiting for a load miss to resolve from a distant chip."
19132daa5d7SKajol Jain  },
19232daa5d7SKajol Jain  {
193*8fc4e4aaSKajol Jain    "EventCode": "0x4D012",
19432daa5d7SKajol Jain    "EventName": "PM_PMC3_SAVED",
19532daa5d7SKajol Jain    "BriefDescription": "The conditions for the speculative event selected for PMC3 are met and PMC3 is charged."
19632daa5d7SKajol Jain  },
19732daa5d7SKajol Jain  {
198*8fc4e4aaSKajol Jain    "EventCode": "0x4D022",
19932daa5d7SKajol Jain    "EventName": "PM_HYPERVISOR_INST_CMPL",
20032daa5d7SKajol Jain    "BriefDescription": "PowerPC instructions that completed while the thread is in hypervisor state."
20132daa5d7SKajol Jain  },
20232daa5d7SKajol Jain  {
203*8fc4e4aaSKajol Jain    "EventCode": "0x4D026",
20432daa5d7SKajol Jain    "EventName": "PM_ULTRAVISOR_CYC",
20532daa5d7SKajol Jain    "BriefDescription": "Cycles when the thread is in Ultravisor state. MSR[S HV PR]=110."
20632daa5d7SKajol Jain  },
20732daa5d7SKajol Jain  {
208*8fc4e4aaSKajol Jain    "EventCode": "0x4D028",
20932daa5d7SKajol Jain    "EventName": "PM_PRIVILEGED_CYC",
21032daa5d7SKajol Jain    "BriefDescription": "Cycles when the thread is in Privileged state. MSR[S HV PR]=x00."
21132daa5d7SKajol Jain  },
21232daa5d7SKajol Jain  {
213*8fc4e4aaSKajol Jain    "EventCode": "0x40030",
21432daa5d7SKajol Jain    "EventName": "PM_INST_FIN",
21532daa5d7SKajol Jain    "BriefDescription": "Instructions finished."
21632daa5d7SKajol Jain  },
21732daa5d7SKajol Jain  {
218*8fc4e4aaSKajol Jain    "EventCode": "0x44146",
21932daa5d7SKajol Jain    "EventName": "PM_MRK_STCX_CORE_CYC",
22032daa5d7SKajol Jain    "BriefDescription": "Cycles spent in the core portion of a marked Stcx instruction. It starts counting when the instruction is decoded and stops counting when it drains into the L2."
22132daa5d7SKajol Jain  },
22232daa5d7SKajol Jain  {
223*8fc4e4aaSKajol Jain    "EventCode": "0x44054",
22432daa5d7SKajol Jain    "EventName": "PM_VECTOR_LD_CMPL",
22532daa5d7SKajol Jain    "BriefDescription": "Vector load instructions completed."
22632daa5d7SKajol Jain  },
22732daa5d7SKajol Jain  {
228*8fc4e4aaSKajol Jain    "EventCode": "0x45054",
22932daa5d7SKajol Jain    "EventName": "PM_FMA_CMPL",
23032daa5d7SKajol Jain    "BriefDescription": "Two floating point instructions completed (FMA class of instructions: fmadd, fnmadd, fmsub, fnmsub). Scalar instructions only."
23132daa5d7SKajol Jain  },
23232daa5d7SKajol Jain  {
233*8fc4e4aaSKajol Jain    "EventCode": "0x45056",
23432daa5d7SKajol Jain    "EventName": "PM_SCALAR_FLOP_CMPL",
23532daa5d7SKajol Jain    "BriefDescription": "Scalar floating point instructions completed."
23632daa5d7SKajol Jain  },
23732daa5d7SKajol Jain  {
238*8fc4e4aaSKajol Jain    "EventCode": "0x4505C",
23932daa5d7SKajol Jain    "EventName": "PM_MATH_FLOP_CMPL",
24032daa5d7SKajol Jain    "BriefDescription": "Math floating point instructions completed."
24132daa5d7SKajol Jain  },
24232daa5d7SKajol Jain  {
243*8fc4e4aaSKajol Jain    "EventCode": "0x4D05E",
24432daa5d7SKajol Jain    "EventName": "PM_BR_CMPL",
24532daa5d7SKajol Jain    "BriefDescription": "A branch completed. All branches are included."
24632daa5d7SKajol Jain  },
24732daa5d7SKajol Jain  {
248*8fc4e4aaSKajol Jain    "EventCode": "0x4E15E",
24932daa5d7SKajol Jain    "EventName": "PM_MRK_INST_FLUSHED",
25032daa5d7SKajol Jain    "BriefDescription": "The marked instruction was flushed."
25132daa5d7SKajol Jain  },
25232daa5d7SKajol Jain  {
253*8fc4e4aaSKajol Jain    "EventCode": "0x401E6",
25432daa5d7SKajol Jain    "EventName": "PM_MRK_INST_FROM_L3MISS",
25532daa5d7SKajol Jain    "BriefDescription": "The processor's instruction cache was reloaded from a source other than the local core's L1, L2, or L3 due to a demand miss for a marked instruction."
25632daa5d7SKajol Jain  },
25732daa5d7SKajol Jain  {
258*8fc4e4aaSKajol Jain    "EventCode": "0x401E8",
25932daa5d7SKajol Jain    "EventName": "PM_MRK_DATA_FROM_L2MISS",
26032daa5d7SKajol Jain    "BriefDescription": "The processor's data cache was reloaded from a source other than the local core's L1 or L2 due to a demand miss for a marked load."
26132daa5d7SKajol Jain  },
26232daa5d7SKajol Jain  {
263*8fc4e4aaSKajol Jain    "EventCode": "0x400F0",
26432daa5d7SKajol Jain    "EventName": "PM_LD_DEMAND_MISS_L1_FIN",
26532daa5d7SKajol Jain    "BriefDescription": "Load Missed L1, counted at finish time."
26632daa5d7SKajol Jain  },
26732daa5d7SKajol Jain  {
268*8fc4e4aaSKajol Jain    "EventCode": "0x400FA",
26932daa5d7SKajol Jain    "EventName": "PM_RUN_INST_CMPL",
27032daa5d7SKajol Jain    "BriefDescription": "Completed PowerPC instructions gated by the run latch."
27132daa5d7SKajol Jain  }
27232daa5d7SKajol Jain]
273